2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/dma-fence-array.h>
29 #include <linux/interval_tree_generic.h>
30 #include <linux/idr.h>
32 #include <drm/amdgpu_drm.h>
34 #include "amdgpu_trace.h"
35 #include "amdgpu_amdkfd.h"
36 #include "amdgpu_gmc.h"
37 #include "amdgpu_xgmi.h"
42 * GPUVM is similar to the legacy gart on older asics, however
43 * rather than there being a single global gart table
44 * for the entire GPU, there are multiple VM page tables active
45 * at any given time. The VM page tables can contain a mix
46 * vram pages and system memory pages and system memory pages
47 * can be mapped as snooped (cached system pages) or unsnooped
48 * (uncached system pages).
49 * Each VM has an ID associated with it and there is a page table
50 * associated with each VMID. When execting a command buffer,
51 * the kernel tells the the ring what VMID to use for that command
52 * buffer. VMIDs are allocated dynamically as commands are submitted.
53 * The userspace drivers maintain their own address space and the kernel
54 * sets up their pages tables accordingly when they submit their
55 * command buffers and a VMID is assigned.
56 * Cayman/Trinity support up to 8 active VMs at any given time;
60 #define START(node) ((node)->start)
61 #define LAST(node) ((node)->last)
63 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
64 START, LAST, static, amdgpu_vm_it)
70 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
72 struct amdgpu_prt_cb {
75 * @adev: amdgpu device
77 struct amdgpu_device *adev;
82 struct dma_fence_cb cb;
86 * vm eviction_lock can be taken in MMU notifiers. Make sure no reclaim-FS
87 * happens while holding this lock anywhere to prevent deadlocks when
88 * an MMU notifier runs in reclaim-FS context.
90 static inline void amdgpu_vm_eviction_lock(struct amdgpu_vm *vm)
92 mutex_lock(&vm->eviction_lock);
93 vm->saved_flags = memalloc_nofs_save();
96 static inline int amdgpu_vm_eviction_trylock(struct amdgpu_vm *vm)
98 if (mutex_trylock(&vm->eviction_lock)) {
99 vm->saved_flags = memalloc_nofs_save();
105 static inline void amdgpu_vm_eviction_unlock(struct amdgpu_vm *vm)
107 memalloc_nofs_restore(vm->saved_flags);
108 mutex_unlock(&vm->eviction_lock);
112 * amdgpu_vm_level_shift - return the addr shift for each level
114 * @adev: amdgpu_device pointer
118 * The number of bits the pfn needs to be right shifted for a level.
120 static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
127 return 9 * (AMDGPU_VM_PDB0 - level) +
128 adev->vm_manager.block_size;
137 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
139 * @adev: amdgpu_device pointer
143 * The number of entries in a page directory or page table.
145 static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
148 unsigned shift = amdgpu_vm_level_shift(adev,
149 adev->vm_manager.root_level);
151 if (level == adev->vm_manager.root_level)
152 /* For the root directory */
153 return round_up(adev->vm_manager.max_pfn, 1ULL << shift)
155 else if (level != AMDGPU_VM_PTB)
156 /* Everything in between */
159 /* For the page tables on the leaves */
160 return AMDGPU_VM_PTE_COUNT(adev);
164 * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
166 * @adev: amdgpu_device pointer
169 * The number of entries in the root page directory which needs the ATS setting.
171 static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
175 shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
176 return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
180 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
182 * @adev: amdgpu_device pointer
186 * The mask to extract the entry number of a PD/PT from an address.
188 static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
191 if (level <= adev->vm_manager.root_level)
193 else if (level != AMDGPU_VM_PTB)
196 return AMDGPU_VM_PTE_COUNT(adev) - 1;
200 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
202 * @adev: amdgpu_device pointer
206 * The size of the BO for a page directory or page table in bytes.
208 static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
210 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
214 * amdgpu_vm_bo_evicted - vm_bo is evicted
216 * @vm_bo: vm_bo which is evicted
218 * State for PDs/PTs and per VM BOs which are not at the location they should
221 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
223 struct amdgpu_vm *vm = vm_bo->vm;
224 struct amdgpu_bo *bo = vm_bo->bo;
227 if (bo->tbo.type == ttm_bo_type_kernel)
228 list_move(&vm_bo->vm_status, &vm->evicted);
230 list_move_tail(&vm_bo->vm_status, &vm->evicted);
233 * amdgpu_vm_bo_moved - vm_bo is moved
235 * @vm_bo: vm_bo which is moved
237 * State for per VM BOs which are moved, but that change is not yet reflected
238 * in the page tables.
240 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
242 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
246 * amdgpu_vm_bo_idle - vm_bo is idle
248 * @vm_bo: vm_bo which is now idle
250 * State for PDs/PTs and per VM BOs which have gone through the state machine
253 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
255 list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
256 vm_bo->moved = false;
260 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
262 * @vm_bo: vm_bo which is now invalidated
264 * State for normal BOs which are invalidated and that change not yet reflected
267 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
269 spin_lock(&vm_bo->vm->invalidated_lock);
270 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
271 spin_unlock(&vm_bo->vm->invalidated_lock);
275 * amdgpu_vm_bo_relocated - vm_bo is reloacted
277 * @vm_bo: vm_bo which is relocated
279 * State for PDs/PTs which needs to update their parent PD.
280 * For the root PD, just move to idle state.
282 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
284 if (vm_bo->bo->parent)
285 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
287 amdgpu_vm_bo_idle(vm_bo);
291 * amdgpu_vm_bo_done - vm_bo is done
293 * @vm_bo: vm_bo which is now done
295 * State for normal BOs which are invalidated and that change has been updated
298 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
300 spin_lock(&vm_bo->vm->invalidated_lock);
301 list_del_init(&vm_bo->vm_status);
302 spin_unlock(&vm_bo->vm->invalidated_lock);
306 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
308 * @base: base structure for tracking BO usage in a VM
309 * @vm: vm to which bo is to be added
310 * @bo: amdgpu buffer object
312 * Initialize a bo_va_base structure and add it to the appropriate lists
315 static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
316 struct amdgpu_vm *vm,
317 struct amdgpu_bo *bo)
322 INIT_LIST_HEAD(&base->vm_status);
326 base->next = bo->vm_bo;
329 if (bo->tbo.base.resv != vm->root.base.bo->tbo.base.resv)
332 vm->bulk_moveable = false;
333 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
334 amdgpu_vm_bo_relocated(base);
336 amdgpu_vm_bo_idle(base);
338 if (bo->preferred_domains &
339 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
343 * we checked all the prerequisites, but it looks like this per vm bo
344 * is currently evicted. add the bo to the evicted list to make sure it
345 * is validated on next vm use to avoid fault.
347 amdgpu_vm_bo_evicted(base);
351 * amdgpu_vm_pt_parent - get the parent page directory
353 * @pt: child page table
355 * Helper to get the parent entry for the child page table. NULL if we are at
356 * the root page directory.
358 static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
360 struct amdgpu_bo *parent = pt->base.bo->parent;
365 return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
369 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
371 struct amdgpu_vm_pt_cursor {
373 struct amdgpu_vm_pt *parent;
374 struct amdgpu_vm_pt *entry;
379 * amdgpu_vm_pt_start - start PD/PT walk
381 * @adev: amdgpu_device pointer
382 * @vm: amdgpu_vm structure
383 * @start: start address of the walk
384 * @cursor: state to initialize
386 * Initialize a amdgpu_vm_pt_cursor to start a walk.
388 static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
389 struct amdgpu_vm *vm, uint64_t start,
390 struct amdgpu_vm_pt_cursor *cursor)
393 cursor->parent = NULL;
394 cursor->entry = &vm->root;
395 cursor->level = adev->vm_manager.root_level;
399 * amdgpu_vm_pt_descendant - go to child node
401 * @adev: amdgpu_device pointer
402 * @cursor: current state
404 * Walk to the child node of the current node.
406 * True if the walk was possible, false otherwise.
408 static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
409 struct amdgpu_vm_pt_cursor *cursor)
411 unsigned mask, shift, idx;
413 if (!cursor->entry->entries)
416 BUG_ON(!cursor->entry->base.bo);
417 mask = amdgpu_vm_entries_mask(adev, cursor->level);
418 shift = amdgpu_vm_level_shift(adev, cursor->level);
421 idx = (cursor->pfn >> shift) & mask;
422 cursor->parent = cursor->entry;
423 cursor->entry = &cursor->entry->entries[idx];
428 * amdgpu_vm_pt_sibling - go to sibling node
430 * @adev: amdgpu_device pointer
431 * @cursor: current state
433 * Walk to the sibling node of the current node.
435 * True if the walk was possible, false otherwise.
437 static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
438 struct amdgpu_vm_pt_cursor *cursor)
440 unsigned shift, num_entries;
442 /* Root doesn't have a sibling */
446 /* Go to our parents and see if we got a sibling */
447 shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
448 num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);
450 if (cursor->entry == &cursor->parent->entries[num_entries - 1])
453 cursor->pfn += 1ULL << shift;
454 cursor->pfn &= ~((1ULL << shift) - 1);
460 * amdgpu_vm_pt_ancestor - go to parent node
462 * @cursor: current state
464 * Walk to the parent node of the current node.
466 * True if the walk was possible, false otherwise.
468 static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
474 cursor->entry = cursor->parent;
475 cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
480 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
482 * @adev: amdgpu_device pointer
483 * @cursor: current state
485 * Walk the PD/PT tree to the next node.
487 static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
488 struct amdgpu_vm_pt_cursor *cursor)
490 /* First try a newborn child */
491 if (amdgpu_vm_pt_descendant(adev, cursor))
494 /* If that didn't worked try to find a sibling */
495 while (!amdgpu_vm_pt_sibling(adev, cursor)) {
496 /* No sibling, go to our parents and grandparents */
497 if (!amdgpu_vm_pt_ancestor(cursor)) {
505 * amdgpu_vm_pt_first_dfs - start a deep first search
507 * @adev: amdgpu_device structure
508 * @vm: amdgpu_vm structure
509 * @start: optional cursor to start with
510 * @cursor: state to initialize
512 * Starts a deep first traversal of the PD/PT tree.
514 static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
515 struct amdgpu_vm *vm,
516 struct amdgpu_vm_pt_cursor *start,
517 struct amdgpu_vm_pt_cursor *cursor)
522 amdgpu_vm_pt_start(adev, vm, 0, cursor);
523 while (amdgpu_vm_pt_descendant(adev, cursor));
527 * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
529 * @start: starting point for the search
530 * @entry: current entry
533 * True when the search should continue, false otherwise.
535 static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
536 struct amdgpu_vm_pt *entry)
538 return entry && (!start || entry != start->entry);
542 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
544 * @adev: amdgpu_device structure
545 * @cursor: current state
547 * Move the cursor to the next node in a deep first search.
549 static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
550 struct amdgpu_vm_pt_cursor *cursor)
556 cursor->entry = NULL;
557 else if (amdgpu_vm_pt_sibling(adev, cursor))
558 while (amdgpu_vm_pt_descendant(adev, cursor));
560 amdgpu_vm_pt_ancestor(cursor);
564 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
566 #define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry) \
567 for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)), \
568 (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
569 amdgpu_vm_pt_continue_dfs((start), (entry)); \
570 (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
573 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
575 * @vm: vm providing the BOs
576 * @validated: head of validation list
577 * @entry: entry to add
579 * Add the page directory to the list of BOs to
580 * validate for command submission.
582 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
583 struct list_head *validated,
584 struct amdgpu_bo_list_entry *entry)
587 entry->tv.bo = &vm->root.base.bo->tbo;
588 /* Two for VM updates, one for TTM and one for the CS job */
589 entry->tv.num_shared = 4;
590 entry->user_pages = NULL;
591 list_add(&entry->tv.head, validated);
595 * amdgpu_vm_del_from_lru_notify - update bulk_moveable flag
597 * @bo: BO which was removed from the LRU
599 * Make sure the bulk_moveable flag is updated when a BO is removed from the
602 void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
604 struct amdgpu_bo *abo;
605 struct amdgpu_vm_bo_base *bo_base;
607 if (!amdgpu_bo_is_amdgpu_bo(bo))
610 if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
613 abo = ttm_to_amdgpu_bo(bo);
616 for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
617 struct amdgpu_vm *vm = bo_base->vm;
619 if (abo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
620 vm->bulk_moveable = false;
625 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
627 * @adev: amdgpu device pointer
628 * @vm: vm providing the BOs
630 * Move all BOs to the end of LRU and remember their positions to put them
633 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
634 struct amdgpu_vm *vm)
636 struct amdgpu_vm_bo_base *bo_base;
638 if (vm->bulk_moveable) {
639 spin_lock(&ttm_bo_glob.lru_lock);
640 ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
641 spin_unlock(&ttm_bo_glob.lru_lock);
645 memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));
647 spin_lock(&ttm_bo_glob.lru_lock);
648 list_for_each_entry(bo_base, &vm->idle, vm_status) {
649 struct amdgpu_bo *bo = bo_base->bo;
654 ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
656 ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
659 spin_unlock(&ttm_bo_glob.lru_lock);
661 vm->bulk_moveable = true;
665 * amdgpu_vm_validate_pt_bos - validate the page table BOs
667 * @adev: amdgpu device pointer
668 * @vm: vm providing the BOs
669 * @validate: callback to do the validation
670 * @param: parameter for the validation callback
672 * Validate the page table BOs on command submission if neccessary.
677 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
678 int (*validate)(void *p, struct amdgpu_bo *bo),
681 struct amdgpu_vm_bo_base *bo_base, *tmp;
684 vm->bulk_moveable &= list_empty(&vm->evicted);
686 list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
687 struct amdgpu_bo *bo = bo_base->bo;
689 r = validate(param, bo);
693 if (bo->tbo.type != ttm_bo_type_kernel) {
694 amdgpu_vm_bo_moved(bo_base);
696 vm->update_funcs->map_table(bo);
697 amdgpu_vm_bo_relocated(bo_base);
701 amdgpu_vm_eviction_lock(vm);
702 vm->evicting = false;
703 amdgpu_vm_eviction_unlock(vm);
709 * amdgpu_vm_ready - check VM is ready for updates
713 * Check if all VM PDs/PTs are ready for updates
716 * True if eviction list is empty.
718 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
720 return list_empty(&vm->evicted);
724 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
726 * @adev: amdgpu_device pointer
727 * @vm: VM to clear BO from
729 * @immediate: use an immediate update
731 * Root PD needs to be reserved when calling this.
734 * 0 on success, errno otherwise.
736 static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
737 struct amdgpu_vm *vm,
738 struct amdgpu_bo *bo,
741 struct ttm_operation_ctx ctx = { true, false };
742 unsigned level = adev->vm_manager.root_level;
743 struct amdgpu_vm_update_params params;
744 struct amdgpu_bo *ancestor = bo;
745 unsigned entries, ats_entries;
749 /* Figure out our place in the hierarchy */
750 if (ancestor->parent) {
752 while (ancestor->parent->parent) {
754 ancestor = ancestor->parent;
758 entries = amdgpu_bo_size(bo) / 8;
759 if (!vm->pte_support_ats) {
762 } else if (!bo->parent) {
763 ats_entries = amdgpu_vm_num_ats_entries(adev);
764 ats_entries = min(ats_entries, entries);
765 entries -= ats_entries;
768 struct amdgpu_vm_pt *pt;
770 pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
771 ats_entries = amdgpu_vm_num_ats_entries(adev);
772 if ((pt - vm->root.entries) >= ats_entries) {
775 ats_entries = entries;
780 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
785 r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
791 r = vm->update_funcs->map_table(bo);
795 memset(¶ms, 0, sizeof(params));
798 params.immediate = immediate;
800 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT);
806 uint64_t value = 0, flags;
808 flags = AMDGPU_PTE_DEFAULT_ATC;
809 if (level != AMDGPU_VM_PTB) {
810 /* Handle leaf PDEs as PTEs */
811 flags |= AMDGPU_PDE_PTE;
812 amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
815 r = vm->update_funcs->update(¶ms, bo, addr, 0, ats_entries,
820 addr += ats_entries * 8;
824 uint64_t value = 0, flags = 0;
826 if (adev->asic_type >= CHIP_VEGA10) {
827 if (level != AMDGPU_VM_PTB) {
828 /* Handle leaf PDEs as PTEs */
829 flags |= AMDGPU_PDE_PTE;
830 amdgpu_gmc_get_vm_pde(adev, level,
833 /* Workaround for fault priority problem on GMC9 */
834 flags = AMDGPU_PTE_EXECUTABLE;
838 r = vm->update_funcs->update(¶ms, bo, addr, 0, entries,
844 return vm->update_funcs->commit(¶ms, NULL);
848 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
850 * @adev: amdgpu_device pointer
852 * @level: the page table level
853 * @immediate: use a immediate update
854 * @bp: resulting BO allocation parameters
856 static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
857 int level, bool immediate,
858 struct amdgpu_bo_param *bp)
860 memset(bp, 0, sizeof(*bp));
862 bp->size = amdgpu_vm_bo_size(adev, level);
863 bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
864 bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
865 bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
866 bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
867 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
868 if (vm->use_cpu_for_update)
869 bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
870 else if (!vm->root.base.bo || vm->root.base.bo->shadow)
871 bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
872 bp->type = ttm_bo_type_kernel;
873 bp->no_wait_gpu = immediate;
874 if (vm->root.base.bo)
875 bp->resv = vm->root.base.bo->tbo.base.resv;
879 * amdgpu_vm_alloc_pts - Allocate a specific page table
881 * @adev: amdgpu_device pointer
882 * @vm: VM to allocate page tables for
883 * @cursor: Which page table to allocate
884 * @immediate: use an immediate update
886 * Make sure a specific page table or directory is allocated.
889 * 1 if page table needed to be allocated, 0 if page table was already
890 * allocated, negative errno if an error occurred.
892 static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
893 struct amdgpu_vm *vm,
894 struct amdgpu_vm_pt_cursor *cursor,
897 struct amdgpu_vm_pt *entry = cursor->entry;
898 struct amdgpu_bo_param bp;
899 struct amdgpu_bo *pt;
902 if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
903 unsigned num_entries;
905 num_entries = amdgpu_vm_num_entries(adev, cursor->level);
906 entry->entries = kvmalloc_array(num_entries,
907 sizeof(*entry->entries),
908 GFP_KERNEL | __GFP_ZERO);
916 amdgpu_vm_bo_param(adev, vm, cursor->level, immediate, &bp);
918 r = amdgpu_bo_create(adev, &bp, &pt);
922 /* Keep a reference to the root directory to avoid
923 * freeing them up in the wrong order.
925 pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
926 amdgpu_vm_bo_base_init(&entry->base, vm, pt);
928 r = amdgpu_vm_clear_bo(adev, vm, pt, immediate);
935 amdgpu_bo_unref(&pt->shadow);
936 amdgpu_bo_unref(&pt);
941 * amdgpu_vm_free_table - fre one PD/PT
943 * @entry: PDE to free
945 static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
947 if (entry->base.bo) {
948 entry->base.bo->vm_bo = NULL;
949 list_del(&entry->base.vm_status);
950 amdgpu_bo_unref(&entry->base.bo->shadow);
951 amdgpu_bo_unref(&entry->base.bo);
953 kvfree(entry->entries);
954 entry->entries = NULL;
958 * amdgpu_vm_free_pts - free PD/PT levels
960 * @adev: amdgpu device structure
961 * @vm: amdgpu vm structure
962 * @start: optional cursor where to start freeing PDs/PTs
964 * Free the page directory or page table level and all sub levels.
966 static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
967 struct amdgpu_vm *vm,
968 struct amdgpu_vm_pt_cursor *start)
970 struct amdgpu_vm_pt_cursor cursor;
971 struct amdgpu_vm_pt *entry;
973 vm->bulk_moveable = false;
975 for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
976 amdgpu_vm_free_table(entry);
979 amdgpu_vm_free_table(start->entry);
983 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
985 * @adev: amdgpu_device pointer
987 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
989 const struct amdgpu_ip_block *ip_block;
990 bool has_compute_vm_bug;
991 struct amdgpu_ring *ring;
994 has_compute_vm_bug = false;
996 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
998 /* Compute has a VM bug for GFX version < 7.
999 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
1000 if (ip_block->version->major <= 7)
1001 has_compute_vm_bug = true;
1002 else if (ip_block->version->major == 8)
1003 if (adev->gfx.mec_fw_version < 673)
1004 has_compute_vm_bug = true;
1007 for (i = 0; i < adev->num_rings; i++) {
1008 ring = adev->rings[i];
1009 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
1010 /* only compute rings */
1011 ring->has_compute_vm_bug = has_compute_vm_bug;
1013 ring->has_compute_vm_bug = false;
1018 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
1020 * @ring: ring on which the job will be submitted
1021 * @job: job to submit
1024 * True if sync is needed.
1026 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
1027 struct amdgpu_job *job)
1029 struct amdgpu_device *adev = ring->adev;
1030 unsigned vmhub = ring->funcs->vmhub;
1031 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1032 struct amdgpu_vmid *id;
1033 bool gds_switch_needed;
1034 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1038 id = &id_mgr->ids[job->vmid];
1039 gds_switch_needed = ring->funcs->emit_gds_switch && (
1040 id->gds_base != job->gds_base ||
1041 id->gds_size != job->gds_size ||
1042 id->gws_base != job->gws_base ||
1043 id->gws_size != job->gws_size ||
1044 id->oa_base != job->oa_base ||
1045 id->oa_size != job->oa_size);
1047 if (amdgpu_vmid_had_gpu_reset(adev, id))
1050 return vm_flush_needed || gds_switch_needed;
1054 * amdgpu_vm_flush - hardware flush the vm
1056 * @ring: ring to use for flush
1058 * @need_pipe_sync: is pipe sync needed
1060 * Emit a VM flush when it is necessary.
1063 * 0 on success, errno otherwise.
1065 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
1066 bool need_pipe_sync)
1068 struct amdgpu_device *adev = ring->adev;
1069 unsigned vmhub = ring->funcs->vmhub;
1070 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1071 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1072 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1073 id->gds_base != job->gds_base ||
1074 id->gds_size != job->gds_size ||
1075 id->gws_base != job->gws_base ||
1076 id->gws_size != job->gws_size ||
1077 id->oa_base != job->oa_base ||
1078 id->oa_size != job->oa_size);
1079 bool vm_flush_needed = job->vm_needs_flush;
1080 struct dma_fence *fence = NULL;
1081 bool pasid_mapping_needed = false;
1082 unsigned patch_offset = 0;
1083 bool update_spm_vmid_needed = (job->vm && (job->vm->reserved_vmid[vmhub] != NULL));
1086 if (update_spm_vmid_needed && adev->gfx.rlc.funcs->update_spm_vmid)
1087 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
1089 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1090 gds_switch_needed = true;
1091 vm_flush_needed = true;
1092 pasid_mapping_needed = true;
1095 mutex_lock(&id_mgr->lock);
1096 if (id->pasid != job->pasid || !id->pasid_mapping ||
1097 !dma_fence_is_signaled(id->pasid_mapping))
1098 pasid_mapping_needed = true;
1099 mutex_unlock(&id_mgr->lock);
1101 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1102 vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
1103 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1104 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
1105 ring->funcs->emit_wreg;
1107 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1110 if (ring->funcs->init_cond_exec)
1111 patch_offset = amdgpu_ring_init_cond_exec(ring);
1114 amdgpu_ring_emit_pipeline_sync(ring);
1116 if (vm_flush_needed) {
1117 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1118 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1121 if (pasid_mapping_needed)
1122 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1124 if (vm_flush_needed || pasid_mapping_needed) {
1125 r = amdgpu_fence_emit(ring, &fence, 0);
1130 if (vm_flush_needed) {
1131 mutex_lock(&id_mgr->lock);
1132 dma_fence_put(id->last_flush);
1133 id->last_flush = dma_fence_get(fence);
1134 id->current_gpu_reset_count =
1135 atomic_read(&adev->gpu_reset_counter);
1136 mutex_unlock(&id_mgr->lock);
1139 if (pasid_mapping_needed) {
1140 mutex_lock(&id_mgr->lock);
1141 id->pasid = job->pasid;
1142 dma_fence_put(id->pasid_mapping);
1143 id->pasid_mapping = dma_fence_get(fence);
1144 mutex_unlock(&id_mgr->lock);
1146 dma_fence_put(fence);
1148 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1149 id->gds_base = job->gds_base;
1150 id->gds_size = job->gds_size;
1151 id->gws_base = job->gws_base;
1152 id->gws_size = job->gws_size;
1153 id->oa_base = job->oa_base;
1154 id->oa_size = job->oa_size;
1155 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1156 job->gds_size, job->gws_base,
1157 job->gws_size, job->oa_base,
1161 if (ring->funcs->patch_cond_exec)
1162 amdgpu_ring_patch_cond_exec(ring, patch_offset);
1164 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
1165 if (ring->funcs->emit_switch_buffer) {
1166 amdgpu_ring_emit_switch_buffer(ring);
1167 amdgpu_ring_emit_switch_buffer(ring);
1173 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
1176 * @bo: requested buffer object
1178 * Find @bo inside the requested vm.
1179 * Search inside the @bos vm list for the requested vm
1180 * Returns the found bo_va or NULL if none is found
1182 * Object has to be reserved!
1185 * Found bo_va or NULL.
1187 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1188 struct amdgpu_bo *bo)
1190 struct amdgpu_vm_bo_base *base;
1192 for (base = bo->vm_bo; base; base = base->next) {
1196 return container_of(base, struct amdgpu_bo_va, base);
1202 * amdgpu_vm_map_gart - Resolve gart mapping of addr
1204 * @pages_addr: optional DMA address to use for lookup
1205 * @addr: the unmapped addr
1207 * Look up the physical address of the page that the pte resolves
1211 * The pointer for the page table entry.
1213 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
1217 /* page table offset */
1218 result = pages_addr[addr >> PAGE_SHIFT];
1220 /* in case cpu page size != gpu page size*/
1221 result |= addr & (~PAGE_MASK);
1223 result &= 0xFFFFFFFFFFFFF000ULL;
1229 * amdgpu_vm_update_pde - update a single level in the hierarchy
1231 * @params: parameters for the update
1233 * @entry: entry to update
1235 * Makes sure the requested entry in parent is up to date.
1237 static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
1238 struct amdgpu_vm *vm,
1239 struct amdgpu_vm_pt *entry)
1241 struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1242 struct amdgpu_bo *bo = parent->base.bo, *pbo;
1243 uint64_t pde, pt, flags;
1246 for (level = 0, pbo = bo->parent; pbo; ++level)
1249 level += params->adev->vm_manager.root_level;
1250 amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1251 pde = (entry - parent->entries) * 8;
1252 return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
1256 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1258 * @adev: amdgpu_device pointer
1261 * Mark all PD level as invalid after an error.
1263 static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
1264 struct amdgpu_vm *vm)
1266 struct amdgpu_vm_pt_cursor cursor;
1267 struct amdgpu_vm_pt *entry;
1269 for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1270 if (entry->base.bo && !entry->base.moved)
1271 amdgpu_vm_bo_relocated(&entry->base);
1275 * amdgpu_vm_update_pdes - make sure that all directories are valid
1277 * @adev: amdgpu_device pointer
1279 * @immediate: submit immediately to the paging queue
1281 * Makes sure all directories are up to date.
1284 * 0 for success, error for failure.
1286 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
1287 struct amdgpu_vm *vm, bool immediate)
1289 struct amdgpu_vm_update_params params;
1292 if (list_empty(&vm->relocated))
1295 memset(¶ms, 0, sizeof(params));
1298 params.immediate = immediate;
1300 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT);
1304 while (!list_empty(&vm->relocated)) {
1305 struct amdgpu_vm_pt *entry;
1307 entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
1309 amdgpu_vm_bo_idle(&entry->base);
1311 r = amdgpu_vm_update_pde(¶ms, vm, entry);
1316 r = vm->update_funcs->commit(¶ms, &vm->last_update);
1322 amdgpu_vm_invalidate_pds(adev, vm);
1327 * amdgpu_vm_update_flags - figure out flags for PTE updates
1329 * Make sure to set the right flags for the PTEs at the desired level.
1331 static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1332 struct amdgpu_bo *bo, unsigned level,
1333 uint64_t pe, uint64_t addr,
1334 unsigned count, uint32_t incr,
1338 if (level != AMDGPU_VM_PTB) {
1339 flags |= AMDGPU_PDE_PTE;
1340 amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1342 } else if (params->adev->asic_type >= CHIP_VEGA10 &&
1343 !(flags & AMDGPU_PTE_VALID) &&
1344 !(flags & AMDGPU_PTE_PRT)) {
1346 /* Workaround for fault priority problem on GMC9 */
1347 flags |= AMDGPU_PTE_EXECUTABLE;
1350 params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
1355 * amdgpu_vm_fragment - get fragment for PTEs
1357 * @params: see amdgpu_vm_update_params definition
1358 * @start: first PTE to handle
1359 * @end: last PTE to handle
1360 * @flags: hw mapping flags
1361 * @frag: resulting fragment size
1362 * @frag_end: end of this fragment
1364 * Returns the first possible fragment for the start and end address.
1366 static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1367 uint64_t start, uint64_t end, uint64_t flags,
1368 unsigned int *frag, uint64_t *frag_end)
1371 * The MC L1 TLB supports variable sized pages, based on a fragment
1372 * field in the PTE. When this field is set to a non-zero value, page
1373 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1374 * flags are considered valid for all PTEs within the fragment range
1375 * and corresponding mappings are assumed to be physically contiguous.
1377 * The L1 TLB can store a single PTE for the whole fragment,
1378 * significantly increasing the space available for translation
1379 * caching. This leads to large improvements in throughput when the
1380 * TLB is under pressure.
1382 * The L2 TLB distributes small and large fragments into two
1383 * asymmetric partitions. The large fragment cache is significantly
1384 * larger. Thus, we try to use large fragments wherever possible.
1385 * Userspace can support this by aligning virtual base address and
1386 * allocation size to the fragment size.
1388 * Starting with Vega10 the fragment size only controls the L1. The L2
1389 * is now directly feed with small/huge/giant pages from the walker.
1393 if (params->adev->asic_type < CHIP_VEGA10)
1394 max_frag = params->adev->vm_manager.fragment_size;
1398 /* system pages are non continuously */
1399 if (params->pages_addr) {
1405 /* This intentionally wraps around if no bit is set */
1406 *frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
1407 if (*frag >= max_frag) {
1409 *frag_end = end & ~((1ULL << max_frag) - 1);
1411 *frag_end = start + (1 << *frag);
1416 * amdgpu_vm_update_ptes - make sure that page tables are valid
1418 * @params: see amdgpu_vm_update_params definition
1419 * @start: start of GPU address range
1420 * @end: end of GPU address range
1421 * @dst: destination address to map to, the next dst inside the function
1422 * @flags: mapping flags
1424 * Update the page tables in the range @start - @end.
1427 * 0 for success, -EINVAL for failure.
1429 static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1430 uint64_t start, uint64_t end,
1431 uint64_t dst, uint64_t flags)
1433 struct amdgpu_device *adev = params->adev;
1434 struct amdgpu_vm_pt_cursor cursor;
1435 uint64_t frag_start = start, frag_end;
1439 /* figure out the initial fragment */
1440 amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
1442 /* walk over the address space and update the PTs */
1443 amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
1444 while (cursor.pfn < end) {
1445 unsigned shift, parent_shift, mask;
1446 uint64_t incr, entry_end, pe_start;
1447 struct amdgpu_bo *pt;
1449 if (!params->unlocked) {
1450 /* make sure that the page tables covering the
1451 * address range are actually allocated
1453 r = amdgpu_vm_alloc_pts(params->adev, params->vm,
1454 &cursor, params->immediate);
1459 shift = amdgpu_vm_level_shift(adev, cursor.level);
1460 parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1461 if (params->unlocked) {
1462 /* Unlocked updates are only allowed on the leaves */
1463 if (amdgpu_vm_pt_descendant(adev, &cursor))
1465 } else if (adev->asic_type < CHIP_VEGA10 &&
1466 (flags & AMDGPU_PTE_VALID)) {
1467 /* No huge page support before GMC v9 */
1468 if (cursor.level != AMDGPU_VM_PTB) {
1469 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1473 } else if (frag < shift) {
1474 /* We can't use this level when the fragment size is
1475 * smaller than the address shift. Go to the next
1476 * child entry and try again.
1478 if (amdgpu_vm_pt_descendant(adev, &cursor))
1480 } else if (frag >= parent_shift) {
1481 /* If the fragment size is even larger than the parent
1482 * shift we should go up one level and check it again.
1484 if (!amdgpu_vm_pt_ancestor(&cursor))
1489 pt = cursor.entry->base.bo;
1491 /* We need all PDs and PTs for mapping something, */
1492 if (flags & AMDGPU_PTE_VALID)
1495 /* but unmapping something can happen at a higher
1498 if (!amdgpu_vm_pt_ancestor(&cursor))
1501 pt = cursor.entry->base.bo;
1502 shift = parent_shift;
1505 /* Looks good so far, calculate parameters for the update */
1506 incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1507 mask = amdgpu_vm_entries_mask(adev, cursor.level);
1508 pe_start = ((cursor.pfn >> shift) & mask) * 8;
1509 entry_end = ((uint64_t)mask + 1) << shift;
1510 entry_end += cursor.pfn & ~(entry_end - 1);
1511 entry_end = min(entry_end, end);
1514 uint64_t upd_end = min(entry_end, frag_end);
1515 unsigned nptes = (upd_end - frag_start) >> shift;
1517 /* This can happen when we set higher level PDs to
1518 * silent to stop fault floods.
1520 nptes = max(nptes, 1u);
1521 amdgpu_vm_update_flags(params, pt, cursor.level,
1522 pe_start, dst, nptes, incr,
1523 flags | AMDGPU_PTE_FRAG(frag));
1525 pe_start += nptes * 8;
1526 dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1528 frag_start = upd_end;
1529 if (frag_start >= frag_end) {
1530 /* figure out the next fragment */
1531 amdgpu_vm_fragment(params, frag_start, end,
1532 flags, &frag, &frag_end);
1536 } while (frag_start < entry_end);
1538 if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1539 /* Free all child entries.
1540 * Update the tables with the flags and addresses and free up subsequent
1541 * tables in the case of huge pages or freed up areas.
1542 * This is the maximum you can free, because all other page tables are not
1543 * completely covered by the range and so potentially still in use.
1545 while (cursor.pfn < frag_start) {
1546 amdgpu_vm_free_pts(adev, params->vm, &cursor);
1547 amdgpu_vm_pt_next(adev, &cursor);
1550 } else if (frag >= shift) {
1551 /* or just move on to the next on the same level. */
1552 amdgpu_vm_pt_next(adev, &cursor);
1560 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1562 * @adev: amdgpu_device pointer
1564 * @immediate: immediate submission in a page fault
1565 * @unlocked: unlocked invalidation during MM callback
1566 * @resv: fences we need to sync to
1567 * @start: start of mapped range
1568 * @last: last mapped entry
1569 * @flags: flags for the entries
1570 * @addr: addr to set the area to
1571 * @pages_addr: DMA addresses to use for mapping
1572 * @fence: optional resulting fence
1574 * Fill in the page table entries between @start and @last.
1577 * 0 for success, -EINVAL for failure.
1579 static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1580 struct amdgpu_vm *vm, bool immediate,
1581 bool unlocked, struct dma_resv *resv,
1582 uint64_t start, uint64_t last,
1583 uint64_t flags, uint64_t addr,
1584 dma_addr_t *pages_addr,
1585 struct dma_fence **fence)
1587 struct amdgpu_vm_update_params params;
1588 enum amdgpu_sync_mode sync_mode;
1591 memset(¶ms, 0, sizeof(params));
1594 params.immediate = immediate;
1595 params.pages_addr = pages_addr;
1596 params.unlocked = unlocked;
1598 /* Implicitly sync to command submissions in the same VM before
1599 * unmapping. Sync to moving fences before mapping.
1601 if (!(flags & AMDGPU_PTE_VALID))
1602 sync_mode = AMDGPU_SYNC_EQ_OWNER;
1604 sync_mode = AMDGPU_SYNC_EXPLICIT;
1606 amdgpu_vm_eviction_lock(vm);
1612 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
1613 struct dma_fence *tmp = dma_fence_get_stub();
1615 amdgpu_bo_fence(vm->root.base.bo, vm->last_unlocked, true);
1616 swap(vm->last_unlocked, tmp);
1620 r = vm->update_funcs->prepare(¶ms, resv, sync_mode);
1624 r = amdgpu_vm_update_ptes(¶ms, start, last + 1, addr, flags);
1628 r = vm->update_funcs->commit(¶ms, fence);
1631 amdgpu_vm_eviction_unlock(vm);
1636 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1638 * @adev: amdgpu_device pointer
1639 * @resv: fences we need to sync to
1640 * @pages_addr: DMA addresses to use for mapping
1642 * @mapping: mapped range and flags to use for the update
1643 * @flags: HW flags for the mapping
1644 * @bo_adev: amdgpu_device pointer that bo actually been allocated
1645 * @nodes: array of drm_mm_nodes with the MC addresses
1646 * @fence: optional resulting fence
1648 * Split the mapping into smaller chunks so that each update fits
1652 * 0 for success, -EINVAL for failure.
1654 static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1655 struct dma_resv *resv,
1656 dma_addr_t *pages_addr,
1657 struct amdgpu_vm *vm,
1658 struct amdgpu_bo_va_mapping *mapping,
1660 struct amdgpu_device *bo_adev,
1661 struct drm_mm_node *nodes,
1662 struct dma_fence **fence)
1664 unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1665 uint64_t pfn, start = mapping->start;
1668 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1669 * but in case of something, we filter the flags in first place
1671 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1672 flags &= ~AMDGPU_PTE_READABLE;
1673 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1674 flags &= ~AMDGPU_PTE_WRITEABLE;
1676 /* Apply ASIC specific mapping flags */
1677 amdgpu_gmc_get_vm_pte(adev, mapping, &flags);
1679 trace_amdgpu_vm_bo_update(mapping);
1681 pfn = mapping->offset >> PAGE_SHIFT;
1683 while (pfn >= nodes->size) {
1690 dma_addr_t *dma_addr = NULL;
1691 uint64_t max_entries;
1692 uint64_t addr, last;
1695 addr = nodes->start << PAGE_SHIFT;
1696 max_entries = (nodes->size - pfn) *
1697 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1700 max_entries = S64_MAX;
1707 count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1709 uint64_t idx = pfn + count;
1711 if (pages_addr[idx] !=
1712 (pages_addr[idx - 1] + PAGE_SIZE))
1716 if (count < min_linear_pages) {
1717 addr = pfn << PAGE_SHIFT;
1718 dma_addr = pages_addr;
1720 addr = pages_addr[pfn];
1721 max_entries = count *
1722 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1725 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
1726 addr += bo_adev->vm_manager.vram_base_offset;
1727 addr += pfn << PAGE_SHIFT;
1730 last = min((uint64_t)mapping->last, start + max_entries - 1);
1731 r = amdgpu_vm_bo_update_mapping(adev, vm, false, false, resv,
1732 start, last, flags, addr,
1737 pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1738 if (nodes && nodes->size == pfn) {
1744 } while (unlikely(start != mapping->last + 1));
1750 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1752 * @adev: amdgpu_device pointer
1753 * @bo_va: requested BO and VM object
1754 * @clear: if true clear the entries
1756 * Fill in the page table entries for @bo_va.
1759 * 0 for success, -EINVAL for failure.
1761 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1764 struct amdgpu_bo *bo = bo_va->base.bo;
1765 struct amdgpu_vm *vm = bo_va->base.vm;
1766 struct amdgpu_bo_va_mapping *mapping;
1767 dma_addr_t *pages_addr = NULL;
1768 struct ttm_mem_reg *mem;
1769 struct drm_mm_node *nodes;
1770 struct dma_fence **last_update;
1771 struct dma_resv *resv;
1773 struct amdgpu_device *bo_adev = adev;
1779 resv = vm->root.base.bo->tbo.base.resv;
1781 struct ttm_dma_tt *ttm;
1784 nodes = mem->mm_node;
1785 if (mem->mem_type == TTM_PL_TT) {
1786 ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1787 pages_addr = ttm->dma_address;
1789 resv = bo->tbo.base.resv;
1793 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1795 if (amdgpu_bo_encrypted(bo))
1796 flags |= AMDGPU_PTE_TMZ;
1798 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1803 if (clear || (bo && bo->tbo.base.resv ==
1804 vm->root.base.bo->tbo.base.resv))
1805 last_update = &vm->last_update;
1807 last_update = &bo_va->last_pt_update;
1809 if (!clear && bo_va->base.moved) {
1810 bo_va->base.moved = false;
1811 list_splice_init(&bo_va->valids, &bo_va->invalids);
1813 } else if (bo_va->cleared != clear) {
1814 list_splice_init(&bo_va->valids, &bo_va->invalids);
1817 list_for_each_entry(mapping, &bo_va->invalids, list) {
1818 r = amdgpu_vm_bo_split_mapping(adev, resv, pages_addr, vm,
1819 mapping, flags, bo_adev, nodes,
1825 /* If the BO is not in its preferred location add it back to
1826 * the evicted list so that it gets validated again on the
1827 * next command submission.
1829 if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
1830 uint32_t mem_type = bo->tbo.mem.mem_type;
1832 if (!(bo->preferred_domains &
1833 amdgpu_mem_type_to_domain(mem_type)))
1834 amdgpu_vm_bo_evicted(&bo_va->base);
1836 amdgpu_vm_bo_idle(&bo_va->base);
1838 amdgpu_vm_bo_done(&bo_va->base);
1841 list_splice_init(&bo_va->invalids, &bo_va->valids);
1842 bo_va->cleared = clear;
1844 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1845 list_for_each_entry(mapping, &bo_va->valids, list)
1846 trace_amdgpu_vm_bo_mapping(mapping);
1853 * amdgpu_vm_update_prt_state - update the global PRT state
1855 * @adev: amdgpu_device pointer
1857 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1859 unsigned long flags;
1862 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1863 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1864 adev->gmc.gmc_funcs->set_prt(adev, enable);
1865 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1869 * amdgpu_vm_prt_get - add a PRT user
1871 * @adev: amdgpu_device pointer
1873 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1875 if (!adev->gmc.gmc_funcs->set_prt)
1878 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1879 amdgpu_vm_update_prt_state(adev);
1883 * amdgpu_vm_prt_put - drop a PRT user
1885 * @adev: amdgpu_device pointer
1887 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1889 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1890 amdgpu_vm_update_prt_state(adev);
1894 * amdgpu_vm_prt_cb - callback for updating the PRT status
1896 * @fence: fence for the callback
1897 * @_cb: the callback function
1899 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1901 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1903 amdgpu_vm_prt_put(cb->adev);
1908 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1910 * @adev: amdgpu_device pointer
1911 * @fence: fence for the callback
1913 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1914 struct dma_fence *fence)
1916 struct amdgpu_prt_cb *cb;
1918 if (!adev->gmc.gmc_funcs->set_prt)
1921 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1923 /* Last resort when we are OOM */
1925 dma_fence_wait(fence, false);
1927 amdgpu_vm_prt_put(adev);
1930 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1932 amdgpu_vm_prt_cb(fence, &cb->cb);
1937 * amdgpu_vm_free_mapping - free a mapping
1939 * @adev: amdgpu_device pointer
1941 * @mapping: mapping to be freed
1942 * @fence: fence of the unmap operation
1944 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1946 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1947 struct amdgpu_vm *vm,
1948 struct amdgpu_bo_va_mapping *mapping,
1949 struct dma_fence *fence)
1951 if (mapping->flags & AMDGPU_PTE_PRT)
1952 amdgpu_vm_add_prt_cb(adev, fence);
1957 * amdgpu_vm_prt_fini - finish all prt mappings
1959 * @adev: amdgpu_device pointer
1962 * Register a cleanup callback to disable PRT support after VM dies.
1964 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1966 struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
1967 struct dma_fence *excl, **shared;
1968 unsigned i, shared_count;
1971 r = dma_resv_get_fences_rcu(resv, &excl,
1972 &shared_count, &shared);
1974 /* Not enough memory to grab the fence list, as last resort
1975 * block for all the fences to complete.
1977 dma_resv_wait_timeout_rcu(resv, true, false,
1978 MAX_SCHEDULE_TIMEOUT);
1982 /* Add a callback for each fence in the reservation object */
1983 amdgpu_vm_prt_get(adev);
1984 amdgpu_vm_add_prt_cb(adev, excl);
1986 for (i = 0; i < shared_count; ++i) {
1987 amdgpu_vm_prt_get(adev);
1988 amdgpu_vm_add_prt_cb(adev, shared[i]);
1995 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1997 * @adev: amdgpu_device pointer
1999 * @fence: optional resulting fence (unchanged if no work needed to be done
2000 * or if an error occurred)
2002 * Make sure all freed BOs are cleared in the PT.
2003 * PTs have to be reserved and mutex must be locked!
2009 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2010 struct amdgpu_vm *vm,
2011 struct dma_fence **fence)
2013 struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
2014 struct amdgpu_bo_va_mapping *mapping;
2015 uint64_t init_pte_value = 0;
2016 struct dma_fence *f = NULL;
2019 while (!list_empty(&vm->freed)) {
2020 mapping = list_first_entry(&vm->freed,
2021 struct amdgpu_bo_va_mapping, list);
2022 list_del(&mapping->list);
2024 if (vm->pte_support_ats &&
2025 mapping->start < AMDGPU_GMC_HOLE_START)
2026 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
2028 r = amdgpu_vm_bo_update_mapping(adev, vm, false, false, resv,
2029 mapping->start, mapping->last,
2030 init_pte_value, 0, NULL, &f);
2031 amdgpu_vm_free_mapping(adev, vm, mapping, f);
2039 dma_fence_put(*fence);
2050 * amdgpu_vm_handle_moved - handle moved BOs in the PT
2052 * @adev: amdgpu_device pointer
2055 * Make sure all BOs which are moved are updated in the PTs.
2060 * PTs have to be reserved!
2062 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2063 struct amdgpu_vm *vm)
2065 struct amdgpu_bo_va *bo_va, *tmp;
2066 struct dma_resv *resv;
2070 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2071 /* Per VM BOs never need to bo cleared in the page tables */
2072 r = amdgpu_vm_bo_update(adev, bo_va, false);
2077 spin_lock(&vm->invalidated_lock);
2078 while (!list_empty(&vm->invalidated)) {
2079 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
2081 resv = bo_va->base.bo->tbo.base.resv;
2082 spin_unlock(&vm->invalidated_lock);
2084 /* Try to reserve the BO to avoid clearing its ptes */
2085 if (!amdgpu_vm_debug && dma_resv_trylock(resv))
2087 /* Somebody else is using the BO right now */
2091 r = amdgpu_vm_bo_update(adev, bo_va, clear);
2096 dma_resv_unlock(resv);
2097 spin_lock(&vm->invalidated_lock);
2099 spin_unlock(&vm->invalidated_lock);
2105 * amdgpu_vm_bo_add - add a bo to a specific vm
2107 * @adev: amdgpu_device pointer
2109 * @bo: amdgpu buffer object
2111 * Add @bo into the requested vm.
2112 * Add @bo to the list of bos associated with the vm
2115 * Newly added bo_va or NULL for failure
2117 * Object has to be reserved!
2119 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2120 struct amdgpu_vm *vm,
2121 struct amdgpu_bo *bo)
2123 struct amdgpu_bo_va *bo_va;
2125 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2126 if (bo_va == NULL) {
2129 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2131 bo_va->ref_count = 1;
2132 INIT_LIST_HEAD(&bo_va->valids);
2133 INIT_LIST_HEAD(&bo_va->invalids);
2135 if (bo && amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
2136 (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) {
2137 bo_va->is_xgmi = true;
2138 /* Power up XGMI if it can be potentially used */
2139 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
2147 * amdgpu_vm_bo_insert_mapping - insert a new mapping
2149 * @adev: amdgpu_device pointer
2150 * @bo_va: bo_va to store the address
2151 * @mapping: the mapping to insert
2153 * Insert a new mapping into all structures.
2155 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
2156 struct amdgpu_bo_va *bo_va,
2157 struct amdgpu_bo_va_mapping *mapping)
2159 struct amdgpu_vm *vm = bo_va->base.vm;
2160 struct amdgpu_bo *bo = bo_va->base.bo;
2162 mapping->bo_va = bo_va;
2163 list_add(&mapping->list, &bo_va->invalids);
2164 amdgpu_vm_it_insert(mapping, &vm->va);
2166 if (mapping->flags & AMDGPU_PTE_PRT)
2167 amdgpu_vm_prt_get(adev);
2169 if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv &&
2170 !bo_va->base.moved) {
2171 list_move(&bo_va->base.vm_status, &vm->moved);
2173 trace_amdgpu_vm_bo_map(bo_va, mapping);
2177 * amdgpu_vm_bo_map - map bo inside a vm
2179 * @adev: amdgpu_device pointer
2180 * @bo_va: bo_va to store the address
2181 * @saddr: where to map the BO
2182 * @offset: requested offset in the BO
2183 * @size: BO size in bytes
2184 * @flags: attributes of pages (read/write/valid/etc.)
2186 * Add a mapping of the BO at the specefied addr into the VM.
2189 * 0 for success, error for failure.
2191 * Object has to be reserved and unreserved outside!
2193 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2194 struct amdgpu_bo_va *bo_va,
2195 uint64_t saddr, uint64_t offset,
2196 uint64_t size, uint64_t flags)
2198 struct amdgpu_bo_va_mapping *mapping, *tmp;
2199 struct amdgpu_bo *bo = bo_va->base.bo;
2200 struct amdgpu_vm *vm = bo_va->base.vm;
2203 /* validate the parameters */
2204 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2205 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2208 /* make sure object fit at this offset */
2209 eaddr = saddr + size - 1;
2210 if (saddr >= eaddr ||
2211 (bo && offset + size > amdgpu_bo_size(bo)) ||
2212 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2215 saddr /= AMDGPU_GPU_PAGE_SIZE;
2216 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2218 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2220 /* bo and tmp overlap, invalid addr */
2221 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2222 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2223 tmp->start, tmp->last + 1);
2227 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2231 mapping->start = saddr;
2232 mapping->last = eaddr;
2233 mapping->offset = offset;
2234 mapping->flags = flags;
2236 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2242 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2244 * @adev: amdgpu_device pointer
2245 * @bo_va: bo_va to store the address
2246 * @saddr: where to map the BO
2247 * @offset: requested offset in the BO
2248 * @size: BO size in bytes
2249 * @flags: attributes of pages (read/write/valid/etc.)
2251 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2252 * mappings as we do so.
2255 * 0 for success, error for failure.
2257 * Object has to be reserved and unreserved outside!
2259 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2260 struct amdgpu_bo_va *bo_va,
2261 uint64_t saddr, uint64_t offset,
2262 uint64_t size, uint64_t flags)
2264 struct amdgpu_bo_va_mapping *mapping;
2265 struct amdgpu_bo *bo = bo_va->base.bo;
2269 /* validate the parameters */
2270 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2271 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2274 /* make sure object fit at this offset */
2275 eaddr = saddr + size - 1;
2276 if (saddr >= eaddr ||
2277 (bo && offset + size > amdgpu_bo_size(bo)) ||
2278 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2281 /* Allocate all the needed memory */
2282 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2286 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2292 saddr /= AMDGPU_GPU_PAGE_SIZE;
2293 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2295 mapping->start = saddr;
2296 mapping->last = eaddr;
2297 mapping->offset = offset;
2298 mapping->flags = flags;
2300 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2306 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2308 * @adev: amdgpu_device pointer
2309 * @bo_va: bo_va to remove the address from
2310 * @saddr: where to the BO is mapped
2312 * Remove a mapping of the BO at the specefied addr from the VM.
2315 * 0 for success, error for failure.
2317 * Object has to be reserved and unreserved outside!
2319 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2320 struct amdgpu_bo_va *bo_va,
2323 struct amdgpu_bo_va_mapping *mapping;
2324 struct amdgpu_vm *vm = bo_va->base.vm;
2327 saddr /= AMDGPU_GPU_PAGE_SIZE;
2329 list_for_each_entry(mapping, &bo_va->valids, list) {
2330 if (mapping->start == saddr)
2334 if (&mapping->list == &bo_va->valids) {
2337 list_for_each_entry(mapping, &bo_va->invalids, list) {
2338 if (mapping->start == saddr)
2342 if (&mapping->list == &bo_va->invalids)
2346 list_del(&mapping->list);
2347 amdgpu_vm_it_remove(mapping, &vm->va);
2348 mapping->bo_va = NULL;
2349 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2352 list_add(&mapping->list, &vm->freed);
2354 amdgpu_vm_free_mapping(adev, vm, mapping,
2355 bo_va->last_pt_update);
2361 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2363 * @adev: amdgpu_device pointer
2364 * @vm: VM structure to use
2365 * @saddr: start of the range
2366 * @size: size of the range
2368 * Remove all mappings in a range, split them as appropriate.
2371 * 0 for success, error for failure.
2373 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2374 struct amdgpu_vm *vm,
2375 uint64_t saddr, uint64_t size)
2377 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
2381 eaddr = saddr + size - 1;
2382 saddr /= AMDGPU_GPU_PAGE_SIZE;
2383 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2385 /* Allocate all the needed memory */
2386 before = kzalloc(sizeof(*before), GFP_KERNEL);
2389 INIT_LIST_HEAD(&before->list);
2391 after = kzalloc(sizeof(*after), GFP_KERNEL);
2396 INIT_LIST_HEAD(&after->list);
2398 /* Now gather all removed mappings */
2399 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2401 /* Remember mapping split at the start */
2402 if (tmp->start < saddr) {
2403 before->start = tmp->start;
2404 before->last = saddr - 1;
2405 before->offset = tmp->offset;
2406 before->flags = tmp->flags;
2407 before->bo_va = tmp->bo_va;
2408 list_add(&before->list, &tmp->bo_va->invalids);
2411 /* Remember mapping split at the end */
2412 if (tmp->last > eaddr) {
2413 after->start = eaddr + 1;
2414 after->last = tmp->last;
2415 after->offset = tmp->offset;
2416 after->offset += after->start - tmp->start;
2417 after->flags = tmp->flags;
2418 after->bo_va = tmp->bo_va;
2419 list_add(&after->list, &tmp->bo_va->invalids);
2422 list_del(&tmp->list);
2423 list_add(&tmp->list, &removed);
2425 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2428 /* And free them up */
2429 list_for_each_entry_safe(tmp, next, &removed, list) {
2430 amdgpu_vm_it_remove(tmp, &vm->va);
2431 list_del(&tmp->list);
2433 if (tmp->start < saddr)
2435 if (tmp->last > eaddr)
2439 list_add(&tmp->list, &vm->freed);
2440 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2443 /* Insert partial mapping before the range */
2444 if (!list_empty(&before->list)) {
2445 amdgpu_vm_it_insert(before, &vm->va);
2446 if (before->flags & AMDGPU_PTE_PRT)
2447 amdgpu_vm_prt_get(adev);
2452 /* Insert partial mapping after the range */
2453 if (!list_empty(&after->list)) {
2454 amdgpu_vm_it_insert(after, &vm->va);
2455 if (after->flags & AMDGPU_PTE_PRT)
2456 amdgpu_vm_prt_get(adev);
2465 * amdgpu_vm_bo_lookup_mapping - find mapping by address
2467 * @vm: the requested VM
2468 * @addr: the address
2470 * Find a mapping by it's address.
2473 * The amdgpu_bo_va_mapping matching for addr or NULL
2476 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2479 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2483 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2485 * @vm: the requested vm
2486 * @ticket: CS ticket
2488 * Trace all mappings of BOs reserved during a command submission.
2490 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2492 struct amdgpu_bo_va_mapping *mapping;
2494 if (!trace_amdgpu_vm_bo_cs_enabled())
2497 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2498 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2499 if (mapping->bo_va && mapping->bo_va->base.bo) {
2500 struct amdgpu_bo *bo;
2502 bo = mapping->bo_va->base.bo;
2503 if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
2508 trace_amdgpu_vm_bo_cs(mapping);
2513 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2515 * @adev: amdgpu_device pointer
2516 * @bo_va: requested bo_va
2518 * Remove @bo_va->bo from the requested vm.
2520 * Object have to be reserved!
2522 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2523 struct amdgpu_bo_va *bo_va)
2525 struct amdgpu_bo_va_mapping *mapping, *next;
2526 struct amdgpu_bo *bo = bo_va->base.bo;
2527 struct amdgpu_vm *vm = bo_va->base.vm;
2528 struct amdgpu_vm_bo_base **base;
2531 if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2532 vm->bulk_moveable = false;
2534 for (base = &bo_va->base.bo->vm_bo; *base;
2535 base = &(*base)->next) {
2536 if (*base != &bo_va->base)
2539 *base = bo_va->base.next;
2544 spin_lock(&vm->invalidated_lock);
2545 list_del(&bo_va->base.vm_status);
2546 spin_unlock(&vm->invalidated_lock);
2548 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2549 list_del(&mapping->list);
2550 amdgpu_vm_it_remove(mapping, &vm->va);
2551 mapping->bo_va = NULL;
2552 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2553 list_add(&mapping->list, &vm->freed);
2555 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2556 list_del(&mapping->list);
2557 amdgpu_vm_it_remove(mapping, &vm->va);
2558 amdgpu_vm_free_mapping(adev, vm, mapping,
2559 bo_va->last_pt_update);
2562 dma_fence_put(bo_va->last_pt_update);
2564 if (bo && bo_va->is_xgmi)
2565 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
2571 * amdgpu_vm_evictable - check if we can evict a VM
2573 * @bo: A page table of the VM.
2575 * Check if it is possible to evict a VM.
2577 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
2579 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
2581 /* Page tables of a destroyed VM can go away immediately */
2582 if (!bo_base || !bo_base->vm)
2585 /* Don't evict VM page tables while they are busy */
2586 if (!dma_resv_test_signaled_rcu(bo->tbo.base.resv, true))
2589 /* Try to block ongoing updates */
2590 if (!amdgpu_vm_eviction_trylock(bo_base->vm))
2593 /* Don't evict VM page tables while they are updated */
2594 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
2595 amdgpu_vm_eviction_unlock(bo_base->vm);
2599 bo_base->vm->evicting = true;
2600 amdgpu_vm_eviction_unlock(bo_base->vm);
2605 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2607 * @adev: amdgpu_device pointer
2608 * @bo: amdgpu buffer object
2609 * @evicted: is the BO evicted
2611 * Mark @bo as invalid.
2613 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2614 struct amdgpu_bo *bo, bool evicted)
2616 struct amdgpu_vm_bo_base *bo_base;
2618 /* shadow bo doesn't have bo base, its validation needs its parent */
2619 if (bo->parent && bo->parent->shadow == bo)
2622 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2623 struct amdgpu_vm *vm = bo_base->vm;
2625 if (evicted && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
2626 amdgpu_vm_bo_evicted(bo_base);
2632 bo_base->moved = true;
2634 if (bo->tbo.type == ttm_bo_type_kernel)
2635 amdgpu_vm_bo_relocated(bo_base);
2636 else if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2637 amdgpu_vm_bo_moved(bo_base);
2639 amdgpu_vm_bo_invalidated(bo_base);
2644 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2649 * VM page table as power of two
2651 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2653 /* Total bits covered by PD + PTs */
2654 unsigned bits = ilog2(vm_size) + 18;
2656 /* Make sure the PD is 4K in size up to 8GB address space.
2657 Above that split equal between PD and PTs */
2661 return ((bits + 3) / 2);
2665 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2667 * @adev: amdgpu_device pointer
2668 * @min_vm_size: the minimum vm size in GB if it's set auto
2669 * @fragment_size_default: Default PTE fragment size
2670 * @max_level: max VMPT level
2671 * @max_bits: max address space size in bits
2674 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2675 uint32_t fragment_size_default, unsigned max_level,
2678 unsigned int max_size = 1 << (max_bits - 30);
2679 unsigned int vm_size;
2682 /* adjust vm size first */
2683 if (amdgpu_vm_size != -1) {
2684 vm_size = amdgpu_vm_size;
2685 if (vm_size > max_size) {
2686 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2687 amdgpu_vm_size, max_size);
2692 unsigned int phys_ram_gb;
2694 /* Optimal VM size depends on the amount of physical
2695 * RAM available. Underlying requirements and
2698 * - Need to map system memory and VRAM from all GPUs
2699 * - VRAM from other GPUs not known here
2700 * - Assume VRAM <= system memory
2701 * - On GFX8 and older, VM space can be segmented for
2703 * - Need to allow room for fragmentation, guard pages etc.
2705 * This adds up to a rough guess of system memory x3.
2706 * Round up to power of two to maximize the available
2707 * VM size with the given page table size.
2710 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2711 (1 << 30) - 1) >> 30;
2712 vm_size = roundup_pow_of_two(
2713 min(max(phys_ram_gb * 3, min_vm_size), max_size));
2716 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2718 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2719 if (amdgpu_vm_block_size != -1)
2720 tmp >>= amdgpu_vm_block_size - 9;
2721 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2722 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2723 switch (adev->vm_manager.num_level) {
2725 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2728 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2731 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2734 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2736 /* block size depends on vm size and hw setup*/
2737 if (amdgpu_vm_block_size != -1)
2738 adev->vm_manager.block_size =
2739 min((unsigned)amdgpu_vm_block_size, max_bits
2740 - AMDGPU_GPU_PAGE_SHIFT
2741 - 9 * adev->vm_manager.num_level);
2742 else if (adev->vm_manager.num_level > 1)
2743 adev->vm_manager.block_size = 9;
2745 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2747 if (amdgpu_vm_fragment_size == -1)
2748 adev->vm_manager.fragment_size = fragment_size_default;
2750 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2752 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2753 vm_size, adev->vm_manager.num_level + 1,
2754 adev->vm_manager.block_size,
2755 adev->vm_manager.fragment_size);
2759 * amdgpu_vm_wait_idle - wait for the VM to become idle
2761 * @vm: VM object to wait for
2762 * @timeout: timeout to wait for VM to become idle
2764 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2766 timeout = dma_resv_wait_timeout_rcu(vm->root.base.bo->tbo.base.resv,
2767 true, true, timeout);
2771 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2775 * amdgpu_vm_init - initialize a vm instance
2777 * @adev: amdgpu_device pointer
2779 * @vm_context: Indicates if it GFX or Compute context
2780 * @pasid: Process address space identifier
2785 * 0 for success, error for failure.
2787 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2788 int vm_context, unsigned int pasid)
2790 struct amdgpu_bo_param bp;
2791 struct amdgpu_bo *root;
2794 vm->va = RB_ROOT_CACHED;
2795 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2796 vm->reserved_vmid[i] = NULL;
2797 INIT_LIST_HEAD(&vm->evicted);
2798 INIT_LIST_HEAD(&vm->relocated);
2799 INIT_LIST_HEAD(&vm->moved);
2800 INIT_LIST_HEAD(&vm->idle);
2801 INIT_LIST_HEAD(&vm->invalidated);
2802 spin_lock_init(&vm->invalidated_lock);
2803 INIT_LIST_HEAD(&vm->freed);
2806 /* create scheduler entities for page table updates */
2807 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
2808 adev->vm_manager.vm_pte_scheds,
2809 adev->vm_manager.vm_pte_num_scheds, NULL);
2813 r = drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
2814 adev->vm_manager.vm_pte_scheds,
2815 adev->vm_manager.vm_pte_num_scheds, NULL);
2817 goto error_free_immediate;
2819 vm->pte_support_ats = false;
2820 vm->is_compute_context = false;
2822 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2823 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2824 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2826 if (adev->asic_type == CHIP_RAVEN)
2827 vm->pte_support_ats = true;
2829 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2830 AMDGPU_VM_USE_CPU_FOR_GFX);
2832 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2833 vm->use_cpu_for_update ? "CPU" : "SDMA");
2834 WARN_ONCE((vm->use_cpu_for_update &&
2835 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2836 "CPU update of VM recommended only for large BAR system\n");
2838 if (vm->use_cpu_for_update)
2839 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2841 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2842 vm->last_update = NULL;
2843 vm->last_unlocked = dma_fence_get_stub();
2845 mutex_init(&vm->eviction_lock);
2846 vm->evicting = false;
2848 amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, false, &bp);
2849 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
2850 bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2851 r = amdgpu_bo_create(adev, &bp, &root);
2853 goto error_free_delayed;
2855 r = amdgpu_bo_reserve(root, true);
2857 goto error_free_root;
2859 r = dma_resv_reserve_shared(root->tbo.base.resv, 1);
2861 goto error_unreserve;
2863 amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2865 r = amdgpu_vm_clear_bo(adev, vm, root, false);
2867 goto error_unreserve;
2869 amdgpu_bo_unreserve(vm->root.base.bo);
2872 unsigned long flags;
2874 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2875 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2877 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2879 goto error_free_root;
2884 INIT_KFIFO(vm->faults);
2889 amdgpu_bo_unreserve(vm->root.base.bo);
2892 amdgpu_bo_unref(&vm->root.base.bo->shadow);
2893 amdgpu_bo_unref(&vm->root.base.bo);
2894 vm->root.base.bo = NULL;
2897 dma_fence_put(vm->last_unlocked);
2898 drm_sched_entity_destroy(&vm->delayed);
2900 error_free_immediate:
2901 drm_sched_entity_destroy(&vm->immediate);
2907 * amdgpu_vm_check_clean_reserved - check if a VM is clean
2909 * @adev: amdgpu_device pointer
2910 * @vm: the VM to check
2912 * check all entries of the root PD, if any subsequent PDs are allocated,
2913 * it means there are page table creating and filling, and is no a clean
2917 * 0 if this VM is clean
2919 static int amdgpu_vm_check_clean_reserved(struct amdgpu_device *adev,
2920 struct amdgpu_vm *vm)
2922 enum amdgpu_vm_level root = adev->vm_manager.root_level;
2923 unsigned int entries = amdgpu_vm_num_entries(adev, root);
2926 if (!(vm->root.entries))
2929 for (i = 0; i < entries; i++) {
2930 if (vm->root.entries[i].base.bo)
2938 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2940 * @adev: amdgpu_device pointer
2942 * @pasid: pasid to use
2944 * This only works on GFX VMs that don't have any BOs added and no
2945 * page tables allocated yet.
2947 * Changes the following VM parameters:
2948 * - use_cpu_for_update
2949 * - pte_supports_ats
2950 * - pasid (old PASID is released, because compute manages its own PASIDs)
2952 * Reinitializes the page directory to reflect the changed ATS
2956 * 0 for success, -errno for errors.
2958 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2961 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2964 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2969 r = amdgpu_vm_check_clean_reserved(adev, vm);
2974 unsigned long flags;
2976 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2977 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2979 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2986 /* Check if PD needs to be reinitialized and do it before
2987 * changing any other state, in case it fails.
2989 if (pte_support_ats != vm->pte_support_ats) {
2990 vm->pte_support_ats = pte_support_ats;
2991 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo, false);
2996 /* Update VM state */
2997 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2998 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2999 DRM_DEBUG_DRIVER("VM update mode is %s\n",
3000 vm->use_cpu_for_update ? "CPU" : "SDMA");
3001 WARN_ONCE((vm->use_cpu_for_update &&
3002 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3003 "CPU update of VM recommended only for large BAR system\n");
3005 if (vm->use_cpu_for_update) {
3006 /* Sync with last SDMA update/clear before switching to CPU */
3007 r = amdgpu_bo_sync_wait(vm->root.base.bo,
3008 AMDGPU_FENCE_OWNER_UNDEFINED, true);
3012 vm->update_funcs = &amdgpu_vm_cpu_funcs;
3014 vm->update_funcs = &amdgpu_vm_sdma_funcs;
3016 dma_fence_put(vm->last_update);
3017 vm->last_update = NULL;
3018 vm->is_compute_context = true;
3021 unsigned long flags;
3023 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3024 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3025 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3027 /* Free the original amdgpu allocated pasid
3028 * Will be replaced with kfd allocated pasid
3030 amdgpu_pasid_free(vm->pasid);
3034 /* Free the shadow bo for compute VM */
3035 amdgpu_bo_unref(&vm->root.base.bo->shadow);
3044 unsigned long flags;
3046 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3047 idr_remove(&adev->vm_manager.pasid_idr, pasid);
3048 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3051 amdgpu_bo_unreserve(vm->root.base.bo);
3056 * amdgpu_vm_release_compute - release a compute vm
3057 * @adev: amdgpu_device pointer
3058 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
3060 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
3061 * pasid from vm. Compute should stop use of vm after this call.
3063 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3066 unsigned long flags;
3068 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3069 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3070 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3073 vm->is_compute_context = false;
3077 * amdgpu_vm_fini - tear down a vm instance
3079 * @adev: amdgpu_device pointer
3083 * Unbind the VM and remove all bos from the vm bo list
3085 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3087 struct amdgpu_bo_va_mapping *mapping, *tmp;
3088 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3089 struct amdgpu_bo *root;
3092 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
3094 root = amdgpu_bo_ref(vm->root.base.bo);
3095 amdgpu_bo_reserve(root, true);
3097 unsigned long flags;
3099 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3100 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3101 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3105 dma_fence_wait(vm->last_unlocked, false);
3106 dma_fence_put(vm->last_unlocked);
3108 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3109 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3110 amdgpu_vm_prt_fini(adev, vm);
3111 prt_fini_needed = false;
3114 list_del(&mapping->list);
3115 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
3118 amdgpu_vm_free_pts(adev, vm, NULL);
3119 amdgpu_bo_unreserve(root);
3120 amdgpu_bo_unref(&root);
3121 WARN_ON(vm->root.base.bo);
3123 drm_sched_entity_destroy(&vm->immediate);
3124 drm_sched_entity_destroy(&vm->delayed);
3126 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
3127 dev_err(adev->dev, "still active bo inside vm\n");
3129 rbtree_postorder_for_each_entry_safe(mapping, tmp,
3130 &vm->va.rb_root, rb) {
3131 /* Don't remove the mapping here, we don't want to trigger a
3132 * rebalance and the tree is about to be destroyed anyway.
3134 list_del(&mapping->list);
3138 dma_fence_put(vm->last_update);
3139 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3140 amdgpu_vmid_free_reserved(adev, vm, i);
3144 * amdgpu_vm_manager_init - init the VM manager
3146 * @adev: amdgpu_device pointer
3148 * Initialize the VM manager structures
3150 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
3154 amdgpu_vmid_mgr_init(adev);
3156 adev->vm_manager.fence_context =
3157 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3158 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
3159 adev->vm_manager.seqno[i] = 0;
3161 spin_lock_init(&adev->vm_manager.prt_lock);
3162 atomic_set(&adev->vm_manager.num_prt_users, 0);
3164 /* If not overridden by the user, by default, only in large BAR systems
3165 * Compute VM tables will be updated by CPU
3167 #ifdef CONFIG_X86_64
3168 if (amdgpu_vm_update_mode == -1) {
3169 if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3170 adev->vm_manager.vm_update_mode =
3171 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
3173 adev->vm_manager.vm_update_mode = 0;
3175 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
3177 adev->vm_manager.vm_update_mode = 0;
3180 idr_init(&adev->vm_manager.pasid_idr);
3181 spin_lock_init(&adev->vm_manager.pasid_lock);
3185 * amdgpu_vm_manager_fini - cleanup VM manager
3187 * @adev: amdgpu_device pointer
3189 * Cleanup the VM manager and free resources.
3191 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
3193 WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
3194 idr_destroy(&adev->vm_manager.pasid_idr);
3196 amdgpu_vmid_mgr_fini(adev);
3200 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
3202 * @dev: drm device pointer
3203 * @data: drm_amdgpu_vm
3204 * @filp: drm file pointer
3207 * 0 for success, -errno for errors.
3209 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
3211 union drm_amdgpu_vm *args = data;
3212 struct amdgpu_device *adev = dev->dev_private;
3213 struct amdgpu_fpriv *fpriv = filp->driver_priv;
3214 long timeout = msecs_to_jiffies(2000);
3217 switch (args->in.op) {
3218 case AMDGPU_VM_OP_RESERVE_VMID:
3219 /* We only have requirement to reserve vmid from gfxhub */
3220 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm,
3225 case AMDGPU_VM_OP_UNRESERVE_VMID:
3226 if (amdgpu_sriov_runtime(adev))
3227 timeout = 8 * timeout;
3229 /* Wait vm idle to make sure the vmid set in SPM_VMID is
3230 * not referenced anymore.
3232 r = amdgpu_bo_reserve(fpriv->vm.root.base.bo, true);
3236 r = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
3240 amdgpu_bo_unreserve(fpriv->vm.root.base.bo);
3241 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB_0);
3251 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
3253 * @adev: drm device pointer
3254 * @pasid: PASID identifier for VM
3255 * @task_info: task_info to fill.
3257 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
3258 struct amdgpu_task_info *task_info)
3260 struct amdgpu_vm *vm;
3261 unsigned long flags;
3263 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3265 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3267 *task_info = vm->task_info;
3269 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3273 * amdgpu_vm_set_task_info - Sets VMs task info.
3275 * @vm: vm for which to set the info
3277 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
3279 if (vm->task_info.pid)
3282 vm->task_info.pid = current->pid;
3283 get_task_comm(vm->task_info.task_name, current);
3285 if (current->group_leader->mm != current->mm)
3288 vm->task_info.tgid = current->group_leader->pid;
3289 get_task_comm(vm->task_info.process_name, current->group_leader);
3293 * amdgpu_vm_handle_fault - graceful handling of VM faults.
3294 * @adev: amdgpu device pointer
3295 * @pasid: PASID of the VM
3296 * @addr: Address of the fault
3298 * Try to gracefully handle a VM fault. Return true if the fault was handled and
3299 * shouldn't be reported any more.
3301 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, unsigned int pasid,
3304 struct amdgpu_bo *root;
3305 uint64_t value, flags;
3306 struct amdgpu_vm *vm;
3309 spin_lock(&adev->vm_manager.pasid_lock);
3310 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3312 root = amdgpu_bo_ref(vm->root.base.bo);
3315 spin_unlock(&adev->vm_manager.pasid_lock);
3320 r = amdgpu_bo_reserve(root, true);
3324 /* Double check that the VM still exists */
3325 spin_lock(&adev->vm_manager.pasid_lock);
3326 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3327 if (vm && vm->root.base.bo != root)
3329 spin_unlock(&adev->vm_manager.pasid_lock);
3333 addr /= AMDGPU_GPU_PAGE_SIZE;
3334 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
3337 if (vm->is_compute_context) {
3338 /* Intentionally setting invalid PTE flag
3339 * combination to force a no-retry-fault
3341 flags = AMDGPU_PTE_EXECUTABLE | AMDGPU_PDE_PTE |
3345 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
3346 /* Redirect the access to the dummy page */
3347 value = adev->dummy_page_addr;
3348 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
3349 AMDGPU_PTE_WRITEABLE;
3352 /* Let the hw retry silently on the PTE */
3356 r = amdgpu_vm_bo_update_mapping(adev, vm, true, false, NULL, addr,
3357 addr + 1, flags, value, NULL, NULL);
3361 r = amdgpu_vm_update_pdes(adev, vm, true);
3364 amdgpu_bo_unreserve(root);
3366 DRM_ERROR("Can't handle page fault (%ld)\n", r);
3369 amdgpu_bo_unref(&root);