1 // SPDX-License-Identifier: GPL-2.0
3 * R8A77970 processor support - PFC hardware block.
5 * Copyright (C) 2016 Renesas Electronics Corp.
8 * This file is based on the drivers/pinctrl/renesas/pfc-r8a7795.c
10 * R-Car Gen3 processor support - PFC hardware block.
12 * Copyright (C) 2015 Renesas Electronics Corporation
15 #include <linux/errno.h>
17 #include <linux/kernel.h>
21 #define CPU_ALL_GP(fn, sfx) \
22 PORT_GP_CFG_22(0, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
23 PORT_GP_CFG_28(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
24 PORT_GP_CFG_17(2, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
25 PORT_GP_CFG_17(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
26 PORT_GP_CFG_6(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
27 PORT_GP_CFG_15(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN)
29 #define CPU_ALL_NOGP(fn) \
30 PIN_NOGP_CFG(DU_DOTCLKIN, "DU_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
31 PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
32 PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
33 PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
34 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
35 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
36 PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
37 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
40 * F_() : just information
41 * FM() : macro for FN_xxx / xxx_MARK
45 #define GPSR0_21 F_(DU_EXODDF_DU_ODDF_DISP_CDE, IP2_23_20)
46 #define GPSR0_20 F_(DU_EXVSYNC_DU_VSYNC, IP2_19_16)
47 #define GPSR0_19 F_(DU_EXHSYNC_DU_HSYNC, IP2_15_12)
48 #define GPSR0_18 F_(DU_DOTCLKOUT, IP2_11_8)
49 #define GPSR0_17 F_(DU_DB7, IP2_7_4)
50 #define GPSR0_16 F_(DU_DB6, IP2_3_0)
51 #define GPSR0_15 F_(DU_DB5, IP1_31_28)
52 #define GPSR0_14 F_(DU_DB4, IP1_27_24)
53 #define GPSR0_13 F_(DU_DB3, IP1_23_20)
54 #define GPSR0_12 F_(DU_DB2, IP1_19_16)
55 #define GPSR0_11 F_(DU_DG7, IP1_15_12)
56 #define GPSR0_10 F_(DU_DG6, IP1_11_8)
57 #define GPSR0_9 F_(DU_DG5, IP1_7_4)
58 #define GPSR0_8 F_(DU_DG4, IP1_3_0)
59 #define GPSR0_7 F_(DU_DG3, IP0_31_28)
60 #define GPSR0_6 F_(DU_DG2, IP0_27_24)
61 #define GPSR0_5 F_(DU_DR7, IP0_23_20)
62 #define GPSR0_4 F_(DU_DR6, IP0_19_16)
63 #define GPSR0_3 F_(DU_DR5, IP0_15_12)
64 #define GPSR0_2 F_(DU_DR4, IP0_11_8)
65 #define GPSR0_1 F_(DU_DR3, IP0_7_4)
66 #define GPSR0_0 F_(DU_DR2, IP0_3_0)
69 #define GPSR1_27 F_(DIGRF_CLKOUT, IP8_27_24)
70 #define GPSR1_26 F_(DIGRF_CLKIN, IP8_23_20)
71 #define GPSR1_25 F_(CANFD_CLK_A, IP8_19_16)
72 #define GPSR1_24 F_(CANFD1_RX, IP8_15_12)
73 #define GPSR1_23 F_(CANFD1_TX, IP8_11_8)
74 #define GPSR1_22 F_(CANFD0_RX_A, IP8_7_4)
75 #define GPSR1_21 F_(CANFD0_TX_A, IP8_3_0)
76 #define GPSR1_20 F_(AVB0_AVTP_CAPTURE, IP7_31_28)
77 #define GPSR1_19 FM(AVB0_AVTP_MATCH)
78 #define GPSR1_18 FM(AVB0_LINK)
79 #define GPSR1_17 FM(AVB0_PHY_INT)
80 #define GPSR1_16 FM(AVB0_MAGIC)
81 #define GPSR1_15 FM(AVB0_MDC)
82 #define GPSR1_14 FM(AVB0_MDIO)
83 #define GPSR1_13 FM(AVB0_TXCREFCLK)
84 #define GPSR1_12 FM(AVB0_TD3)
85 #define GPSR1_11 FM(AVB0_TD2)
86 #define GPSR1_10 FM(AVB0_TD1)
87 #define GPSR1_9 FM(AVB0_TD0)
88 #define GPSR1_8 FM(AVB0_TXC)
89 #define GPSR1_7 FM(AVB0_TX_CTL)
90 #define GPSR1_6 FM(AVB0_RD3)
91 #define GPSR1_5 FM(AVB0_RD2)
92 #define GPSR1_4 FM(AVB0_RD1)
93 #define GPSR1_3 FM(AVB0_RD0)
94 #define GPSR1_2 FM(AVB0_RXC)
95 #define GPSR1_1 FM(AVB0_RX_CTL)
96 #define GPSR1_0 F_(IRQ0, IP2_27_24)
99 #define GPSR2_16 F_(VI0_FIELD, IP4_31_28)
100 #define GPSR2_15 F_(VI0_DATA11, IP4_27_24)
101 #define GPSR2_14 F_(VI0_DATA10, IP4_23_20)
102 #define GPSR2_13 F_(VI0_DATA9, IP4_19_16)
103 #define GPSR2_12 F_(VI0_DATA8, IP4_15_12)
104 #define GPSR2_11 F_(VI0_DATA7, IP4_11_8)
105 #define GPSR2_10 F_(VI0_DATA6, IP4_7_4)
106 #define GPSR2_9 F_(VI0_DATA5, IP4_3_0)
107 #define GPSR2_8 F_(VI0_DATA4, IP3_31_28)
108 #define GPSR2_7 F_(VI0_DATA3, IP3_27_24)
109 #define GPSR2_6 F_(VI0_DATA2, IP3_23_20)
110 #define GPSR2_5 F_(VI0_DATA1, IP3_19_16)
111 #define GPSR2_4 F_(VI0_DATA0, IP3_15_12)
112 #define GPSR2_3 F_(VI0_VSYNC_N, IP3_11_8)
113 #define GPSR2_2 F_(VI0_HSYNC_N, IP3_7_4)
114 #define GPSR2_1 F_(VI0_CLKENB, IP3_3_0)
115 #define GPSR2_0 F_(VI0_CLK, IP2_31_28)
118 #define GPSR3_16 F_(VI1_FIELD, IP7_3_0)
119 #define GPSR3_15 F_(VI1_DATA11, IP6_31_28)
120 #define GPSR3_14 F_(VI1_DATA10, IP6_27_24)
121 #define GPSR3_13 F_(VI1_DATA9, IP6_23_20)
122 #define GPSR3_12 F_(VI1_DATA8, IP6_19_16)
123 #define GPSR3_11 F_(VI1_DATA7, IP6_15_12)
124 #define GPSR3_10 F_(VI1_DATA6, IP6_11_8)
125 #define GPSR3_9 F_(VI1_DATA5, IP6_7_4)
126 #define GPSR3_8 F_(VI1_DATA4, IP6_3_0)
127 #define GPSR3_7 F_(VI1_DATA3, IP5_31_28)
128 #define GPSR3_6 F_(VI1_DATA2, IP5_27_24)
129 #define GPSR3_5 F_(VI1_DATA1, IP5_23_20)
130 #define GPSR3_4 F_(VI1_DATA0, IP5_19_16)
131 #define GPSR3_3 F_(VI1_VSYNC_N, IP5_15_12)
132 #define GPSR3_2 F_(VI1_HSYNC_N, IP5_11_8)
133 #define GPSR3_1 F_(VI1_CLKENB, IP5_7_4)
134 #define GPSR3_0 F_(VI1_CLK, IP5_3_0)
137 #define GPSR4_5 F_(SDA2, IP7_27_24)
138 #define GPSR4_4 F_(SCL2, IP7_23_20)
139 #define GPSR4_3 F_(SDA1, IP7_19_16)
140 #define GPSR4_2 F_(SCL1, IP7_15_12)
141 #define GPSR4_1 F_(SDA0, IP7_11_8)
142 #define GPSR4_0 F_(SCL0, IP7_7_4)
145 #define GPSR5_14 FM(RPC_INT_N)
146 #define GPSR5_13 FM(RPC_WP_N)
147 #define GPSR5_12 FM(RPC_RESET_N)
148 #define GPSR5_11 FM(QSPI1_SSL)
149 #define GPSR5_10 FM(QSPI1_IO3)
150 #define GPSR5_9 FM(QSPI1_IO2)
151 #define GPSR5_8 FM(QSPI1_MISO_IO1)
152 #define GPSR5_7 FM(QSPI1_MOSI_IO0)
153 #define GPSR5_6 FM(QSPI1_SPCLK)
154 #define GPSR5_5 FM(QSPI0_SSL)
155 #define GPSR5_4 FM(QSPI0_IO3)
156 #define GPSR5_3 FM(QSPI0_IO2)
157 #define GPSR5_2 FM(QSPI0_MISO_IO1)
158 #define GPSR5_1 FM(QSPI0_MOSI_IO0)
159 #define GPSR5_0 FM(QSPI0_SPCLK)
162 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
163 #define IP0_3_0 FM(DU_DR2) FM(HSCK0) F_(0, 0) FM(A0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
164 #define IP0_7_4 FM(DU_DR3) FM(HRTS0_N) F_(0, 0) FM(A1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
165 #define IP0_11_8 FM(DU_DR4) FM(HCTS0_N) F_(0, 0) FM(A2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
166 #define IP0_15_12 FM(DU_DR5) FM(HTX0) F_(0, 0) FM(A3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
167 #define IP0_19_16 FM(DU_DR6) FM(MSIOF3_RXD) F_(0, 0) FM(A4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
168 #define IP0_23_20 FM(DU_DR7) FM(MSIOF3_TXD) F_(0, 0) FM(A5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
169 #define IP0_27_24 FM(DU_DG2) FM(MSIOF3_SS1) F_(0, 0) FM(A6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
170 #define IP0_31_28 FM(DU_DG3) FM(MSIOF3_SS2) F_(0, 0) FM(A7) FM(PWMFSW0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
171 #define IP1_3_0 FM(DU_DG4) F_(0, 0) F_(0, 0) FM(A8) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
172 #define IP1_7_4 FM(DU_DG5) F_(0, 0) F_(0, 0) FM(A9) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
173 #define IP1_11_8 FM(DU_DG6) F_(0, 0) F_(0, 0) FM(A10) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
174 #define IP1_15_12 FM(DU_DG7) F_(0, 0) F_(0, 0) FM(A11) FM(IRQ1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
175 #define IP1_19_16 FM(DU_DB2) F_(0, 0) F_(0, 0) FM(A12) FM(IRQ2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
176 #define IP1_23_20 FM(DU_DB3) F_(0, 0) F_(0, 0) FM(A13) FM(FXR_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
177 #define IP1_27_24 FM(DU_DB4) F_(0, 0) F_(0, 0) FM(A14) FM(FXR_CLKOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
178 #define IP1_31_28 FM(DU_DB5) F_(0, 0) F_(0, 0) FM(A15) FM(FXR_TXENA_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
179 #define IP2_3_0 FM(DU_DB6) F_(0, 0) F_(0, 0) FM(A16) FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
180 #define IP2_7_4 FM(DU_DB7) F_(0, 0) F_(0, 0) FM(A17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
181 #define IP2_11_8 FM(DU_DOTCLKOUT) FM(SCIF_CLK_A) F_(0, 0) FM(A18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
182 #define IP2_15_12 FM(DU_EXHSYNC_DU_HSYNC) FM(HRX0) F_(0, 0) FM(A19) FM(IRQ3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
183 #define IP2_19_16 FM(DU_EXVSYNC_DU_VSYNC) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
184 #define IP2_23_20 FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
185 #define IP2_27_24 FM(IRQ0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
186 #define IP2_31_28 FM(VI0_CLK) FM(MSIOF2_SCK) FM(SCK3) F_(0, 0) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
187 #define IP3_3_0 FM(VI0_CLKENB) FM(MSIOF2_RXD) FM(RX3) FM(RD_WR_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
188 #define IP3_7_4 FM(VI0_HSYNC_N) FM(MSIOF2_TXD) FM(TX3) F_(0, 0) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
189 #define IP3_11_8 FM(VI0_VSYNC_N) FM(MSIOF2_SYNC) FM(CTS3_N) F_(0, 0) FM(HTX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
190 #define IP3_15_12 FM(VI0_DATA0) FM(MSIOF2_SS1) FM(RTS3_N) F_(0, 0) FM(HRX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
191 #define IP3_19_16 FM(VI0_DATA1) FM(MSIOF2_SS2) FM(SCK1) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
192 #define IP3_23_20 FM(VI0_DATA2) FM(AVB0_AVTP_PPS) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
193 #define IP3_27_24 FM(VI0_DATA3) FM(HSCK1) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
194 #define IP3_31_28 FM(VI0_DATA4) FM(HRTS1_N) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
195 #define IP4_3_0 FM(VI0_DATA5) FM(HCTS1_N) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
196 #define IP4_7_4 FM(VI0_DATA6) FM(HTX1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
197 #define IP4_11_8 FM(VI0_DATA7) FM(HRX1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
198 #define IP4_15_12 FM(VI0_DATA8) FM(HSCK2) FM(PWM0_A) FM(A22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
199 #define IP4_19_16 FM(VI0_DATA9) FM(HCTS2_N) FM(PWM1_A) FM(A23) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
200 #define IP4_23_20 FM(VI0_DATA10) FM(HRTS2_N) FM(PWM2_A) FM(A24) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
201 #define IP4_27_24 FM(VI0_DATA11) FM(HTX2) FM(PWM3_A) FM(A25) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202 #define IP4_31_28 FM(VI0_FIELD) FM(HRX2) FM(PWM4_A) FM(CS1_N) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
203 #define IP5_3_0 FM(VI1_CLK) FM(MSIOF1_RXD) F_(0, 0) FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204 #define IP5_7_4 FM(VI1_CLKENB) FM(MSIOF1_TXD) F_(0, 0) FM(D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205 #define IP5_11_8 FM(VI1_HSYNC_N) FM(MSIOF1_SCK) F_(0, 0) FM(D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206 #define IP5_15_12 FM(VI1_VSYNC_N) FM(MSIOF1_SYNC) F_(0, 0) FM(D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207 #define IP5_19_16 FM(VI1_DATA0) FM(MSIOF1_SS1) F_(0, 0) FM(D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208 #define IP5_23_20 FM(VI1_DATA1) FM(MSIOF1_SS2) F_(0, 0) FM(D4) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209 #define IP5_27_24 FM(VI1_DATA2) FM(CANFD0_TX_B) F_(0, 0) FM(D5) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210 #define IP5_31_28 FM(VI1_DATA3) FM(CANFD0_RX_B) F_(0, 0) FM(D6) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211 #define IP6_3_0 FM(VI1_DATA4) FM(CANFD_CLK_B) F_(0, 0) FM(D7) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212 #define IP6_7_4 FM(VI1_DATA5) F_(0, 0) FM(SCK4) FM(D8) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213 #define IP6_11_8 FM(VI1_DATA6) F_(0, 0) FM(RX4) FM(D9) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214 #define IP6_15_12 FM(VI1_DATA7) F_(0, 0) FM(TX4) FM(D10) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215 #define IP6_19_16 FM(VI1_DATA8) F_(0, 0) FM(CTS4_N) FM(D11) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216 #define IP6_23_20 FM(VI1_DATA9) F_(0, 0) FM(RTS4_N) FM(D12) FM(MMC_D6) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217 #define IP6_27_24 FM(VI1_DATA10) F_(0, 0) F_(0, 0) FM(D13) FM(MMC_D7) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218 #define IP6_31_28 FM(VI1_DATA11) FM(SCL4) FM(IRQ4) FM(D14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219 #define IP7_3_0 FM(VI1_FIELD) FM(SDA4) FM(IRQ5) FM(D15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220 #define IP7_7_4 FM(SCL0) FM(DU_DR0) FM(TPU0TO0) FM(CLKOUT) F_(0, 0) FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221 #define IP7_11_8 FM(SDA0) FM(DU_DR1) FM(TPU0TO1) FM(BS_N) FM(SCK0) FM(MSIOF0_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222 #define IP7_15_12 FM(SCL1) FM(DU_DG0) FM(TPU0TO2) FM(RD_N) FM(CTS0_N) FM(MSIOF0_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223 #define IP7_19_16 FM(SDA1) FM(DU_DG1) FM(TPU0TO3) FM(WE0_N) FM(RTS0_N) FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224 #define IP7_23_20 FM(SCL2) FM(DU_DB0) FM(TCLK1_A) FM(WE1_N) FM(RX0) FM(MSIOF0_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225 #define IP7_27_24 FM(SDA2) FM(DU_DB1) FM(TCLK2_A) FM(EX_WAIT0) FM(TX0) FM(MSIOF0_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226 #define IP7_31_28 FM(AVB0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSCLKST2_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227 #define IP8_3_0 FM(CANFD0_TX_A) FM(FXR_TXDA) FM(PWM0_B) FM(DU_DISP) FM(FSCLKST2_N_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228 #define IP8_7_4 FM(CANFD0_RX_A) FM(RXDA_EXTFXR) FM(PWM1_B) FM(DU_CDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229 #define IP8_11_8 FM(CANFD1_TX) FM(FXR_TXDB) FM(PWM2_B) FM(TCLK1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230 #define IP8_15_12 FM(CANFD1_RX) FM(RXDB_EXTFXR) FM(PWM3_B) FM(TCLK2_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231 #define IP8_19_16 FM(CANFD_CLK_A) FM(CLK_EXTFXR) FM(PWM4_B) FM(SPEEDIN_B) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232 #define IP8_23_20 FM(DIGRF_CLKIN) FM(DIGRF_CLKEN_IN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233 #define IP8_27_24 FM(DIGRF_CLKOUT) FM(DIGRF_CLKEN_OUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234 #define IP8_31_28 F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236 #define PINMUX_GPSR \
249 GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 \
250 GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 \
251 GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 \
252 GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 \
253 GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 \
254 GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 \
255 GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR5_10 \
256 GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR5_9 \
257 GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR5_8 \
258 GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR5_7 \
259 GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR5_6 \
260 GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 \
261 GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 \
262 GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 \
263 GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 \
264 GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 \
265 GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0
267 #define PINMUX_IPSR \
269 FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
270 FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
271 FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
272 FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
273 FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
274 FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
275 FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
276 FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
278 FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
279 FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
280 FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
281 FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
282 FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
283 FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
284 FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
285 FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
287 FM(IP8_3_0) IP8_3_0 \
288 FM(IP8_7_4) IP8_7_4 \
289 FM(IP8_11_8) IP8_11_8 \
290 FM(IP8_15_12) IP8_15_12 \
291 FM(IP8_19_16) IP8_19_16 \
292 FM(IP8_23_20) IP8_23_20 \
293 FM(IP8_27_24) IP8_27_24 \
294 FM(IP8_31_28) IP8_31_28
296 /* MOD_SEL0 */ /* 0 */ /* 1 */
297 #define MOD_SEL0_11 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
298 #define MOD_SEL0_10 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
299 #define MOD_SEL0_9 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
300 #define MOD_SEL0_8 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
301 #define MOD_SEL0_7 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
302 #define MOD_SEL0_6 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
303 #define MOD_SEL0_5 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
304 #define MOD_SEL0_4 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
305 #define MOD_SEL0_3 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
306 #define MOD_SEL0_2 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
307 #define MOD_SEL0_1 FM(SEL_RSP_0) FM(SEL_RSP_1)
308 #define MOD_SEL0_0 FM(SEL_TMU_0) FM(SEL_TMU_1)
310 #define PINMUX_MOD_SELS \
333 #define FM(x) FN_##x,
334 PINMUX_FUNCTION_BEGIN,
344 #define FM(x) x##_MARK,
354 static const u16 pinmux_data[] = {
355 PINMUX_DATA_GP_ALL(),
357 PINMUX_SINGLE(AVB0_RX_CTL),
358 PINMUX_SINGLE(AVB0_RXC),
359 PINMUX_SINGLE(AVB0_RD0),
360 PINMUX_SINGLE(AVB0_RD1),
361 PINMUX_SINGLE(AVB0_RD2),
362 PINMUX_SINGLE(AVB0_RD3),
363 PINMUX_SINGLE(AVB0_TX_CTL),
364 PINMUX_SINGLE(AVB0_TXC),
365 PINMUX_SINGLE(AVB0_TD0),
366 PINMUX_SINGLE(AVB0_TD1),
367 PINMUX_SINGLE(AVB0_TD2),
368 PINMUX_SINGLE(AVB0_TD3),
369 PINMUX_SINGLE(AVB0_TXCREFCLK),
370 PINMUX_SINGLE(AVB0_MDIO),
371 PINMUX_SINGLE(AVB0_MDC),
372 PINMUX_SINGLE(AVB0_MAGIC),
373 PINMUX_SINGLE(AVB0_PHY_INT),
374 PINMUX_SINGLE(AVB0_LINK),
375 PINMUX_SINGLE(AVB0_AVTP_MATCH),
377 PINMUX_SINGLE(QSPI0_SPCLK),
378 PINMUX_SINGLE(QSPI0_MOSI_IO0),
379 PINMUX_SINGLE(QSPI0_MISO_IO1),
380 PINMUX_SINGLE(QSPI0_IO2),
381 PINMUX_SINGLE(QSPI0_IO3),
382 PINMUX_SINGLE(QSPI0_SSL),
383 PINMUX_SINGLE(QSPI1_SPCLK),
384 PINMUX_SINGLE(QSPI1_MOSI_IO0),
385 PINMUX_SINGLE(QSPI1_MISO_IO1),
386 PINMUX_SINGLE(QSPI1_IO2),
387 PINMUX_SINGLE(QSPI1_IO3),
388 PINMUX_SINGLE(QSPI1_SSL),
389 PINMUX_SINGLE(RPC_RESET_N),
390 PINMUX_SINGLE(RPC_WP_N),
391 PINMUX_SINGLE(RPC_INT_N),
394 PINMUX_IPSR_GPSR(IP0_3_0, DU_DR2),
395 PINMUX_IPSR_GPSR(IP0_3_0, HSCK0),
396 PINMUX_IPSR_GPSR(IP0_3_0, A0),
398 PINMUX_IPSR_GPSR(IP0_7_4, DU_DR3),
399 PINMUX_IPSR_GPSR(IP0_7_4, HRTS0_N),
400 PINMUX_IPSR_GPSR(IP0_7_4, A1),
402 PINMUX_IPSR_GPSR(IP0_11_8, DU_DR4),
403 PINMUX_IPSR_GPSR(IP0_11_8, HCTS0_N),
404 PINMUX_IPSR_GPSR(IP0_11_8, A2),
406 PINMUX_IPSR_GPSR(IP0_15_12, DU_DR5),
407 PINMUX_IPSR_GPSR(IP0_15_12, HTX0),
408 PINMUX_IPSR_GPSR(IP0_15_12, A3),
410 PINMUX_IPSR_GPSR(IP0_19_16, DU_DR6),
411 PINMUX_IPSR_GPSR(IP0_19_16, MSIOF3_RXD),
412 PINMUX_IPSR_GPSR(IP0_19_16, A4),
414 PINMUX_IPSR_GPSR(IP0_23_20, DU_DR7),
415 PINMUX_IPSR_GPSR(IP0_23_20, MSIOF3_TXD),
416 PINMUX_IPSR_GPSR(IP0_23_20, A5),
418 PINMUX_IPSR_GPSR(IP0_27_24, DU_DG2),
419 PINMUX_IPSR_GPSR(IP0_27_24, MSIOF3_SS1),
420 PINMUX_IPSR_GPSR(IP0_27_24, A6),
422 PINMUX_IPSR_GPSR(IP0_31_28, DU_DG3),
423 PINMUX_IPSR_GPSR(IP0_31_28, MSIOF3_SS2),
424 PINMUX_IPSR_GPSR(IP0_31_28, A7),
425 PINMUX_IPSR_GPSR(IP0_31_28, PWMFSW0),
428 PINMUX_IPSR_GPSR(IP1_3_0, DU_DG4),
429 PINMUX_IPSR_GPSR(IP1_3_0, A8),
430 PINMUX_IPSR_MSEL(IP1_3_0, FSO_CFE_0_N_A, SEL_RFSO_0),
432 PINMUX_IPSR_GPSR(IP1_7_4, DU_DG5),
433 PINMUX_IPSR_GPSR(IP1_7_4, A9),
434 PINMUX_IPSR_MSEL(IP1_7_4, FSO_CFE_1_N_A, SEL_RFSO_0),
436 PINMUX_IPSR_GPSR(IP1_11_8, DU_DG6),
437 PINMUX_IPSR_GPSR(IP1_11_8, A10),
438 PINMUX_IPSR_MSEL(IP1_11_8, FSO_TOE_N_A, SEL_RFSO_0),
440 PINMUX_IPSR_GPSR(IP1_15_12, DU_DG7),
441 PINMUX_IPSR_GPSR(IP1_15_12, A11),
442 PINMUX_IPSR_GPSR(IP1_15_12, IRQ1),
444 PINMUX_IPSR_GPSR(IP1_19_16, DU_DB2),
445 PINMUX_IPSR_GPSR(IP1_19_16, A12),
446 PINMUX_IPSR_GPSR(IP1_19_16, IRQ2),
448 PINMUX_IPSR_GPSR(IP1_23_20, DU_DB3),
449 PINMUX_IPSR_GPSR(IP1_23_20, A13),
450 PINMUX_IPSR_GPSR(IP1_23_20, FXR_CLKOUT1),
452 PINMUX_IPSR_GPSR(IP1_27_24, DU_DB4),
453 PINMUX_IPSR_GPSR(IP1_27_24, A14),
454 PINMUX_IPSR_GPSR(IP1_27_24, FXR_CLKOUT2),
456 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB5),
457 PINMUX_IPSR_GPSR(IP1_31_28, A15),
458 PINMUX_IPSR_GPSR(IP1_31_28, FXR_TXENA_N),
461 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB6),
462 PINMUX_IPSR_GPSR(IP2_3_0, A16),
463 PINMUX_IPSR_GPSR(IP2_3_0, FXR_TXENB_N),
465 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB7),
466 PINMUX_IPSR_GPSR(IP2_7_4, A17),
468 PINMUX_IPSR_GPSR(IP2_11_8, DU_DOTCLKOUT),
469 PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_A, SEL_HSCIF0_0),
470 PINMUX_IPSR_GPSR(IP2_11_8, A18),
472 PINMUX_IPSR_GPSR(IP2_15_12, DU_EXHSYNC_DU_HSYNC),
473 PINMUX_IPSR_GPSR(IP2_15_12, HRX0),
474 PINMUX_IPSR_GPSR(IP2_15_12, A19),
475 PINMUX_IPSR_GPSR(IP2_15_12, IRQ3),
477 PINMUX_IPSR_GPSR(IP2_19_16, DU_EXVSYNC_DU_VSYNC),
478 PINMUX_IPSR_GPSR(IP2_19_16, MSIOF3_SCK),
480 PINMUX_IPSR_GPSR(IP2_23_20, DU_EXODDF_DU_ODDF_DISP_CDE),
481 PINMUX_IPSR_GPSR(IP2_23_20, MSIOF3_SYNC),
483 PINMUX_IPSR_GPSR(IP2_27_24, IRQ0),
485 PINMUX_IPSR_GPSR(IP2_31_28, VI0_CLK),
486 PINMUX_IPSR_GPSR(IP2_31_28, MSIOF2_SCK),
487 PINMUX_IPSR_GPSR(IP2_31_28, SCK3),
488 PINMUX_IPSR_GPSR(IP2_31_28, HSCK3),
491 PINMUX_IPSR_GPSR(IP3_3_0, VI0_CLKENB),
492 PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_RXD),
493 PINMUX_IPSR_GPSR(IP3_3_0, RX3),
494 PINMUX_IPSR_GPSR(IP3_3_0, RD_WR_N),
495 PINMUX_IPSR_GPSR(IP3_3_0, HCTS3_N),
497 PINMUX_IPSR_GPSR(IP3_7_4, VI0_HSYNC_N),
498 PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
499 PINMUX_IPSR_GPSR(IP3_7_4, TX3),
500 PINMUX_IPSR_GPSR(IP3_7_4, HRTS3_N),
502 PINMUX_IPSR_GPSR(IP3_11_8, VI0_VSYNC_N),
503 PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_SYNC),
504 PINMUX_IPSR_GPSR(IP3_11_8, CTS3_N),
505 PINMUX_IPSR_GPSR(IP3_11_8, HTX3),
507 PINMUX_IPSR_GPSR(IP3_15_12, VI0_DATA0),
508 PINMUX_IPSR_GPSR(IP3_15_12, MSIOF2_SS1),
509 PINMUX_IPSR_GPSR(IP3_15_12, RTS3_N),
510 PINMUX_IPSR_GPSR(IP3_15_12, HRX3),
512 PINMUX_IPSR_GPSR(IP3_19_16, VI0_DATA1),
513 PINMUX_IPSR_GPSR(IP3_19_16, MSIOF2_SS2),
514 PINMUX_IPSR_GPSR(IP3_19_16, SCK1),
515 PINMUX_IPSR_MSEL(IP3_19_16, SPEEDIN_A, SEL_RSP_0),
517 PINMUX_IPSR_GPSR(IP3_23_20, VI0_DATA2),
518 PINMUX_IPSR_GPSR(IP3_23_20, AVB0_AVTP_PPS),
519 PINMUX_IPSR_MSEL(IP3_23_20, SDA3_A, SEL_I2C3_0),
521 PINMUX_IPSR_GPSR(IP3_27_24, VI0_DATA3),
522 PINMUX_IPSR_GPSR(IP3_27_24, HSCK1),
523 PINMUX_IPSR_MSEL(IP3_27_24, SCL3_A, SEL_I2C3_0),
525 PINMUX_IPSR_GPSR(IP3_31_28, VI0_DATA4),
526 PINMUX_IPSR_GPSR(IP3_31_28, HRTS1_N),
527 PINMUX_IPSR_MSEL(IP3_31_28, RX1_A, SEL_SCIF1_0),
530 PINMUX_IPSR_GPSR(IP4_3_0, VI0_DATA5),
531 PINMUX_IPSR_GPSR(IP4_3_0, HCTS1_N),
532 PINMUX_IPSR_MSEL(IP4_3_0, TX1_A, SEL_SCIF1_0),
534 PINMUX_IPSR_GPSR(IP4_7_4, VI0_DATA6),
535 PINMUX_IPSR_GPSR(IP4_7_4, HTX1),
536 PINMUX_IPSR_GPSR(IP4_7_4, CTS1_N),
538 PINMUX_IPSR_GPSR(IP4_11_8, VI0_DATA7),
539 PINMUX_IPSR_GPSR(IP4_11_8, HRX1),
540 PINMUX_IPSR_GPSR(IP4_11_8, RTS1_N),
542 PINMUX_IPSR_GPSR(IP4_15_12, VI0_DATA8),
543 PINMUX_IPSR_GPSR(IP4_15_12, HSCK2),
544 PINMUX_IPSR_MSEL(IP4_15_12, PWM0_A, SEL_PWM0_0),
546 PINMUX_IPSR_GPSR(IP4_19_16, VI0_DATA9),
547 PINMUX_IPSR_GPSR(IP4_19_16, HCTS2_N),
548 PINMUX_IPSR_MSEL(IP4_19_16, PWM1_A, SEL_PWM1_0),
549 PINMUX_IPSR_MSEL(IP4_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
551 PINMUX_IPSR_GPSR(IP4_23_20, VI0_DATA10),
552 PINMUX_IPSR_GPSR(IP4_23_20, HRTS2_N),
553 PINMUX_IPSR_MSEL(IP4_23_20, PWM2_A, SEL_PWM2_0),
554 PINMUX_IPSR_MSEL(IP4_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
556 PINMUX_IPSR_GPSR(IP4_27_24, VI0_DATA11),
557 PINMUX_IPSR_GPSR(IP4_27_24, HTX2),
558 PINMUX_IPSR_MSEL(IP4_27_24, PWM3_A, SEL_PWM3_0),
559 PINMUX_IPSR_MSEL(IP4_27_24, FSO_TOE_N_B, SEL_RFSO_1),
561 PINMUX_IPSR_GPSR(IP4_31_28, VI0_FIELD),
562 PINMUX_IPSR_GPSR(IP4_31_28, HRX2),
563 PINMUX_IPSR_MSEL(IP4_31_28, PWM4_A, SEL_PWM4_0),
564 PINMUX_IPSR_GPSR(IP4_31_28, CS1_N),
565 PINMUX_IPSR_GPSR(IP4_31_28, FSCLKST2_N_A),
568 PINMUX_IPSR_GPSR(IP5_3_0, VI1_CLK),
569 PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
570 PINMUX_IPSR_GPSR(IP5_3_0, CS0_N),
572 PINMUX_IPSR_GPSR(IP5_7_4, VI1_CLKENB),
573 PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
574 PINMUX_IPSR_GPSR(IP5_7_4, D0),
576 PINMUX_IPSR_GPSR(IP5_11_8, VI1_HSYNC_N),
577 PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
578 PINMUX_IPSR_GPSR(IP5_11_8, D1),
580 PINMUX_IPSR_GPSR(IP5_15_12, VI1_VSYNC_N),
581 PINMUX_IPSR_GPSR(IP5_15_12, MSIOF1_SYNC),
582 PINMUX_IPSR_GPSR(IP5_15_12, D2),
584 PINMUX_IPSR_GPSR(IP5_19_16, VI1_DATA0),
585 PINMUX_IPSR_GPSR(IP5_19_16, MSIOF1_SS1),
586 PINMUX_IPSR_GPSR(IP5_19_16, D3),
588 PINMUX_IPSR_GPSR(IP5_23_20, VI1_DATA1),
589 PINMUX_IPSR_GPSR(IP5_23_20, MSIOF1_SS2),
590 PINMUX_IPSR_GPSR(IP5_23_20, D4),
591 PINMUX_IPSR_GPSR(IP5_23_20, MMC_CMD),
593 PINMUX_IPSR_GPSR(IP5_27_24, VI1_DATA2),
594 PINMUX_IPSR_MSEL(IP5_27_24, CANFD0_TX_B, SEL_CANFD0_1),
595 PINMUX_IPSR_GPSR(IP5_27_24, D5),
596 PINMUX_IPSR_GPSR(IP5_27_24, MMC_D0),
598 PINMUX_IPSR_GPSR(IP5_31_28, VI1_DATA3),
599 PINMUX_IPSR_MSEL(IP5_31_28, CANFD0_RX_B, SEL_CANFD0_1),
600 PINMUX_IPSR_GPSR(IP5_31_28, D6),
601 PINMUX_IPSR_GPSR(IP5_31_28, MMC_D1),
604 PINMUX_IPSR_GPSR(IP6_3_0, VI1_DATA4),
605 PINMUX_IPSR_MSEL(IP6_3_0, CANFD_CLK_B, SEL_CANFD0_1),
606 PINMUX_IPSR_GPSR(IP6_3_0, D7),
607 PINMUX_IPSR_GPSR(IP6_3_0, MMC_D2),
609 PINMUX_IPSR_GPSR(IP6_7_4, VI1_DATA5),
610 PINMUX_IPSR_GPSR(IP6_7_4, SCK4),
611 PINMUX_IPSR_GPSR(IP6_7_4, D8),
612 PINMUX_IPSR_GPSR(IP6_7_4, MMC_D3),
614 PINMUX_IPSR_GPSR(IP6_11_8, VI1_DATA6),
615 PINMUX_IPSR_GPSR(IP6_11_8, RX4),
616 PINMUX_IPSR_GPSR(IP6_11_8, D9),
617 PINMUX_IPSR_GPSR(IP6_11_8, MMC_CLK),
619 PINMUX_IPSR_GPSR(IP6_15_12, VI1_DATA7),
620 PINMUX_IPSR_GPSR(IP6_15_12, TX4),
621 PINMUX_IPSR_GPSR(IP6_15_12, D10),
622 PINMUX_IPSR_GPSR(IP6_15_12, MMC_D4),
624 PINMUX_IPSR_GPSR(IP6_19_16, VI1_DATA8),
625 PINMUX_IPSR_GPSR(IP6_19_16, CTS4_N),
626 PINMUX_IPSR_GPSR(IP6_19_16, D11),
627 PINMUX_IPSR_GPSR(IP6_19_16, MMC_D5),
629 PINMUX_IPSR_GPSR(IP6_23_20, VI1_DATA9),
630 PINMUX_IPSR_GPSR(IP6_23_20, RTS4_N),
631 PINMUX_IPSR_GPSR(IP6_23_20, D12),
632 PINMUX_IPSR_GPSR(IP6_23_20, MMC_D6),
633 PINMUX_IPSR_MSEL(IP6_23_20, SCL3_B, SEL_I2C3_1),
635 PINMUX_IPSR_GPSR(IP6_27_24, VI1_DATA10),
636 PINMUX_IPSR_GPSR(IP6_27_24, D13),
637 PINMUX_IPSR_GPSR(IP6_27_24, MMC_D7),
638 PINMUX_IPSR_MSEL(IP6_27_24, SDA3_B, SEL_I2C3_1),
640 PINMUX_IPSR_GPSR(IP6_31_28, VI1_DATA11),
641 PINMUX_IPSR_GPSR(IP6_31_28, SCL4),
642 PINMUX_IPSR_GPSR(IP6_31_28, IRQ4),
643 PINMUX_IPSR_GPSR(IP6_31_28, D14),
646 PINMUX_IPSR_GPSR(IP7_3_0, VI1_FIELD),
647 PINMUX_IPSR_GPSR(IP7_3_0, SDA4),
648 PINMUX_IPSR_GPSR(IP7_3_0, IRQ5),
649 PINMUX_IPSR_GPSR(IP7_3_0, D15),
651 PINMUX_IPSR_GPSR(IP7_7_4, SCL0),
652 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR0),
653 PINMUX_IPSR_GPSR(IP7_7_4, TPU0TO0),
654 PINMUX_IPSR_GPSR(IP7_7_4, CLKOUT),
655 PINMUX_IPSR_GPSR(IP7_7_4, MSIOF0_RXD),
657 PINMUX_IPSR_GPSR(IP7_11_8, SDA0),
658 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR1),
659 PINMUX_IPSR_GPSR(IP7_11_8, TPU0TO1),
660 PINMUX_IPSR_GPSR(IP7_11_8, BS_N),
661 PINMUX_IPSR_GPSR(IP7_11_8, SCK0),
662 PINMUX_IPSR_GPSR(IP7_11_8, MSIOF0_TXD),
664 PINMUX_IPSR_GPSR(IP7_15_12, SCL1),
665 PINMUX_IPSR_GPSR(IP7_15_12, DU_DG0),
666 PINMUX_IPSR_GPSR(IP7_15_12, TPU0TO2),
667 PINMUX_IPSR_GPSR(IP7_15_12, RD_N),
668 PINMUX_IPSR_GPSR(IP7_15_12, CTS0_N),
669 PINMUX_IPSR_GPSR(IP7_15_12, MSIOF0_SCK),
671 PINMUX_IPSR_GPSR(IP7_19_16, SDA1),
672 PINMUX_IPSR_GPSR(IP7_19_16, DU_DG1),
673 PINMUX_IPSR_GPSR(IP7_19_16, TPU0TO3),
674 PINMUX_IPSR_GPSR(IP7_19_16, WE0_N),
675 PINMUX_IPSR_GPSR(IP7_19_16, RTS0_N),
676 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF0_SYNC),
678 PINMUX_IPSR_GPSR(IP7_23_20, SCL2),
679 PINMUX_IPSR_GPSR(IP7_23_20, DU_DB0),
680 PINMUX_IPSR_MSEL(IP7_23_20, TCLK1_A, SEL_TMU_0),
681 PINMUX_IPSR_GPSR(IP7_23_20, WE1_N),
682 PINMUX_IPSR_GPSR(IP7_23_20, RX0),
683 PINMUX_IPSR_GPSR(IP7_23_20, MSIOF0_SS1),
685 PINMUX_IPSR_GPSR(IP7_27_24, SDA2),
686 PINMUX_IPSR_GPSR(IP7_27_24, DU_DB1),
687 PINMUX_IPSR_MSEL(IP7_27_24, TCLK2_A, SEL_TMU_0),
688 PINMUX_IPSR_GPSR(IP7_27_24, EX_WAIT0),
689 PINMUX_IPSR_GPSR(IP7_27_24, TX0),
690 PINMUX_IPSR_GPSR(IP7_27_24, MSIOF0_SS2),
692 PINMUX_IPSR_GPSR(IP7_31_28, AVB0_AVTP_CAPTURE),
693 PINMUX_IPSR_GPSR(IP7_31_28, FSCLKST2_N_B),
696 PINMUX_IPSR_MSEL(IP8_3_0, CANFD0_TX_A, SEL_CANFD0_0),
697 PINMUX_IPSR_GPSR(IP8_3_0, FXR_TXDA),
698 PINMUX_IPSR_MSEL(IP8_3_0, PWM0_B, SEL_PWM0_1),
699 PINMUX_IPSR_GPSR(IP8_3_0, DU_DISP),
700 PINMUX_IPSR_GPSR(IP8_3_0, FSCLKST2_N_C),
702 PINMUX_IPSR_MSEL(IP8_7_4, CANFD0_RX_A, SEL_CANFD0_0),
703 PINMUX_IPSR_GPSR(IP8_7_4, RXDA_EXTFXR),
704 PINMUX_IPSR_MSEL(IP8_7_4, PWM1_B, SEL_PWM1_1),
705 PINMUX_IPSR_GPSR(IP8_7_4, DU_CDE),
707 PINMUX_IPSR_GPSR(IP8_11_8, CANFD1_TX),
708 PINMUX_IPSR_GPSR(IP8_11_8, FXR_TXDB),
709 PINMUX_IPSR_MSEL(IP8_11_8, PWM2_B, SEL_PWM2_1),
710 PINMUX_IPSR_MSEL(IP8_11_8, TCLK1_B, SEL_TMU_1),
711 PINMUX_IPSR_MSEL(IP8_11_8, TX1_B, SEL_SCIF1_1),
713 PINMUX_IPSR_GPSR(IP8_15_12, CANFD1_RX),
714 PINMUX_IPSR_GPSR(IP8_15_12, RXDB_EXTFXR),
715 PINMUX_IPSR_MSEL(IP8_15_12, PWM3_B, SEL_PWM3_1),
716 PINMUX_IPSR_MSEL(IP8_15_12, TCLK2_B, SEL_TMU_1),
717 PINMUX_IPSR_MSEL(IP8_15_12, RX1_B, SEL_SCIF1_1),
719 PINMUX_IPSR_MSEL(IP8_19_16, CANFD_CLK_A, SEL_CANFD0_0),
720 PINMUX_IPSR_GPSR(IP8_19_16, CLK_EXTFXR),
721 PINMUX_IPSR_MSEL(IP8_19_16, PWM4_B, SEL_PWM4_1),
722 PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_B, SEL_RSP_1),
723 PINMUX_IPSR_MSEL(IP8_19_16, SCIF_CLK_B, SEL_HSCIF0_1),
725 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKIN),
726 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKEN_IN),
728 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKOUT),
729 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKEN_OUT),
733 * Pins not associated with a GPIO port.
740 static const struct sh_pfc_pin pinmux_pins[] = {
741 PINMUX_GPIO_GP_ALL(),
745 /* - AVB0 ------------------------------------------------------------------- */
746 static const unsigned int avb0_link_pins[] = {
750 static const unsigned int avb0_link_mux[] = {
753 static const unsigned int avb0_magic_pins[] = {
757 static const unsigned int avb0_magic_mux[] = {
760 static const unsigned int avb0_phy_int_pins[] = {
764 static const unsigned int avb0_phy_int_mux[] = {
767 static const unsigned int avb0_mdio_pins[] = {
768 /* AVB0_MDC, AVB0_MDIO */
769 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
771 static const unsigned int avb0_mdio_mux[] = {
772 AVB0_MDC_MARK, AVB0_MDIO_MARK,
774 static const unsigned int avb0_rgmii_pins[] = {
776 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
777 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3
779 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
780 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
781 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 12),
782 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
783 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
784 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
786 static const unsigned int avb0_rgmii_mux[] = {
787 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
788 AVB0_TD0_MARK, AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
789 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
790 AVB0_RD0_MARK, AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
792 static const unsigned int avb0_txcrefclk_pins[] = {
796 static const unsigned int avb0_txcrefclk_mux[] = {
799 static const unsigned int avb0_avtp_pps_pins[] = {
803 static const unsigned int avb0_avtp_pps_mux[] = {
806 static const unsigned int avb0_avtp_capture_pins[] = {
807 /* AVB0_AVTP_CAPTURE */
810 static const unsigned int avb0_avtp_capture_mux[] = {
811 AVB0_AVTP_CAPTURE_MARK,
813 static const unsigned int avb0_avtp_match_pins[] = {
814 /* AVB0_AVTP_MATCH */
817 static const unsigned int avb0_avtp_match_mux[] = {
818 AVB0_AVTP_MATCH_MARK,
821 /* - CANFD Clock ------------------------------------------------------------ */
822 static const unsigned int canfd_clk_a_pins[] = {
826 static const unsigned int canfd_clk_a_mux[] = {
829 static const unsigned int canfd_clk_b_pins[] = {
833 static const unsigned int canfd_clk_b_mux[] = {
837 /* - CANFD0 ----------------------------------------------------------------- */
838 static const unsigned int canfd0_data_a_pins[] = {
840 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
842 static const unsigned int canfd0_data_a_mux[] = {
843 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
845 static const unsigned int canfd0_data_b_pins[] = {
847 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
849 static const unsigned int canfd0_data_b_mux[] = {
850 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
853 /* - CANFD1 ----------------------------------------------------------------- */
854 static const unsigned int canfd1_data_pins[] = {
856 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
858 static const unsigned int canfd1_data_mux[] = {
859 CANFD1_TX_MARK, CANFD1_RX_MARK,
862 /* - DU --------------------------------------------------------------------- */
863 static const unsigned int du_rgb666_pins[] = {
864 /* R[7:2], G[7:2], B[7:2] */
865 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3),
866 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
867 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
868 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6),
869 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 15),
870 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
872 static const unsigned int du_rgb666_mux[] = {
873 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK,
874 DU_DR4_MARK, DU_DR3_MARK, DU_DR2_MARK,
875 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK,
876 DU_DG4_MARK, DU_DG3_MARK, DU_DG2_MARK,
877 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK,
878 DU_DB4_MARK, DU_DB3_MARK, DU_DB2_MARK,
880 static const unsigned int du_clk_out_pins[] = {
884 static const unsigned int du_clk_out_mux[] = {
887 static const unsigned int du_sync_pins[] = {
888 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
889 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
891 static const unsigned int du_sync_mux[] = {
892 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
894 static const unsigned int du_oddf_pins[] = {
895 /* EXODDF/ODDF/DISP/CDE */
898 static const unsigned int du_oddf_mux[] = {
899 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
901 static const unsigned int du_cde_pins[] = {
905 static const unsigned int du_cde_mux[] = {
908 static const unsigned int du_disp_pins[] = {
912 static const unsigned int du_disp_mux[] = {
916 /* - HSCIF0 ----------------------------------------------------------------- */
917 static const unsigned int hscif0_data_pins[] = {
919 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 3),
921 static const unsigned int hscif0_data_mux[] = {
922 HRX0_MARK, HTX0_MARK,
924 static const unsigned int hscif0_clk_pins[] = {
928 static const unsigned int hscif0_clk_mux[] = {
931 static const unsigned int hscif0_ctrl_pins[] = {
933 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
935 static const unsigned int hscif0_ctrl_mux[] = {
936 HRTS0_N_MARK, HCTS0_N_MARK,
939 /* - HSCIF1 ----------------------------------------------------------------- */
940 static const unsigned int hscif1_data_pins[] = {
942 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
944 static const unsigned int hscif1_data_mux[] = {
945 HRX1_MARK, HTX1_MARK,
947 static const unsigned int hscif1_clk_pins[] = {
951 static const unsigned int hscif1_clk_mux[] = {
954 static const unsigned int hscif1_ctrl_pins[] = {
956 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
958 static const unsigned int hscif1_ctrl_mux[] = {
959 HRTS1_N_MARK, HCTS1_N_MARK,
962 /* - HSCIF2 ----------------------------------------------------------------- */
963 static const unsigned int hscif2_data_pins[] = {
965 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 15),
967 static const unsigned int hscif2_data_mux[] = {
968 HRX2_MARK, HTX2_MARK,
970 static const unsigned int hscif2_clk_pins[] = {
974 static const unsigned int hscif2_clk_mux[] = {
977 static const unsigned int hscif2_ctrl_pins[] = {
979 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
981 static const unsigned int hscif2_ctrl_mux[] = {
982 HRTS2_N_MARK, HCTS2_N_MARK,
985 /* - HSCIF3 ----------------------------------------------------------------- */
986 static const unsigned int hscif3_data_pins[] = {
988 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
990 static const unsigned int hscif3_data_mux[] = {
991 HRX3_MARK, HTX3_MARK,
993 static const unsigned int hscif3_clk_pins[] = {
997 static const unsigned int hscif3_clk_mux[] = {
1000 static const unsigned int hscif3_ctrl_pins[] = {
1002 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
1004 static const unsigned int hscif3_ctrl_mux[] = {
1005 HRTS3_N_MARK, HCTS3_N_MARK,
1008 /* - I2C0 ------------------------------------------------------------------- */
1009 static const unsigned int i2c0_pins[] = {
1011 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
1013 static const unsigned int i2c0_mux[] = {
1014 SDA0_MARK, SCL0_MARK,
1017 /* - I2C1 ------------------------------------------------------------------- */
1018 static const unsigned int i2c1_pins[] = {
1020 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1022 static const unsigned int i2c1_mux[] = {
1023 SDA1_MARK, SCL1_MARK,
1026 /* - I2C2 ------------------------------------------------------------------- */
1027 static const unsigned int i2c2_pins[] = {
1029 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
1031 static const unsigned int i2c2_mux[] = {
1032 SDA2_MARK, SCL2_MARK,
1035 /* - I2C3 ------------------------------------------------------------------- */
1036 static const unsigned int i2c3_a_pins[] = {
1038 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1040 static const unsigned int i2c3_a_mux[] = {
1041 SDA3_A_MARK, SCL3_A_MARK,
1043 static const unsigned int i2c3_b_pins[] = {
1045 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1047 static const unsigned int i2c3_b_mux[] = {
1048 SDA3_B_MARK, SCL3_B_MARK,
1051 /* - I2C4 ------------------------------------------------------------------- */
1052 static const unsigned int i2c4_pins[] = {
1054 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
1056 static const unsigned int i2c4_mux[] = {
1057 SDA4_MARK, SCL4_MARK,
1060 /* - INTC-EX ---------------------------------------------------------------- */
1061 static const unsigned int intc_ex_irq0_pins[] = {
1065 static const unsigned int intc_ex_irq0_mux[] = {
1068 static const unsigned int intc_ex_irq1_pins[] = {
1072 static const unsigned int intc_ex_irq1_mux[] = {
1075 static const unsigned int intc_ex_irq2_pins[] = {
1079 static const unsigned int intc_ex_irq2_mux[] = {
1082 static const unsigned int intc_ex_irq3_pins[] = {
1086 static const unsigned int intc_ex_irq3_mux[] = {
1089 static const unsigned int intc_ex_irq4_pins[] = {
1093 static const unsigned int intc_ex_irq4_mux[] = {
1096 static const unsigned int intc_ex_irq5_pins[] = {
1100 static const unsigned int intc_ex_irq5_mux[] = {
1104 /* - MMC -------------------------------------------------------------------- */
1105 static const unsigned int mmc_data1_pins[] = {
1109 static const unsigned int mmc_data1_mux[] = {
1112 static const unsigned int mmc_data4_pins[] = {
1114 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1115 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1117 static const unsigned int mmc_data4_mux[] = {
1118 MMC_D0_MARK, MMC_D1_MARK,
1119 MMC_D2_MARK, MMC_D3_MARK,
1121 static const unsigned int mmc_data8_pins[] = {
1123 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1124 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1125 RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1126 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
1128 static const unsigned int mmc_data8_mux[] = {
1129 MMC_D0_MARK, MMC_D1_MARK,
1130 MMC_D2_MARK, MMC_D3_MARK,
1131 MMC_D4_MARK, MMC_D5_MARK,
1132 MMC_D6_MARK, MMC_D7_MARK,
1134 static const unsigned int mmc_ctrl_pins[] = {
1136 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 5),
1138 static const unsigned int mmc_ctrl_mux[] = {
1139 MMC_CLK_MARK, MMC_CMD_MARK,
1142 /* - MSIOF0 ----------------------------------------------------------------- */
1143 static const unsigned int msiof0_clk_pins[] = {
1147 static const unsigned int msiof0_clk_mux[] = {
1150 static const unsigned int msiof0_sync_pins[] = {
1154 static const unsigned int msiof0_sync_mux[] = {
1157 static const unsigned int msiof0_ss1_pins[] = {
1161 static const unsigned int msiof0_ss1_mux[] = {
1164 static const unsigned int msiof0_ss2_pins[] = {
1168 static const unsigned int msiof0_ss2_mux[] = {
1171 static const unsigned int msiof0_txd_pins[] = {
1175 static const unsigned int msiof0_txd_mux[] = {
1178 static const unsigned int msiof0_rxd_pins[] = {
1182 static const unsigned int msiof0_rxd_mux[] = {
1186 /* - MSIOF1 ----------------------------------------------------------------- */
1187 static const unsigned int msiof1_clk_pins[] = {
1191 static const unsigned int msiof1_clk_mux[] = {
1194 static const unsigned int msiof1_sync_pins[] = {
1198 static const unsigned int msiof1_sync_mux[] = {
1201 static const unsigned int msiof1_ss1_pins[] = {
1205 static const unsigned int msiof1_ss1_mux[] = {
1208 static const unsigned int msiof1_ss2_pins[] = {
1212 static const unsigned int msiof1_ss2_mux[] = {
1215 static const unsigned int msiof1_txd_pins[] = {
1219 static const unsigned int msiof1_txd_mux[] = {
1222 static const unsigned int msiof1_rxd_pins[] = {
1226 static const unsigned int msiof1_rxd_mux[] = {
1230 /* - MSIOF2 ----------------------------------------------------------------- */
1231 static const unsigned int msiof2_clk_pins[] = {
1235 static const unsigned int msiof2_clk_mux[] = {
1238 static const unsigned int msiof2_sync_pins[] = {
1242 static const unsigned int msiof2_sync_mux[] = {
1245 static const unsigned int msiof2_ss1_pins[] = {
1249 static const unsigned int msiof2_ss1_mux[] = {
1252 static const unsigned int msiof2_ss2_pins[] = {
1256 static const unsigned int msiof2_ss2_mux[] = {
1259 static const unsigned int msiof2_txd_pins[] = {
1263 static const unsigned int msiof2_txd_mux[] = {
1266 static const unsigned int msiof2_rxd_pins[] = {
1270 static const unsigned int msiof2_rxd_mux[] = {
1274 /* - MSIOF3 ----------------------------------------------------------------- */
1275 static const unsigned int msiof3_clk_pins[] = {
1279 static const unsigned int msiof3_clk_mux[] = {
1282 static const unsigned int msiof3_sync_pins[] = {
1286 static const unsigned int msiof3_sync_mux[] = {
1289 static const unsigned int msiof3_ss1_pins[] = {
1293 static const unsigned int msiof3_ss1_mux[] = {
1296 static const unsigned int msiof3_ss2_pins[] = {
1300 static const unsigned int msiof3_ss2_mux[] = {
1303 static const unsigned int msiof3_txd_pins[] = {
1307 static const unsigned int msiof3_txd_mux[] = {
1310 static const unsigned int msiof3_rxd_pins[] = {
1314 static const unsigned int msiof3_rxd_mux[] = {
1318 /* - PWM0 ------------------------------------------------------------------- */
1319 static const unsigned int pwm0_a_pins[] = {
1322 static const unsigned int pwm0_a_mux[] = {
1325 static const unsigned int pwm0_b_pins[] = {
1328 static const unsigned int pwm0_b_mux[] = {
1332 /* - PWM1 ------------------------------------------------------------------- */
1333 static const unsigned int pwm1_a_pins[] = {
1336 static const unsigned int pwm1_a_mux[] = {
1339 static const unsigned int pwm1_b_pins[] = {
1342 static const unsigned int pwm1_b_mux[] = {
1346 /* - PWM2 ------------------------------------------------------------------- */
1347 static const unsigned int pwm2_a_pins[] = {
1350 static const unsigned int pwm2_a_mux[] = {
1353 static const unsigned int pwm2_b_pins[] = {
1356 static const unsigned int pwm2_b_mux[] = {
1360 /* - PWM3 ------------------------------------------------------------------- */
1361 static const unsigned int pwm3_a_pins[] = {
1364 static const unsigned int pwm3_a_mux[] = {
1367 static const unsigned int pwm3_b_pins[] = {
1370 static const unsigned int pwm3_b_mux[] = {
1374 /* - PWM4 ------------------------------------------------------------------- */
1375 static const unsigned int pwm4_a_pins[] = {
1378 static const unsigned int pwm4_a_mux[] = {
1381 static const unsigned int pwm4_b_pins[] = {
1384 static const unsigned int pwm4_b_mux[] = {
1388 /* - QSPI0 ------------------------------------------------------------------ */
1389 static const unsigned int qspi0_ctrl_pins[] = {
1391 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 5),
1393 static const unsigned int qspi0_ctrl_mux[] = {
1394 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
1396 static const unsigned int qspi0_data2_pins[] = {
1397 /* MOSI_IO0, MISO_IO1 */
1398 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1400 static const unsigned int qspi0_data2_mux[] = {
1401 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1403 static const unsigned int qspi0_data4_pins[] = {
1404 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1405 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1406 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1408 static const unsigned int qspi0_data4_mux[] = {
1409 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1410 QSPI0_IO2_MARK, QSPI0_IO3_MARK
1413 /* - QSPI1 ------------------------------------------------------------------ */
1414 static const unsigned int qspi1_ctrl_pins[] = {
1416 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 11),
1418 static const unsigned int qspi1_ctrl_mux[] = {
1419 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
1421 static const unsigned int qspi1_data2_pins[] = {
1422 /* MOSI_IO0, MISO_IO1 */
1423 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1425 static const unsigned int qspi1_data2_mux[] = {
1426 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1428 static const unsigned int qspi1_data4_pins[] = {
1429 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1430 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1431 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1433 static const unsigned int qspi1_data4_mux[] = {
1434 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1435 QSPI1_IO2_MARK, QSPI1_IO3_MARK
1438 /* - RPC -------------------------------------------------------------------- */
1439 static const unsigned int rpc_clk1_pins[] = {
1440 /* Octal-SPI flash: C/SCLK */
1443 static const unsigned int rpc_clk1_mux[] = {
1446 static const unsigned int rpc_clk2_pins[] = {
1447 /* HyperFlash: CK, CK# */
1448 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 6),
1450 static const unsigned int rpc_clk2_mux[] = {
1451 QSPI0_SPCLK_MARK, QSPI1_SPCLK_MARK,
1453 static const unsigned int rpc_ctrl_pins[] = {
1454 /* Octal-SPI flash: S#/CS, DQS */
1455 /* HyperFlash: CS#, RDS */
1456 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1458 static const unsigned int rpc_ctrl_mux[] = {
1459 QSPI0_SSL_MARK, QSPI1_SSL_MARK,
1461 static const unsigned int rpc_data_pins[] = {
1463 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1464 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1465 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1466 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1468 static const unsigned int rpc_data_mux[] = {
1469 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1470 QSPI0_IO2_MARK, QSPI0_IO3_MARK,
1471 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1472 QSPI1_IO2_MARK, QSPI1_IO3_MARK,
1474 static const unsigned int rpc_reset_pins[] = {
1478 static const unsigned int rpc_reset_mux[] = {
1481 static const unsigned int rpc_int_pins[] = {
1485 static const unsigned int rpc_int_mux[] = {
1488 static const unsigned int rpc_wp_pins[] = {
1492 static const unsigned int rpc_wp_mux[] = {
1496 /* - SCIF Clock ------------------------------------------------------------- */
1497 static const unsigned int scif_clk_a_pins[] = {
1501 static const unsigned int scif_clk_a_mux[] = {
1504 static const unsigned int scif_clk_b_pins[] = {
1508 static const unsigned int scif_clk_b_mux[] = {
1512 /* - SCIF0 ------------------------------------------------------------------ */
1513 static const unsigned int scif0_data_pins[] = {
1515 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1517 static const unsigned int scif0_data_mux[] = {
1520 static const unsigned int scif0_clk_pins[] = {
1524 static const unsigned int scif0_clk_mux[] = {
1527 static const unsigned int scif0_ctrl_pins[] = {
1529 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1531 static const unsigned int scif0_ctrl_mux[] = {
1532 RTS0_N_MARK, CTS0_N_MARK,
1535 /* - SCIF1 ------------------------------------------------------------------ */
1536 static const unsigned int scif1_data_a_pins[] = {
1538 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1540 static const unsigned int scif1_data_a_mux[] = {
1541 RX1_A_MARK, TX1_A_MARK,
1543 static const unsigned int scif1_clk_pins[] = {
1547 static const unsigned int scif1_clk_mux[] = {
1550 static const unsigned int scif1_ctrl_pins[] = {
1552 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1554 static const unsigned int scif1_ctrl_mux[] = {
1555 RTS1_N_MARK, CTS1_N_MARK,
1557 static const unsigned int scif1_data_b_pins[] = {
1559 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1561 static const unsigned int scif1_data_b_mux[] = {
1562 RX1_B_MARK, TX1_B_MARK,
1565 /* - SCIF3 ------------------------------------------------------------------ */
1566 static const unsigned int scif3_data_pins[] = {
1568 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
1570 static const unsigned int scif3_data_mux[] = {
1573 static const unsigned int scif3_clk_pins[] = {
1577 static const unsigned int scif3_clk_mux[] = {
1580 static const unsigned int scif3_ctrl_pins[] = {
1582 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
1584 static const unsigned int scif3_ctrl_mux[] = {
1585 RTS3_N_MARK, CTS3_N_MARK,
1588 /* - SCIF4 ------------------------------------------------------------------ */
1589 static const unsigned int scif4_data_pins[] = {
1591 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1593 static const unsigned int scif4_data_mux[] = {
1596 static const unsigned int scif4_clk_pins[] = {
1600 static const unsigned int scif4_clk_mux[] = {
1603 static const unsigned int scif4_ctrl_pins[] = {
1605 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
1607 static const unsigned int scif4_ctrl_mux[] = {
1608 RTS4_N_MARK, CTS4_N_MARK,
1611 /* - TMU -------------------------------------------------------------------- */
1612 static const unsigned int tmu_tclk1_a_pins[] = {
1616 static const unsigned int tmu_tclk1_a_mux[] = {
1619 static const unsigned int tmu_tclk1_b_pins[] = {
1623 static const unsigned int tmu_tclk1_b_mux[] = {
1626 static const unsigned int tmu_tclk2_a_pins[] = {
1630 static const unsigned int tmu_tclk2_a_mux[] = {
1633 static const unsigned int tmu_tclk2_b_pins[] = {
1637 static const unsigned int tmu_tclk2_b_mux[] = {
1641 /* - VIN0 ------------------------------------------------------------------- */
1642 static const union vin_data12 vin0_data_pins = {
1644 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
1645 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1646 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1647 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1648 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1649 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1652 static const union vin_data12 vin0_data_mux = {
1654 VI0_DATA0_MARK, VI0_DATA1_MARK,
1655 VI0_DATA2_MARK, VI0_DATA3_MARK,
1656 VI0_DATA4_MARK, VI0_DATA5_MARK,
1657 VI0_DATA6_MARK, VI0_DATA7_MARK,
1658 VI0_DATA8_MARK, VI0_DATA9_MARK,
1659 VI0_DATA10_MARK, VI0_DATA11_MARK,
1662 static const unsigned int vin0_sync_pins[] = {
1663 /* HSYNC#, VSYNC# */
1664 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1666 static const unsigned int vin0_sync_mux[] = {
1667 VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
1669 static const unsigned int vin0_field_pins[] = {
1673 static const unsigned int vin0_field_mux[] = {
1676 static const unsigned int vin0_clkenb_pins[] = {
1680 static const unsigned int vin0_clkenb_mux[] = {
1683 static const unsigned int vin0_clk_pins[] = {
1687 static const unsigned int vin0_clk_mux[] = {
1691 /* - VIN1 ------------------------------------------------------------------- */
1692 static const union vin_data12 vin1_data_pins = {
1694 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1695 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1696 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1697 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1698 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
1699 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
1702 static const union vin_data12 vin1_data_mux = {
1704 VI1_DATA0_MARK, VI1_DATA1_MARK,
1705 VI1_DATA2_MARK, VI1_DATA3_MARK,
1706 VI1_DATA4_MARK, VI1_DATA5_MARK,
1707 VI1_DATA6_MARK, VI1_DATA7_MARK,
1708 VI1_DATA8_MARK, VI1_DATA9_MARK,
1709 VI1_DATA10_MARK, VI1_DATA11_MARK,
1712 static const unsigned int vin1_sync_pins[] = {
1713 /* HSYNC#, VSYNC# */
1714 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1716 static const unsigned int vin1_sync_mux[] = {
1717 VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
1719 static const unsigned int vin1_field_pins[] = {
1722 static const unsigned int vin1_field_mux[] = {
1726 static const unsigned int vin1_clkenb_pins[] = {
1729 static const unsigned int vin1_clkenb_mux[] = {
1733 static const unsigned int vin1_clk_pins[] = {
1736 static const unsigned int vin1_clk_mux[] = {
1741 static const struct sh_pfc_pin_group pinmux_groups[] = {
1742 SH_PFC_PIN_GROUP(avb0_link),
1743 SH_PFC_PIN_GROUP(avb0_magic),
1744 SH_PFC_PIN_GROUP(avb0_phy_int),
1745 SH_PFC_PIN_GROUP(avb0_mdio),
1746 SH_PFC_PIN_GROUP(avb0_rgmii),
1747 SH_PFC_PIN_GROUP(avb0_txcrefclk),
1748 SH_PFC_PIN_GROUP(avb0_avtp_pps),
1749 SH_PFC_PIN_GROUP(avb0_avtp_capture),
1750 SH_PFC_PIN_GROUP(avb0_avtp_match),
1751 SH_PFC_PIN_GROUP(canfd_clk_a),
1752 SH_PFC_PIN_GROUP(canfd_clk_b),
1753 SH_PFC_PIN_GROUP(canfd0_data_a),
1754 SH_PFC_PIN_GROUP(canfd0_data_b),
1755 SH_PFC_PIN_GROUP(canfd1_data),
1756 SH_PFC_PIN_GROUP(du_rgb666),
1757 SH_PFC_PIN_GROUP(du_clk_out),
1758 SH_PFC_PIN_GROUP(du_sync),
1759 SH_PFC_PIN_GROUP(du_oddf),
1760 SH_PFC_PIN_GROUP(du_cde),
1761 SH_PFC_PIN_GROUP(du_disp),
1762 SH_PFC_PIN_GROUP(hscif0_data),
1763 SH_PFC_PIN_GROUP(hscif0_clk),
1764 SH_PFC_PIN_GROUP(hscif0_ctrl),
1765 SH_PFC_PIN_GROUP(hscif1_data),
1766 SH_PFC_PIN_GROUP(hscif1_clk),
1767 SH_PFC_PIN_GROUP(hscif1_ctrl),
1768 SH_PFC_PIN_GROUP(hscif2_data),
1769 SH_PFC_PIN_GROUP(hscif2_clk),
1770 SH_PFC_PIN_GROUP(hscif2_ctrl),
1771 SH_PFC_PIN_GROUP(hscif3_data),
1772 SH_PFC_PIN_GROUP(hscif3_clk),
1773 SH_PFC_PIN_GROUP(hscif3_ctrl),
1774 SH_PFC_PIN_GROUP(i2c0),
1775 SH_PFC_PIN_GROUP(i2c1),
1776 SH_PFC_PIN_GROUP(i2c2),
1777 SH_PFC_PIN_GROUP(i2c3_a),
1778 SH_PFC_PIN_GROUP(i2c3_b),
1779 SH_PFC_PIN_GROUP(i2c4),
1780 SH_PFC_PIN_GROUP(intc_ex_irq0),
1781 SH_PFC_PIN_GROUP(intc_ex_irq1),
1782 SH_PFC_PIN_GROUP(intc_ex_irq2),
1783 SH_PFC_PIN_GROUP(intc_ex_irq3),
1784 SH_PFC_PIN_GROUP(intc_ex_irq4),
1785 SH_PFC_PIN_GROUP(intc_ex_irq5),
1786 SH_PFC_PIN_GROUP(mmc_data1),
1787 SH_PFC_PIN_GROUP(mmc_data4),
1788 SH_PFC_PIN_GROUP(mmc_data8),
1789 SH_PFC_PIN_GROUP(mmc_ctrl),
1790 SH_PFC_PIN_GROUP(msiof0_clk),
1791 SH_PFC_PIN_GROUP(msiof0_sync),
1792 SH_PFC_PIN_GROUP(msiof0_ss1),
1793 SH_PFC_PIN_GROUP(msiof0_ss2),
1794 SH_PFC_PIN_GROUP(msiof0_txd),
1795 SH_PFC_PIN_GROUP(msiof0_rxd),
1796 SH_PFC_PIN_GROUP(msiof1_clk),
1797 SH_PFC_PIN_GROUP(msiof1_sync),
1798 SH_PFC_PIN_GROUP(msiof1_ss1),
1799 SH_PFC_PIN_GROUP(msiof1_ss2),
1800 SH_PFC_PIN_GROUP(msiof1_txd),
1801 SH_PFC_PIN_GROUP(msiof1_rxd),
1802 SH_PFC_PIN_GROUP(msiof2_clk),
1803 SH_PFC_PIN_GROUP(msiof2_sync),
1804 SH_PFC_PIN_GROUP(msiof2_ss1),
1805 SH_PFC_PIN_GROUP(msiof2_ss2),
1806 SH_PFC_PIN_GROUP(msiof2_txd),
1807 SH_PFC_PIN_GROUP(msiof2_rxd),
1808 SH_PFC_PIN_GROUP(msiof3_clk),
1809 SH_PFC_PIN_GROUP(msiof3_sync),
1810 SH_PFC_PIN_GROUP(msiof3_ss1),
1811 SH_PFC_PIN_GROUP(msiof3_ss2),
1812 SH_PFC_PIN_GROUP(msiof3_txd),
1813 SH_PFC_PIN_GROUP(msiof3_rxd),
1814 SH_PFC_PIN_GROUP(pwm0_a),
1815 SH_PFC_PIN_GROUP(pwm0_b),
1816 SH_PFC_PIN_GROUP(pwm1_a),
1817 SH_PFC_PIN_GROUP(pwm1_b),
1818 SH_PFC_PIN_GROUP(pwm2_a),
1819 SH_PFC_PIN_GROUP(pwm2_b),
1820 SH_PFC_PIN_GROUP(pwm3_a),
1821 SH_PFC_PIN_GROUP(pwm3_b),
1822 SH_PFC_PIN_GROUP(pwm4_a),
1823 SH_PFC_PIN_GROUP(pwm4_b),
1824 SH_PFC_PIN_GROUP(qspi0_ctrl),
1825 SH_PFC_PIN_GROUP(qspi0_data2),
1826 SH_PFC_PIN_GROUP(qspi0_data4),
1827 SH_PFC_PIN_GROUP(qspi1_ctrl),
1828 SH_PFC_PIN_GROUP(qspi1_data2),
1829 SH_PFC_PIN_GROUP(qspi1_data4),
1830 SH_PFC_PIN_GROUP(rpc_clk1),
1831 SH_PFC_PIN_GROUP(rpc_clk2),
1832 SH_PFC_PIN_GROUP(rpc_ctrl),
1833 SH_PFC_PIN_GROUP(rpc_data),
1834 SH_PFC_PIN_GROUP(rpc_reset),
1835 SH_PFC_PIN_GROUP(rpc_int),
1836 SH_PFC_PIN_GROUP(rpc_wp),
1837 SH_PFC_PIN_GROUP(scif_clk_a),
1838 SH_PFC_PIN_GROUP(scif_clk_b),
1839 SH_PFC_PIN_GROUP(scif0_data),
1840 SH_PFC_PIN_GROUP(scif0_clk),
1841 SH_PFC_PIN_GROUP(scif0_ctrl),
1842 SH_PFC_PIN_GROUP(scif1_data_a),
1843 SH_PFC_PIN_GROUP(scif1_clk),
1844 SH_PFC_PIN_GROUP(scif1_ctrl),
1845 SH_PFC_PIN_GROUP(scif1_data_b),
1846 SH_PFC_PIN_GROUP(scif3_data),
1847 SH_PFC_PIN_GROUP(scif3_clk),
1848 SH_PFC_PIN_GROUP(scif3_ctrl),
1849 SH_PFC_PIN_GROUP(scif4_data),
1850 SH_PFC_PIN_GROUP(scif4_clk),
1851 SH_PFC_PIN_GROUP(scif4_ctrl),
1852 SH_PFC_PIN_GROUP(tmu_tclk1_a),
1853 SH_PFC_PIN_GROUP(tmu_tclk1_b),
1854 SH_PFC_PIN_GROUP(tmu_tclk2_a),
1855 SH_PFC_PIN_GROUP(tmu_tclk2_b),
1856 VIN_DATA_PIN_GROUP(vin0_data, 8),
1857 VIN_DATA_PIN_GROUP(vin0_data, 10),
1858 VIN_DATA_PIN_GROUP(vin0_data, 12),
1859 SH_PFC_PIN_GROUP(vin0_sync),
1860 SH_PFC_PIN_GROUP(vin0_field),
1861 SH_PFC_PIN_GROUP(vin0_clkenb),
1862 SH_PFC_PIN_GROUP(vin0_clk),
1863 VIN_DATA_PIN_GROUP(vin1_data, 8),
1864 VIN_DATA_PIN_GROUP(vin1_data, 10),
1865 VIN_DATA_PIN_GROUP(vin1_data, 12),
1866 SH_PFC_PIN_GROUP(vin1_sync),
1867 SH_PFC_PIN_GROUP(vin1_field),
1868 SH_PFC_PIN_GROUP(vin1_clkenb),
1869 SH_PFC_PIN_GROUP(vin1_clk),
1872 static const char * const avb0_groups[] = {
1880 "avb0_avtp_capture",
1884 static const char * const canfd_clk_groups[] = {
1889 static const char * const canfd0_groups[] = {
1894 static const char * const canfd1_groups[] = {
1898 static const char * const du_groups[] = {
1907 static const char * const hscif0_groups[] = {
1913 static const char * const hscif1_groups[] = {
1919 static const char * const hscif2_groups[] = {
1925 static const char * const hscif3_groups[] = {
1931 static const char * const i2c0_groups[] = {
1935 static const char * const i2c1_groups[] = {
1939 static const char * const i2c2_groups[] = {
1943 static const char * const i2c3_groups[] = {
1948 static const char * const i2c4_groups[] = {
1952 static const char * const intc_ex_groups[] = {
1961 static const char * const mmc_groups[] = {
1968 static const char * const msiof0_groups[] = {
1977 static const char * const msiof1_groups[] = {
1986 static const char * const msiof2_groups[] = {
1995 static const char * const msiof3_groups[] = {
2004 static const char * const pwm0_groups[] = {
2009 static const char * const pwm1_groups[] = {
2014 static const char * const pwm2_groups[] = {
2019 static const char * const pwm3_groups[] = {
2024 static const char * const pwm4_groups[] = {
2029 static const char * const qspi0_groups[] = {
2035 static const char * const qspi1_groups[] = {
2041 static const char * const rpc_groups[] = {
2051 static const char * const scif_clk_groups[] = {
2056 static const char * const scif0_groups[] = {
2062 static const char * const scif1_groups[] = {
2069 static const char * const scif3_groups[] = {
2075 static const char * const scif4_groups[] = {
2081 static const char * const tmu_groups[] = {
2088 static const char * const vin0_groups[] = {
2098 static const char * const vin1_groups[] = {
2108 static const struct sh_pfc_function pinmux_functions[] = {
2109 SH_PFC_FUNCTION(avb0),
2110 SH_PFC_FUNCTION(canfd_clk),
2111 SH_PFC_FUNCTION(canfd0),
2112 SH_PFC_FUNCTION(canfd1),
2113 SH_PFC_FUNCTION(du),
2114 SH_PFC_FUNCTION(hscif0),
2115 SH_PFC_FUNCTION(hscif1),
2116 SH_PFC_FUNCTION(hscif2),
2117 SH_PFC_FUNCTION(hscif3),
2118 SH_PFC_FUNCTION(i2c0),
2119 SH_PFC_FUNCTION(i2c1),
2120 SH_PFC_FUNCTION(i2c2),
2121 SH_PFC_FUNCTION(i2c3),
2122 SH_PFC_FUNCTION(i2c4),
2123 SH_PFC_FUNCTION(intc_ex),
2124 SH_PFC_FUNCTION(mmc),
2125 SH_PFC_FUNCTION(msiof0),
2126 SH_PFC_FUNCTION(msiof1),
2127 SH_PFC_FUNCTION(msiof2),
2128 SH_PFC_FUNCTION(msiof3),
2129 SH_PFC_FUNCTION(pwm0),
2130 SH_PFC_FUNCTION(pwm1),
2131 SH_PFC_FUNCTION(pwm2),
2132 SH_PFC_FUNCTION(pwm3),
2133 SH_PFC_FUNCTION(pwm4),
2134 SH_PFC_FUNCTION(qspi0),
2135 SH_PFC_FUNCTION(qspi1),
2136 SH_PFC_FUNCTION(rpc),
2137 SH_PFC_FUNCTION(scif_clk),
2138 SH_PFC_FUNCTION(scif0),
2139 SH_PFC_FUNCTION(scif1),
2140 SH_PFC_FUNCTION(scif3),
2141 SH_PFC_FUNCTION(scif4),
2142 SH_PFC_FUNCTION(tmu),
2143 SH_PFC_FUNCTION(vin0),
2144 SH_PFC_FUNCTION(vin1),
2147 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2148 #define F_(x, y) FN_##y
2149 #define FM(x) FN_##x
2150 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
2161 GP_0_21_FN, GPSR0_21,
2162 GP_0_20_FN, GPSR0_20,
2163 GP_0_19_FN, GPSR0_19,
2164 GP_0_18_FN, GPSR0_18,
2165 GP_0_17_FN, GPSR0_17,
2166 GP_0_16_FN, GPSR0_16,
2167 GP_0_15_FN, GPSR0_15,
2168 GP_0_14_FN, GPSR0_14,
2169 GP_0_13_FN, GPSR0_13,
2170 GP_0_12_FN, GPSR0_12,
2171 GP_0_11_FN, GPSR0_11,
2172 GP_0_10_FN, GPSR0_10,
2182 GP_0_0_FN, GPSR0_0, ))
2184 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
2189 GP_1_27_FN, GPSR1_27,
2190 GP_1_26_FN, GPSR1_26,
2191 GP_1_25_FN, GPSR1_25,
2192 GP_1_24_FN, GPSR1_24,
2193 GP_1_23_FN, GPSR1_23,
2194 GP_1_22_FN, GPSR1_22,
2195 GP_1_21_FN, GPSR1_21,
2196 GP_1_20_FN, GPSR1_20,
2197 GP_1_19_FN, GPSR1_19,
2198 GP_1_18_FN, GPSR1_18,
2199 GP_1_17_FN, GPSR1_17,
2200 GP_1_16_FN, GPSR1_16,
2201 GP_1_15_FN, GPSR1_15,
2202 GP_1_14_FN, GPSR1_14,
2203 GP_1_13_FN, GPSR1_13,
2204 GP_1_12_FN, GPSR1_12,
2205 GP_1_11_FN, GPSR1_11,
2206 GP_1_10_FN, GPSR1_10,
2216 GP_1_0_FN, GPSR1_0, ))
2218 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
2234 GP_2_16_FN, GPSR2_16,
2235 GP_2_15_FN, GPSR2_15,
2236 GP_2_14_FN, GPSR2_14,
2237 GP_2_13_FN, GPSR2_13,
2238 GP_2_12_FN, GPSR2_12,
2239 GP_2_11_FN, GPSR2_11,
2240 GP_2_10_FN, GPSR2_10,
2250 GP_2_0_FN, GPSR2_0, ))
2252 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
2268 GP_3_16_FN, GPSR3_16,
2269 GP_3_15_FN, GPSR3_15,
2270 GP_3_14_FN, GPSR3_14,
2271 GP_3_13_FN, GPSR3_13,
2272 GP_3_12_FN, GPSR3_12,
2273 GP_3_11_FN, GPSR3_11,
2274 GP_3_10_FN, GPSR3_10,
2284 GP_3_0_FN, GPSR3_0, ))
2286 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
2318 GP_4_0_FN, GPSR4_0, ))
2320 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
2338 GP_5_14_FN, GPSR5_14,
2339 GP_5_13_FN, GPSR5_13,
2340 GP_5_12_FN, GPSR5_12,
2341 GP_5_11_FN, GPSR5_11,
2342 GP_5_10_FN, GPSR5_10,
2352 GP_5_0_FN, GPSR5_0, ))
2358 #define FM(x) FN_##x,
2359 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
2369 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
2379 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
2389 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
2399 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
2409 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
2419 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
2429 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
2439 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
2453 #define FM(x) FN_##x,
2454 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
2455 GROUP(4, 4, 4, 4, 4, 1, 1, 1, 1, 1, 1, 1,
2458 /* RESERVED 31, 30, 29, 28 */
2459 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2460 /* RESERVED 27, 26, 25, 24 */
2461 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2462 /* RESERVED 23, 22, 21, 20 */
2463 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2464 /* RESERVED 19, 18, 17, 16 */
2465 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2466 /* RESERVED 15, 14, 13, 12 */
2467 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2491 static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
2492 [POCCTRL0] = { 0xe6060380 },
2493 [POCCTRL1] = { 0xe6060384 },
2494 [POCCTRL2] = { 0xe6060388 },
2495 [TDSELCTRL] = { 0xe60603c0, },
2499 static int r8a77970_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
2502 int bit = pin & 0x1f;
2504 *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
2505 if (pin >= RCAR_GP_PIN(0, 0) && pin <= RCAR_GP_PIN(0, 21))
2507 if (pin >= RCAR_GP_PIN(2, 0) && pin <= RCAR_GP_PIN(2, 9))
2510 *pocctrl = pinmux_ioctrl_regs[POCCTRL1].reg;
2511 if (pin >= RCAR_GP_PIN(2, 10) && pin <= RCAR_GP_PIN(2, 16))
2513 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 16))
2519 static const struct pinmux_bias_reg pinmux_bias_regs[] = {
2520 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
2521 [ 0] = RCAR_GP_PIN(0, 0), /* DU_DR2 */
2522 [ 1] = RCAR_GP_PIN(0, 1), /* DU_DR3 */
2523 [ 2] = RCAR_GP_PIN(0, 2), /* DU_DR4 */
2524 [ 3] = RCAR_GP_PIN(0, 3), /* DU_DR5 */
2525 [ 4] = RCAR_GP_PIN(0, 4), /* DU_DR6 */
2526 [ 5] = RCAR_GP_PIN(0, 5), /* DU_DR7 */
2527 [ 6] = RCAR_GP_PIN(0, 6), /* DU_DG2 */
2528 [ 7] = RCAR_GP_PIN(0, 7), /* DU_DG3 */
2529 [ 8] = RCAR_GP_PIN(0, 8), /* DU_DG4 */
2530 [ 9] = RCAR_GP_PIN(0, 9), /* DU_DG5 */
2531 [10] = RCAR_GP_PIN(0, 10), /* DU_DG6 */
2532 [11] = RCAR_GP_PIN(0, 11), /* DU_DG7 */
2533 [12] = RCAR_GP_PIN(0, 12), /* DU_DB2 */
2534 [13] = RCAR_GP_PIN(0, 13), /* DU_DB3 */
2535 [14] = RCAR_GP_PIN(0, 14), /* DU_DB4 */
2536 [15] = RCAR_GP_PIN(0, 15), /* DU_DB5 */
2537 [16] = RCAR_GP_PIN(0, 16), /* DU_DB6 */
2538 [17] = RCAR_GP_PIN(0, 17), /* DU_DB7 */
2539 [18] = RCAR_GP_PIN(0, 18), /* DU_DOTCLKOUT */
2540 [19] = RCAR_GP_PIN(0, 19), /* DU_EXHSYNC/DU_HSYNC */
2541 [20] = RCAR_GP_PIN(0, 20), /* DU_EXVSYNC/DU_VSYNC */
2542 [21] = RCAR_GP_PIN(0, 21), /* DU_EXODDF/DU_ODDF/DISP/CDE */
2543 [22] = PIN_DU_DOTCLKIN, /* DU_DOTCLKIN */
2544 [23] = PIN_PRESETOUT_N, /* PRESETOUT# */
2545 [24] = PIN_EXTALR, /* EXTALR */
2546 [25] = PIN_FSCLKST_N, /* FSCLKST# */
2547 [26] = RCAR_GP_PIN(1, 0), /* IRQ0 */
2548 [27] = PIN_TRST_N, /* TRST# */
2549 [28] = PIN_TCK, /* TCK */
2550 [29] = PIN_TMS, /* TMS */
2551 [30] = PIN_TDI, /* TDI */
2552 [31] = RCAR_GP_PIN(2, 0), /* VI0_CLK */
2554 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
2555 [ 0] = RCAR_GP_PIN(2, 1), /* VI0_CLKENB */
2556 [ 1] = RCAR_GP_PIN(2, 2), /* VI0_HSYNC# */
2557 [ 2] = RCAR_GP_PIN(2, 3), /* VI0_VSYNC# */
2558 [ 3] = RCAR_GP_PIN(2, 4), /* VI0_DATA0 */
2559 [ 4] = RCAR_GP_PIN(2, 5), /* VI0_DATA1 */
2560 [ 5] = RCAR_GP_PIN(2, 6), /* VI0_DATA2 */
2561 [ 6] = RCAR_GP_PIN(2, 7), /* VI0_DATA3 */
2562 [ 7] = RCAR_GP_PIN(2, 8), /* VI0_DATA4 */
2563 [ 8] = RCAR_GP_PIN(2, 9), /* VI0_DATA5 */
2564 [ 9] = RCAR_GP_PIN(2, 10), /* VI0_DATA6 */
2565 [10] = RCAR_GP_PIN(2, 11), /* VI0_DATA7 */
2566 [11] = RCAR_GP_PIN(2, 12), /* VI0_DATA8 */
2567 [12] = RCAR_GP_PIN(2, 13), /* VI0_DATA9 */
2568 [13] = RCAR_GP_PIN(2, 14), /* VI0_DATA10 */
2569 [14] = RCAR_GP_PIN(2, 15), /* VI0_DATA11 */
2570 [15] = RCAR_GP_PIN(2, 16), /* VI0_FIELD */
2571 [16] = RCAR_GP_PIN(3, 0), /* VI1_CLK */
2572 [17] = RCAR_GP_PIN(3, 1), /* VI1_CLKENB */
2573 [18] = RCAR_GP_PIN(3, 2), /* VI1_HSYNC# */
2574 [19] = RCAR_GP_PIN(3, 3), /* VI1_VSYNC# */
2575 [20] = RCAR_GP_PIN(3, 4), /* VI1_DATA0 */
2576 [21] = RCAR_GP_PIN(3, 5), /* VI1_DATA1 */
2577 [22] = RCAR_GP_PIN(3, 6), /* VI1_DATA2 */
2578 [23] = RCAR_GP_PIN(3, 7), /* VI1_DATA3 */
2579 [24] = RCAR_GP_PIN(3, 8), /* VI1_DATA4 */
2580 [25] = RCAR_GP_PIN(3, 9), /* VI1_DATA5 */
2581 [26] = RCAR_GP_PIN(3, 10), /* VI1_DATA6 */
2582 [27] = RCAR_GP_PIN(3, 11), /* VI1_DATA7 */
2583 [28] = RCAR_GP_PIN(3, 12), /* VI1_DATA8 */
2584 [29] = RCAR_GP_PIN(3, 13), /* VI1_DATA9 */
2585 [30] = RCAR_GP_PIN(3, 14), /* VI1_DATA10 */
2586 [31] = RCAR_GP_PIN(3, 15), /* VI1_DATA11 */
2588 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
2589 [ 0] = RCAR_GP_PIN(3, 16), /* VI1_FIELD */
2590 [ 1] = RCAR_GP_PIN(4, 0), /* SCL0 */
2591 [ 2] = RCAR_GP_PIN(4, 1), /* SDA0 */
2592 [ 3] = RCAR_GP_PIN(4, 2), /* SCL1 */
2593 [ 4] = RCAR_GP_PIN(4, 3), /* SDA1 */
2594 [ 5] = RCAR_GP_PIN(4, 4), /* SCL2 */
2595 [ 6] = RCAR_GP_PIN(4, 5), /* SDA2 */
2596 [ 7] = RCAR_GP_PIN(1, 1), /* AVB0_RX_CTL */
2597 [ 8] = RCAR_GP_PIN(1, 2), /* AVB0_RXC */
2598 [ 9] = RCAR_GP_PIN(1, 3), /* AVB0_RD0 */
2599 [10] = RCAR_GP_PIN(1, 4), /* AVB0_RD1 */
2600 [11] = RCAR_GP_PIN(1, 5), /* AVB0_RD2 */
2601 [12] = RCAR_GP_PIN(1, 6), /* AVB0_RD3 */
2602 [13] = RCAR_GP_PIN(1, 7), /* AVB0_TX_CTL */
2603 [14] = RCAR_GP_PIN(1, 8), /* AVB0_TXC */
2604 [15] = RCAR_GP_PIN(1, 9), /* AVB0_TD0 */
2605 [16] = RCAR_GP_PIN(1, 10), /* AVB0_TD1 */
2606 [17] = RCAR_GP_PIN(1, 11), /* AVB0_TD2 */
2607 [18] = RCAR_GP_PIN(1, 12), /* AVB0_TD3 */
2608 [19] = RCAR_GP_PIN(1, 13), /* AVB0_TXCREFCLK */
2609 [20] = RCAR_GP_PIN(1, 14), /* AVB0_MDIO */
2610 [21] = RCAR_GP_PIN(1, 15), /* AVB0_MDC */
2611 [22] = RCAR_GP_PIN(1, 16), /* AVB0_MAGIC */
2612 [23] = RCAR_GP_PIN(1, 17), /* AVB0_PHY_INT */
2613 [24] = RCAR_GP_PIN(1, 18), /* AVB0_LINK */
2614 [25] = RCAR_GP_PIN(1, 19), /* AVB0_AVTP_MATCH */
2615 [26] = RCAR_GP_PIN(1, 20), /* AVB0_AVTP_CAPTURE */
2616 [27] = RCAR_GP_PIN(1, 21), /* CANFD0_TX_A */
2617 [28] = RCAR_GP_PIN(1, 22), /* CANFD0_RX_A */
2618 [29] = RCAR_GP_PIN(1, 23), /* CANFD1_TX */
2619 [30] = RCAR_GP_PIN(1, 24), /* CANFD1_RX */
2620 [31] = RCAR_GP_PIN(1, 25), /* CANFD_CLK */
2622 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
2623 [ 0] = RCAR_GP_PIN(5, 0), /* QSPI0_SPCLK */
2624 [ 1] = RCAR_GP_PIN(5, 1), /* QSPI0_MOSI_IO0 */
2625 [ 2] = RCAR_GP_PIN(5, 2), /* QSPI0_MISO_IO1 */
2626 [ 3] = RCAR_GP_PIN(5, 3), /* QSPI0_IO2 */
2627 [ 4] = RCAR_GP_PIN(5, 4), /* QSPI0_IO3 */
2628 [ 5] = RCAR_GP_PIN(5, 5), /* QSPI0_SSL */
2629 [ 6] = RCAR_GP_PIN(5, 6), /* QSPI1_SPCLK */
2630 [ 7] = RCAR_GP_PIN(5, 7), /* QSPI1_MOSI_IO0 */
2631 [ 8] = RCAR_GP_PIN(5, 8), /* QSPI1_MISO_IO1 */
2632 [ 9] = RCAR_GP_PIN(5, 9), /* QSPI1_IO2 */
2633 [10] = RCAR_GP_PIN(5, 10), /* QSPI1_IO3 */
2634 [11] = RCAR_GP_PIN(5, 11), /* QSPI1_SSL */
2635 [12] = RCAR_GP_PIN(5, 12), /* RPC_RESET# */
2636 [13] = RCAR_GP_PIN(5, 13), /* RPC_WP# */
2637 [14] = RCAR_GP_PIN(5, 14), /* RPC_INT# */
2638 [15] = RCAR_GP_PIN(1, 26), /* DIGRF_CLKIN */
2639 [16] = RCAR_GP_PIN(1, 27), /* DIGRF_CLKOUT */
2640 [17] = SH_PFC_PIN_NONE,
2641 [18] = SH_PFC_PIN_NONE,
2642 [19] = SH_PFC_PIN_NONE,
2643 [20] = SH_PFC_PIN_NONE,
2644 [21] = SH_PFC_PIN_NONE,
2645 [22] = SH_PFC_PIN_NONE,
2646 [23] = SH_PFC_PIN_NONE,
2647 [24] = SH_PFC_PIN_NONE,
2648 [25] = SH_PFC_PIN_NONE,
2649 [26] = SH_PFC_PIN_NONE,
2650 [27] = SH_PFC_PIN_NONE,
2651 [28] = SH_PFC_PIN_NONE,
2652 [29] = SH_PFC_PIN_NONE,
2653 [30] = SH_PFC_PIN_NONE,
2654 [31] = SH_PFC_PIN_NONE,
2659 static const struct sh_pfc_soc_operations pinmux_ops = {
2660 .pin_to_pocctrl = r8a77970_pin_to_pocctrl,
2661 .get_bias = rcar_pinmux_get_bias,
2662 .set_bias = rcar_pinmux_set_bias,
2665 const struct sh_pfc_soc_info r8a77970_pinmux_info = {
2666 .name = "r8a77970_pfc",
2668 .unlock_reg = 0xe6060000, /* PMMR */
2670 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2672 .pins = pinmux_pins,
2673 .nr_pins = ARRAY_SIZE(pinmux_pins),
2674 .groups = pinmux_groups,
2675 .nr_groups = ARRAY_SIZE(pinmux_groups),
2676 .functions = pinmux_functions,
2677 .nr_functions = ARRAY_SIZE(pinmux_functions),
2679 .cfg_regs = pinmux_config_regs,
2680 .bias_regs = pinmux_bias_regs,
2681 .ioctrl_regs = pinmux_ioctrl_regs,
2683 .pinmux_data = pinmux_data,
2684 .pinmux_data_size = ARRAY_SIZE(pinmux_data),