1 # SPDX-License-Identifier: GPL-2.0
5 select ARCH_32BIT_OFF_T if !64BIT
6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
8 select ARCH_HAS_FORTIFY_SOURCE
10 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
11 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
12 select ARCH_HAS_STRNCPY_FROM_USER
13 select ARCH_HAS_STRNLEN_USER
14 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
15 select ARCH_HAS_UBSAN_SANITIZE_ALL
16 select ARCH_HAS_GCOV_PROFILE_ALL
17 select ARCH_KEEP_MEMBLOCK
18 select ARCH_SUPPORTS_UPROBES
19 select ARCH_USE_BUILTIN_BSWAP
20 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
21 select ARCH_USE_MEMTEST
22 select ARCH_USE_QUEUED_RWLOCKS
23 select ARCH_USE_QUEUED_SPINLOCKS
24 select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
25 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
26 select ARCH_WANT_IPC_PARSE_VERSION
27 select ARCH_WANT_LD_ORPHAN_WARN
28 select BUILDTIME_TABLE_SORT
29 select CLONE_BACKWARDS
30 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
31 select CPU_PM if CPU_IDLE
32 select GENERIC_ATOMIC64 if !64BIT
33 select GENERIC_CMOS_UPDATE
34 select GENERIC_CPU_AUTOPROBE
35 select GENERIC_FIND_FIRST_BIT
36 select GENERIC_GETTIMEOFDAY
38 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
40 select GENERIC_ISA_DMA if EISA
41 select GENERIC_LIB_ASHLDI3
42 select GENERIC_LIB_ASHRDI3
43 select GENERIC_LIB_CMPDI2
44 select GENERIC_LIB_LSHRDI3
45 select GENERIC_LIB_UCMPDI2
46 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
47 select GENERIC_SMP_IDLE_THREAD
48 select GENERIC_TIME_VSYSCALL
49 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
50 select HAVE_ARCH_COMPILER_H
51 select HAVE_ARCH_JUMP_LABEL
52 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
53 select HAVE_ARCH_MMAP_RND_BITS if MMU
54 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
55 select HAVE_ARCH_SECCOMP_FILTER
56 select HAVE_ARCH_TRACEHOOK
57 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
58 select HAVE_ASM_MODVERSIONS
59 select HAVE_CONTEXT_TRACKING
61 select HAVE_C_RECORDMCOUNT
62 select HAVE_DEBUG_KMEMLEAK
63 select HAVE_DEBUG_STACKOVERFLOW
64 select HAVE_DMA_CONTIGUOUS
65 select HAVE_DYNAMIC_FTRACE
66 select HAVE_EBPF_JIT if !CPU_MICROMIPS && \
67 !CPU_DADDI_WORKAROUNDS && \
68 !CPU_R4000_WORKAROUNDS && \
69 !CPU_R4400_WORKAROUNDS
70 select HAVE_EXIT_THREAD
72 select HAVE_FTRACE_MCOUNT_RECORD
73 select HAVE_FUNCTION_GRAPH_TRACER
74 select HAVE_FUNCTION_TRACER
75 select HAVE_GCC_PLUGINS
76 select HAVE_GENERIC_VDSO
77 select HAVE_IOREMAP_PROT
78 select HAVE_IRQ_EXIT_ON_IRQ_STACK
79 select HAVE_IRQ_TIME_ACCOUNTING
81 select HAVE_KRETPROBES
82 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
83 select HAVE_MOD_ARCH_SPECIFIC
85 select HAVE_PERF_EVENTS
87 select HAVE_PERF_USER_STACK_DUMP
88 select HAVE_REGS_AND_STACK_ACCESS_API
90 select HAVE_SPARSE_SYSCALL_NR
91 select HAVE_STACKPROTECTOR
92 select HAVE_SYSCALL_TRACEPOINTS
93 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
94 select IRQ_FORCED_THREADING
96 select MODULES_USE_ELF_REL if MODULES
97 select MODULES_USE_ELF_RELA if MODULES && 64BIT
98 select PERF_USE_VMALLOC
99 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
101 select SYSCTL_EXCEPTION_TRACE
102 select TRACE_IRQFLAGS_SUPPORT
104 select ARCH_HAS_ELFCORE_COMPAT
106 config MIPS_FIXUP_BIGPHYS_ADDR
114 select SYS_SUPPORTS_32BIT_KERNEL
115 select SYS_SUPPORTS_LITTLE_ENDIAN
116 select SYS_SUPPORTS_ZBOOT
117 select DMA_NONCOHERENT
118 select ARCH_HAS_SYNC_DMA_FOR_CPU
123 select GENERIC_IRQ_CHIP
124 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
126 select CPU_SUPPORTS_CPUFREQ
127 select MIPS_EXTERNAL_TIMER
129 menu "Machine selection"
133 default MIPS_GENERIC_KERNEL
135 config MIPS_GENERIC_KERNEL
136 bool "Generic board-agnostic MIPS kernel"
137 select ARCH_HAS_SETUP_DMA_OPS
142 select CLKSRC_MIPS_GIC
144 select CPU_MIPSR2_IRQ_EI
145 select CPU_MIPSR2_IRQ_VI
147 select DMA_NONCOHERENT
150 select MIPS_AUTO_PFN_OFFSET
151 select MIPS_CPU_SCACHE
153 select MIPS_L1_CACHE_SHIFT_7
154 select NO_EXCEPT_FILL
155 select PCI_DRIVERS_GENERIC
158 select SYS_HAS_CPU_MIPS32_R1
159 select SYS_HAS_CPU_MIPS32_R2
160 select SYS_HAS_CPU_MIPS32_R6
161 select SYS_HAS_CPU_MIPS64_R1
162 select SYS_HAS_CPU_MIPS64_R2
163 select SYS_HAS_CPU_MIPS64_R6
164 select SYS_SUPPORTS_32BIT_KERNEL
165 select SYS_SUPPORTS_64BIT_KERNEL
166 select SYS_SUPPORTS_BIG_ENDIAN
167 select SYS_SUPPORTS_HIGHMEM
168 select SYS_SUPPORTS_LITTLE_ENDIAN
169 select SYS_SUPPORTS_MICROMIPS
170 select SYS_SUPPORTS_MIPS16
171 select SYS_SUPPORTS_MIPS_CPS
172 select SYS_SUPPORTS_MULTITHREADING
173 select SYS_SUPPORTS_RELOCATABLE
174 select SYS_SUPPORTS_SMARTMIPS
175 select SYS_SUPPORTS_ZBOOT
177 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
178 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
179 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
180 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
181 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
182 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
185 Select this to build a kernel which aims to support multiple boards,
186 generally using a flattened device tree passed from the bootloader
187 using the boot protocol defined in the UHI (Unified Hosting
188 Interface) specification.
191 bool "Alchemy processor based machines"
192 select PHYS_ADDR_T_64BIT
196 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
197 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
198 select SYS_HAS_CPU_MIPS32_R1
199 select SYS_SUPPORTS_32BIT_KERNEL
200 select SYS_SUPPORTS_APM_EMULATION
202 select SYS_SUPPORTS_ZBOOT
206 bool "Texas Instruments AR7"
209 select DMA_NONCOHERENT
213 select NO_EXCEPT_FILL
215 select SYS_HAS_CPU_MIPS32_R1
216 select SYS_HAS_EARLY_PRINTK
217 select SYS_SUPPORTS_32BIT_KERNEL
218 select SYS_SUPPORTS_LITTLE_ENDIAN
219 select SYS_SUPPORTS_MIPS16
220 select SYS_SUPPORTS_ZBOOT_UART16550
224 Support for the Texas Instruments AR7 System-on-a-Chip
225 family: TNETD7100, 7200 and 7300.
228 bool "Atheros AR231x/AR531x SoC support"
231 select DMA_NONCOHERENT
234 select SYS_HAS_CPU_MIPS32_R1
235 select SYS_SUPPORTS_BIG_ENDIAN
236 select SYS_SUPPORTS_32BIT_KERNEL
237 select SYS_HAS_EARLY_PRINTK
239 Support for Atheros AR231x and Atheros AR531x based boards
242 bool "Atheros AR71XX/AR724X/AR913X based boards"
243 select ARCH_HAS_RESET_CONTROLLER
247 select DMA_NONCOHERENT
252 select SYS_HAS_CPU_MIPS32_R2
253 select SYS_HAS_EARLY_PRINTK
254 select SYS_SUPPORTS_32BIT_KERNEL
255 select SYS_SUPPORTS_BIG_ENDIAN
256 select SYS_SUPPORTS_MIPS16
257 select SYS_SUPPORTS_ZBOOT_UART_PROM
259 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
261 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
264 bool "Broadcom Generic BMIPS kernel"
265 select ARCH_HAS_RESET_CONTROLLER
266 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
267 select ARCH_HAS_PHYS_TO_DMA
269 select NO_EXCEPT_FILL
275 select BCM6345_L1_IRQ
276 select BCM7038_L1_IRQ
277 select BCM7120_L2_IRQ
278 select BRCMSTB_L2_IRQ
280 select DMA_NONCOHERENT
281 select SYS_SUPPORTS_32BIT_KERNEL
282 select SYS_SUPPORTS_LITTLE_ENDIAN
283 select SYS_SUPPORTS_BIG_ENDIAN
284 select SYS_SUPPORTS_HIGHMEM
285 select SYS_HAS_CPU_BMIPS32_3300
286 select SYS_HAS_CPU_BMIPS4350
287 select SYS_HAS_CPU_BMIPS4380
288 select SYS_HAS_CPU_BMIPS5000
290 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
291 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
292 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
293 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
294 select HARDIRQS_SW_RESEND
296 select PCI_DRIVERS_GENERIC
298 Build a generic DT-based kernel image that boots on select
299 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
300 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
301 must be set appropriately for your board.
304 bool "Broadcom BCM47XX based boards"
308 select DMA_NONCOHERENT
311 select SYS_HAS_CPU_MIPS32_R1
312 select NO_EXCEPT_FILL
313 select SYS_SUPPORTS_32BIT_KERNEL
314 select SYS_SUPPORTS_LITTLE_ENDIAN
315 select SYS_SUPPORTS_MIPS16
316 select SYS_SUPPORTS_ZBOOT
317 select SYS_HAS_EARLY_PRINTK
318 select USE_GENERIC_EARLY_PRINTK_8250
320 select LEDS_GPIO_REGISTER
323 select BCM47XX_SSB if !BCM47XX_BCMA
325 Support for BCM47XX based boards
328 bool "Broadcom BCM63XX based boards"
333 select DMA_NONCOHERENT
335 select SYS_SUPPORTS_32BIT_KERNEL
336 select SYS_SUPPORTS_BIG_ENDIAN
337 select SYS_HAS_EARLY_PRINTK
338 select SYS_HAS_CPU_BMIPS32_3300
339 select SYS_HAS_CPU_BMIPS4350
340 select SYS_HAS_CPU_BMIPS4380
343 select MIPS_L1_CACHE_SHIFT_4
344 select HAVE_LEGACY_CLK
346 Support for BCM63XX based boards
353 select DMA_NONCOHERENT
359 select PCI_GT64XXX_PCI0
360 select SYS_HAS_CPU_NEVADA
361 select SYS_HAS_EARLY_PRINTK
362 select SYS_SUPPORTS_32BIT_KERNEL
363 select SYS_SUPPORTS_64BIT_KERNEL
364 select SYS_SUPPORTS_LITTLE_ENDIAN
365 select USE_GENERIC_EARLY_PRINTK_8250
367 config MACH_DECSTATION
371 select CEVT_R4K if CPU_R4X00
373 select CSRC_R4K if CPU_R4X00
374 select CPU_DADDI_WORKAROUNDS if 64BIT
375 select CPU_R4000_WORKAROUNDS if 64BIT
376 select CPU_R4400_WORKAROUNDS if 64BIT
377 select DMA_NONCOHERENT
380 select SYS_HAS_CPU_R3000
381 select SYS_HAS_CPU_R4X00
382 select SYS_SUPPORTS_32BIT_KERNEL
383 select SYS_SUPPORTS_64BIT_KERNEL
384 select SYS_SUPPORTS_LITTLE_ENDIAN
385 select SYS_SUPPORTS_128HZ
386 select SYS_SUPPORTS_256HZ
387 select SYS_SUPPORTS_1024HZ
388 select MIPS_L1_CACHE_SHIFT_4
390 This enables support for DEC's MIPS based workstations. For details
391 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
392 DECstation porting pages on <http://decstation.unix-ag.org/>.
394 If you have one of the following DECstation Models you definitely
395 want to choose R4xx0 for the CPU Type:
402 otherwise choose R3000.
405 bool "Jazz family of machines"
408 select ARCH_MIGHT_HAVE_PC_PARPORT
409 select ARCH_MIGHT_HAVE_PC_SERIO
413 select ARCH_MAY_HAVE_PC_FDC
416 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
417 select GENERIC_ISA_DMA
418 select HAVE_PCSPKR_PLATFORM
423 select SYS_HAS_CPU_R4X00
424 select SYS_SUPPORTS_32BIT_KERNEL
425 select SYS_SUPPORTS_64BIT_KERNEL
426 select SYS_SUPPORTS_100HZ
427 select SYS_SUPPORTS_LITTLE_ENDIAN
429 This a family of machines based on the MIPS R4030 chipset which was
430 used by several vendors to build RISC/os and Windows NT workstations.
431 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
432 Olivetti M700-10 workstations.
434 config MACH_INGENIC_SOC
435 bool "Ingenic SoC based machines"
438 select SYS_SUPPORTS_ZBOOT_UART16550
439 select CPU_SUPPORTS_CPUFREQ
440 select MIPS_EXTERNAL_TIMER
443 bool "Lantiq based platforms"
444 select DMA_NONCOHERENT
448 select SYS_HAS_CPU_MIPS32_R1
449 select SYS_HAS_CPU_MIPS32_R2
450 select SYS_SUPPORTS_BIG_ENDIAN
451 select SYS_SUPPORTS_32BIT_KERNEL
452 select SYS_SUPPORTS_MIPS16
453 select SYS_SUPPORTS_MULTITHREADING
454 select SYS_SUPPORTS_VPE_LOADER
455 select SYS_HAS_EARLY_PRINTK
459 select HAVE_LEGACY_CLK
462 select PINCTRL_LANTIQ
463 select ARCH_HAS_RESET_CONTROLLER
464 select RESET_CONTROLLER
466 config MACH_LOONGSON32
467 bool "Loongson 32-bit family of machines"
468 select SYS_SUPPORTS_ZBOOT
470 This enables support for the Loongson-1 family of machines.
472 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
473 the Institute of Computing Technology (ICT), Chinese Academy of
476 config MACH_LOONGSON2EF
477 bool "Loongson-2E/F family of machines"
478 select SYS_SUPPORTS_ZBOOT
480 This enables the support of early Loongson-2E/F family of machines.
482 config MACH_LOONGSON64
483 bool "Loongson 64-bit family of machines"
484 select ARCH_SPARSEMEM_ENABLE
485 select ARCH_MIGHT_HAVE_PC_PARPORT
486 select ARCH_MIGHT_HAVE_PC_SERIO
487 select GENERIC_ISA_DMA_SUPPORT_BROKEN
497 select NO_EXCEPT_FILL
498 select NR_CPUS_DEFAULT_64
499 select USE_GENERIC_EARLY_PRINTK_8250
500 select PCI_DRIVERS_GENERIC
501 select SYS_HAS_CPU_LOONGSON64
502 select SYS_HAS_EARLY_PRINTK
503 select SYS_SUPPORTS_SMP
504 select SYS_SUPPORTS_HOTPLUG_CPU
505 select SYS_SUPPORTS_NUMA
506 select SYS_SUPPORTS_64BIT_KERNEL
507 select SYS_SUPPORTS_HIGHMEM
508 select SYS_SUPPORTS_LITTLE_ENDIAN
509 select SYS_SUPPORTS_ZBOOT
510 select SYS_SUPPORTS_RELOCATABLE
515 select PCI_HOST_GENERIC
517 This enables the support of Loongson-2/3 family of machines.
519 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
520 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
521 and Loongson-2F which will be removed), developed by the Institute
522 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
525 bool "MIPS Malta board"
526 select ARCH_MAY_HAVE_PC_FDC
527 select ARCH_MIGHT_HAVE_PC_PARPORT
528 select ARCH_MIGHT_HAVE_PC_SERIO
533 select CLKSRC_MIPS_GIC
536 select DMA_NONCOHERENT
537 select GENERIC_ISA_DMA
538 select HAVE_PCSPKR_PLATFORM
544 select MIPS_CPU_SCACHE
546 select MIPS_L1_CACHE_SHIFT_6
548 select PCI_GT64XXX_PCI0
551 select SYS_HAS_CPU_MIPS32_R1
552 select SYS_HAS_CPU_MIPS32_R2
553 select SYS_HAS_CPU_MIPS32_R3_5
554 select SYS_HAS_CPU_MIPS32_R5
555 select SYS_HAS_CPU_MIPS32_R6
556 select SYS_HAS_CPU_MIPS64_R1
557 select SYS_HAS_CPU_MIPS64_R2
558 select SYS_HAS_CPU_MIPS64_R6
559 select SYS_HAS_CPU_NEVADA
560 select SYS_HAS_CPU_RM7000
561 select SYS_SUPPORTS_32BIT_KERNEL
562 select SYS_SUPPORTS_64BIT_KERNEL
563 select SYS_SUPPORTS_BIG_ENDIAN
564 select SYS_SUPPORTS_HIGHMEM
565 select SYS_SUPPORTS_LITTLE_ENDIAN
566 select SYS_SUPPORTS_MICROMIPS
567 select SYS_SUPPORTS_MIPS16
568 select SYS_SUPPORTS_MIPS_CMP
569 select SYS_SUPPORTS_MIPS_CPS
570 select SYS_SUPPORTS_MULTITHREADING
571 select SYS_SUPPORTS_RELOCATABLE
572 select SYS_SUPPORTS_SMARTMIPS
573 select SYS_SUPPORTS_VPE_LOADER
574 select SYS_SUPPORTS_ZBOOT
576 select WAR_ICACHE_REFILLS
577 select ZONE_DMA32 if 64BIT
579 This enables support for the MIPS Technologies Malta evaluation
583 bool "Microchip PIC32 Family"
585 This enables support for the Microchip PIC32 family of platforms.
587 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
591 bool "NEC VR4100 series based machines"
594 select SYS_HAS_CPU_VR41XX
595 select SYS_SUPPORTS_MIPS16
598 config MACH_NINTENDO64
599 bool "Nintendo 64 console"
602 select SYS_HAS_CPU_R4300
603 select SYS_SUPPORTS_BIG_ENDIAN
604 select SYS_SUPPORTS_ZBOOT
605 select SYS_SUPPORTS_32BIT_KERNEL
606 select SYS_SUPPORTS_64BIT_KERNEL
607 select DMA_NONCOHERENT
611 bool "Ralink based machines"
616 select DMA_NONCOHERENT
619 select SYS_HAS_CPU_MIPS32_R1
620 select SYS_HAS_CPU_MIPS32_R2
621 select SYS_SUPPORTS_32BIT_KERNEL
622 select SYS_SUPPORTS_LITTLE_ENDIAN
623 select SYS_SUPPORTS_MIPS16
624 select SYS_SUPPORTS_ZBOOT
625 select SYS_HAS_EARLY_PRINTK
626 select ARCH_HAS_RESET_CONTROLLER
627 select RESET_CONTROLLER
629 config MACH_REALTEK_RTL
630 bool "Realtek RTL838x/RTL839x based machines"
632 select DMA_NONCOHERENT
636 select SYS_HAS_CPU_MIPS32_R1
637 select SYS_HAS_CPU_MIPS32_R2
638 select SYS_SUPPORTS_BIG_ENDIAN
639 select SYS_SUPPORTS_32BIT_KERNEL
640 select SYS_SUPPORTS_MIPS16
641 select SYS_SUPPORTS_MULTITHREADING
642 select SYS_SUPPORTS_VPE_LOADER
643 select SYS_HAS_EARLY_PRINTK
644 select SYS_HAS_EARLY_PRINTK_8250
645 select USE_GENERIC_EARLY_PRINTK_8250
651 bool "SGI IP22 (Indy/Indigo2)"
656 select ARCH_MIGHT_HAVE_PC_SERIO
660 select DEFAULT_SGI_PARTITION
661 select DMA_NONCOHERENT
665 select IP22_CPU_SCACHE
667 select GENERIC_ISA_DMA_SUPPORT_BROKEN
669 select SGI_HAS_INDYDOG
675 select SYS_HAS_CPU_R4X00
676 select SYS_HAS_CPU_R5000
677 select SYS_HAS_EARLY_PRINTK
678 select SYS_SUPPORTS_32BIT_KERNEL
679 select SYS_SUPPORTS_64BIT_KERNEL
680 select SYS_SUPPORTS_BIG_ENDIAN
681 select WAR_R4600_V1_INDEX_ICACHEOP
682 select WAR_R4600_V1_HIT_CACHEOP
683 select WAR_R4600_V2_HIT_CACHEOP
684 select MIPS_L1_CACHE_SHIFT_7
686 This are the SGI Indy, Challenge S and Indigo2, as well as certain
687 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
688 that runs on these, say Y here.
691 bool "SGI IP27 (Origin200/2000)"
692 select ARCH_HAS_PHYS_TO_DMA
693 select ARCH_SPARSEMEM_ENABLE
696 select ARC_CMDLINE_ONLY
698 select DEFAULT_SGI_PARTITION
700 select SYS_HAS_EARLY_PRINTK
703 select IRQ_DOMAIN_HIERARCHY
704 select NR_CPUS_DEFAULT_64
705 select PCI_DRIVERS_GENERIC
706 select PCI_XTALK_BRIDGE
707 select SYS_HAS_CPU_R10000
708 select SYS_SUPPORTS_64BIT_KERNEL
709 select SYS_SUPPORTS_BIG_ENDIAN
710 select SYS_SUPPORTS_NUMA
711 select SYS_SUPPORTS_SMP
712 select WAR_R10000_LLSC
713 select MIPS_L1_CACHE_SHIFT_7
716 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
717 workstations. To compile a Linux kernel that runs on these, say Y
721 bool "SGI IP28 (Indigo2 R10k)"
726 select ARCH_MIGHT_HAVE_PC_SERIO
730 select DEFAULT_SGI_PARTITION
731 select DMA_NONCOHERENT
732 select GENERIC_ISA_DMA_SUPPORT_BROKEN
738 select SGI_HAS_INDYDOG
744 select SYS_HAS_CPU_R10000
745 select SYS_HAS_EARLY_PRINTK
746 select SYS_SUPPORTS_64BIT_KERNEL
747 select SYS_SUPPORTS_BIG_ENDIAN
748 select WAR_R10000_LLSC
749 select MIPS_L1_CACHE_SHIFT_7
751 This is the SGI Indigo2 with R10000 processor. To compile a Linux
752 kernel that runs on these, say Y here.
755 bool "SGI IP30 (Octane/Octane2)"
756 select ARCH_HAS_PHYS_TO_DMA
763 select SYNC_R4K if SMP
767 select IRQ_DOMAIN_HIERARCHY
768 select NR_CPUS_DEFAULT_2
769 select PCI_DRIVERS_GENERIC
770 select PCI_XTALK_BRIDGE
771 select SYS_HAS_EARLY_PRINTK
772 select SYS_HAS_CPU_R10000
773 select SYS_SUPPORTS_64BIT_KERNEL
774 select SYS_SUPPORTS_BIG_ENDIAN
775 select SYS_SUPPORTS_SMP
776 select WAR_R10000_LLSC
777 select MIPS_L1_CACHE_SHIFT_7
780 These are the SGI Octane and Octane2 graphics workstations. To
781 compile a Linux kernel that runs on these, say Y here.
787 select ARCH_HAS_PHYS_TO_DMA
793 select DMA_NONCOHERENT
796 select R5000_CPU_SCACHE
797 select RM7000_CPU_SCACHE
798 select SYS_HAS_CPU_R5000
799 select SYS_HAS_CPU_R10000 if BROKEN
800 select SYS_HAS_CPU_RM7000
801 select SYS_HAS_CPU_NEVADA
802 select SYS_SUPPORTS_64BIT_KERNEL
803 select SYS_SUPPORTS_BIG_ENDIAN
804 select WAR_ICACHE_REFILLS
806 If you want this kernel to run on SGI O2 workstation, say Y here.
809 bool "Sibyte BCM91120C-CRhine"
811 select SIBYTE_BCM1120
813 select SYS_HAS_CPU_SB1
814 select SYS_SUPPORTS_BIG_ENDIAN
815 select SYS_SUPPORTS_LITTLE_ENDIAN
818 bool "Sibyte BCM91120x-Carmel"
820 select SIBYTE_BCM1120
822 select SYS_HAS_CPU_SB1
823 select SYS_SUPPORTS_BIG_ENDIAN
824 select SYS_SUPPORTS_LITTLE_ENDIAN
827 bool "Sibyte BCM91125C-CRhone"
829 select SIBYTE_BCM1125
831 select SYS_HAS_CPU_SB1
832 select SYS_SUPPORTS_BIG_ENDIAN
833 select SYS_SUPPORTS_HIGHMEM
834 select SYS_SUPPORTS_LITTLE_ENDIAN
837 bool "Sibyte BCM91125E-Rhone"
839 select SIBYTE_BCM1125H
841 select SYS_HAS_CPU_SB1
842 select SYS_SUPPORTS_BIG_ENDIAN
843 select SYS_SUPPORTS_LITTLE_ENDIAN
846 bool "Sibyte BCM91250A-SWARM"
848 select HAVE_PATA_PLATFORM
851 select SYS_HAS_CPU_SB1
852 select SYS_SUPPORTS_BIG_ENDIAN
853 select SYS_SUPPORTS_HIGHMEM
854 select SYS_SUPPORTS_LITTLE_ENDIAN
855 select ZONE_DMA32 if 64BIT
856 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
858 config SIBYTE_LITTLESUR
859 bool "Sibyte BCM91250C2-LittleSur"
861 select HAVE_PATA_PLATFORM
864 select SYS_HAS_CPU_SB1
865 select SYS_SUPPORTS_BIG_ENDIAN
866 select SYS_SUPPORTS_HIGHMEM
867 select SYS_SUPPORTS_LITTLE_ENDIAN
868 select ZONE_DMA32 if 64BIT
870 config SIBYTE_SENTOSA
871 bool "Sibyte BCM91250E-Sentosa"
875 select SYS_HAS_CPU_SB1
876 select SYS_SUPPORTS_BIG_ENDIAN
877 select SYS_SUPPORTS_LITTLE_ENDIAN
878 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
881 bool "Sibyte BCM91480B-BigSur"
883 select NR_CPUS_DEFAULT_4
884 select SIBYTE_BCM1x80
886 select SYS_HAS_CPU_SB1
887 select SYS_SUPPORTS_BIG_ENDIAN
888 select SYS_SUPPORTS_HIGHMEM
889 select SYS_SUPPORTS_LITTLE_ENDIAN
890 select ZONE_DMA32 if 64BIT
891 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
894 bool "SNI RM200/300/400"
897 select FW_ARC if CPU_LITTLE_ENDIAN
898 select FW_ARC32 if CPU_LITTLE_ENDIAN
899 select FW_SNIPROM if CPU_BIG_ENDIAN
900 select ARCH_MAY_HAVE_PC_FDC
901 select ARCH_MIGHT_HAVE_PC_PARPORT
902 select ARCH_MIGHT_HAVE_PC_SERIO
906 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
907 select DMA_NONCOHERENT
908 select GENERIC_ISA_DMA
910 select HAVE_PCSPKR_PLATFORM
916 select MIPS_L1_CACHE_SHIFT_6
917 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
918 select SYS_HAS_CPU_R4X00
919 select SYS_HAS_CPU_R5000
920 select SYS_HAS_CPU_R10000
921 select R5000_CPU_SCACHE
922 select SYS_HAS_EARLY_PRINTK
923 select SYS_SUPPORTS_32BIT_KERNEL
924 select SYS_SUPPORTS_64BIT_KERNEL
925 select SYS_SUPPORTS_BIG_ENDIAN
926 select SYS_SUPPORTS_HIGHMEM
927 select SYS_SUPPORTS_LITTLE_ENDIAN
928 select WAR_R4600_V2_HIT_CACHEOP
930 The SNI RM200/300/400 are MIPS-based machines manufactured by
931 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
932 Technology and now in turn merged with Fujitsu. Say Y here to
933 support this machine type.
936 bool "Toshiba TX39 series based machines"
939 bool "Toshiba TX49 series based machines"
940 select WAR_TX49XX_ICACHE_INDEX_INV
942 config MIKROTIK_RB532
943 bool "Mikrotik RB532 boards"
946 select DMA_NONCOHERENT
949 select SYS_HAS_CPU_MIPS32_R1
950 select SYS_SUPPORTS_32BIT_KERNEL
951 select SYS_SUPPORTS_LITTLE_ENDIAN
955 select MIPS_L1_CACHE_SHIFT_4
957 Support the Mikrotik(tm) RouterBoard 532 series,
958 based on the IDT RC32434 SoC.
960 config CAVIUM_OCTEON_SOC
961 bool "Cavium Networks Octeon SoC based boards"
963 select ARCH_HAS_PHYS_TO_DMA
965 select PHYS_ADDR_T_64BIT
966 select SYS_SUPPORTS_64BIT_KERNEL
967 select SYS_SUPPORTS_BIG_ENDIAN
969 select EDAC_ATOMIC_SCRUB
970 select SYS_SUPPORTS_LITTLE_ENDIAN
971 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
972 select SYS_HAS_EARLY_PRINTK
973 select SYS_HAS_CPU_CAVIUM_OCTEON
975 select HAVE_PLAT_DELAY
976 select HAVE_PLAT_FW_INIT_CMDLINE
977 select HAVE_PLAT_MEMCPY
981 select ARCH_SPARSEMEM_ENABLE
982 select SYS_SUPPORTS_SMP
983 select NR_CPUS_DEFAULT_64
984 select MIPS_NR_CPU_NR_MAP_1024
987 select MTD_COMPLEX_MAPPINGS
989 select SYS_SUPPORTS_RELOCATABLE
991 This option supports all of the Octeon reference boards from Cavium
992 Networks. It builds a kernel that dynamically determines the Octeon
993 CPU type and supports all known board reference implementations.
994 Some of the supported boards are:
1001 Say Y here for most Octeon reference boards.
1005 source "arch/mips/alchemy/Kconfig"
1006 source "arch/mips/ath25/Kconfig"
1007 source "arch/mips/ath79/Kconfig"
1008 source "arch/mips/bcm47xx/Kconfig"
1009 source "arch/mips/bcm63xx/Kconfig"
1010 source "arch/mips/bmips/Kconfig"
1011 source "arch/mips/generic/Kconfig"
1012 source "arch/mips/ingenic/Kconfig"
1013 source "arch/mips/jazz/Kconfig"
1014 source "arch/mips/lantiq/Kconfig"
1015 source "arch/mips/pic32/Kconfig"
1016 source "arch/mips/ralink/Kconfig"
1017 source "arch/mips/sgi-ip27/Kconfig"
1018 source "arch/mips/sibyte/Kconfig"
1019 source "arch/mips/txx9/Kconfig"
1020 source "arch/mips/vr41xx/Kconfig"
1021 source "arch/mips/cavium-octeon/Kconfig"
1022 source "arch/mips/loongson2ef/Kconfig"
1023 source "arch/mips/loongson32/Kconfig"
1024 source "arch/mips/loongson64/Kconfig"
1028 config GENERIC_HWEIGHT
1032 config GENERIC_CALIBRATE_DELAY
1036 config SCHED_OMIT_FRAME_POINTER
1041 # Select some configuration options automatically based on user selections.
1046 config ARCH_MAY_HAVE_PC_FDC
1077 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1083 config MIPS_CLOCK_VSYSCALL
1084 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1093 config ARCH_SUPPORTS_UPROBES
1096 config DMA_PERDEV_COHERENT
1098 select ARCH_HAS_SETUP_DMA_OPS
1099 select DMA_NONCOHERENT
1101 config DMA_NONCOHERENT
1104 # MIPS allows mixing "slightly different" Cacheability and Coherency
1105 # Attribute bits. It is believed that the uncached access through
1106 # KSEG1 and the implementation specific "uncached accelerated" used
1107 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1108 # significant advantages.
1110 select ARCH_HAS_DMA_WRITE_COMBINE
1111 select ARCH_HAS_DMA_PREP_COHERENT
1112 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1113 select ARCH_HAS_DMA_SET_UNCACHED
1114 select DMA_NONCOHERENT_MMAP
1115 select NEED_DMA_MAP_STATE
1117 config SYS_HAS_EARLY_PRINTK
1120 config SYS_SUPPORTS_HOTPLUG_CPU
1123 config MIPS_BONITO64
1132 config NO_IOPORT_MAP
1136 def_bool CPU_NO_LOAD_STORE_LR
1138 config GENERIC_ISA_DMA
1140 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1143 config GENERIC_ISA_DMA_SUPPORT_BROKEN
1145 select GENERIC_ISA_DMA
1147 config HAVE_PLAT_DELAY
1150 config HAVE_PLAT_FW_INIT_CMDLINE
1153 config HAVE_PLAT_MEMCPY
1159 config SYS_SUPPORTS_RELOCATABLE
1162 Selected if the platform supports relocating the kernel.
1163 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1164 to allow access to command line and entropy sources.
1167 # Endianness selection. Sufficiently obscure so many users don't know what to
1168 # answer,so we try hard to limit the available choices. Also the use of a
1169 # choice statement should be more obvious to the user.
1172 prompt "Endianness selection"
1174 Some MIPS machines can be configured for either little or big endian
1175 byte order. These modes require different kernels and a different
1176 Linux distribution. In general there is one preferred byteorder for a
1177 particular system but some systems are just as commonly used in the
1178 one or the other endianness.
1180 config CPU_BIG_ENDIAN
1182 depends on SYS_SUPPORTS_BIG_ENDIAN
1184 config CPU_LITTLE_ENDIAN
1185 bool "Little endian"
1186 depends on SYS_SUPPORTS_LITTLE_ENDIAN
1193 config SYS_SUPPORTS_APM_EMULATION
1196 config SYS_SUPPORTS_BIG_ENDIAN
1199 config SYS_SUPPORTS_LITTLE_ENDIAN
1202 config MIPS_HUGE_TLB_SUPPORT
1203 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1217 config PCI_GT64XXX_PCI0
1220 config PCI_XTALK_BRIDGE
1223 config NO_EXCEPT_FILL
1229 config SWAP_IO_SPACE
1232 config SGI_HAS_INDYDOG
1244 config SGI_HAS_ZILOG
1247 config SGI_HAS_I8042
1250 config DEFAULT_SGI_PARTITION
1262 config MIPS_L1_CACHE_SHIFT_4
1265 config MIPS_L1_CACHE_SHIFT_5
1268 config MIPS_L1_CACHE_SHIFT_6
1271 config MIPS_L1_CACHE_SHIFT_7
1274 config MIPS_L1_CACHE_SHIFT
1276 default "7" if MIPS_L1_CACHE_SHIFT_7
1277 default "6" if MIPS_L1_CACHE_SHIFT_6
1278 default "5" if MIPS_L1_CACHE_SHIFT_5
1279 default "4" if MIPS_L1_CACHE_SHIFT_4
1282 config ARC_CMDLINE_ONLY
1286 bool "ARC console support"
1287 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1301 menu "CPU selection"
1307 config CPU_LOONGSON64
1308 bool "Loongson 64-bit CPU"
1309 depends on SYS_HAS_CPU_LOONGSON64
1310 select ARCH_HAS_PHYS_TO_DMA
1312 select CPU_HAS_PREFETCH
1313 select CPU_SUPPORTS_64BIT_KERNEL
1314 select CPU_SUPPORTS_HIGHMEM
1315 select CPU_SUPPORTS_HUGEPAGES
1316 select CPU_SUPPORTS_MSA
1317 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1318 select CPU_MIPSR2_IRQ_VI
1319 select WEAK_ORDERING
1320 select WEAK_REORDERING_BEYOND_LLSC
1321 select MIPS_ASID_BITS_VARIABLE
1322 select MIPS_PGD_C0_CONTEXT
1323 select MIPS_L1_CACHE_SHIFT_6
1324 select MIPS_FP_SUPPORT
1329 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1330 cores implements the MIPS64R2 instruction set with many extensions,
1331 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1332 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1333 Loongson-2E/2F is not covered here and will be removed in future.
1335 config LOONGSON3_ENHANCEMENT
1336 bool "New Loongson-3 CPU Enhancements"
1338 depends on CPU_LOONGSON64
1340 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1341 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1342 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1343 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1344 Fast TLB refill support, etc.
1346 This option enable those enhancements which are not probed at run
1347 time. If you want a generic kernel to run on all Loongson 3 machines,
1348 please say 'N' here. If you want a high-performance kernel to run on
1349 new Loongson-3 machines only, please say 'Y' here.
1351 config CPU_LOONGSON3_WORKAROUNDS
1352 bool "Old Loongson-3 LLSC Workarounds"
1354 depends on CPU_LOONGSON64
1356 Loongson-3 processors have the llsc issues which require workarounds.
1357 Without workarounds the system may hang unexpectedly.
1359 Newer Loongson-3 will fix these issues and no workarounds are needed.
1360 The workarounds have no significant side effect on them but may
1361 decrease the performance of the system so this option should be
1362 disabled unless the kernel is intended to be run on old systems.
1364 If unsure, please say Y.
1366 config CPU_LOONGSON3_CPUCFG_EMULATION
1367 bool "Emulate the CPUCFG instruction on older Loongson cores"
1369 depends on CPU_LOONGSON64
1371 Loongson-3A R4 and newer have the CPUCFG instruction available for
1372 userland to query CPU capabilities, much like CPUID on x86. This
1373 option provides emulation of the instruction on older Loongson
1374 cores, back to Loongson-3A1000.
1376 If unsure, please say Y.
1378 config CPU_LOONGSON2E
1380 depends on SYS_HAS_CPU_LOONGSON2E
1381 select CPU_LOONGSON2EF
1383 The Loongson 2E processor implements the MIPS III instruction set
1384 with many extensions.
1386 It has an internal FPGA northbridge, which is compatible to
1389 config CPU_LOONGSON2F
1391 depends on SYS_HAS_CPU_LOONGSON2F
1392 select CPU_LOONGSON2EF
1395 The Loongson 2F processor implements the MIPS III instruction set
1396 with many extensions.
1398 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1399 have a similar programming interface with FPGA northbridge used in
1402 config CPU_LOONGSON1B
1404 depends on SYS_HAS_CPU_LOONGSON1B
1405 select CPU_LOONGSON32
1406 select LEDS_GPIO_REGISTER
1408 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1409 Release 1 instruction set and part of the MIPS32 Release 2
1412 config CPU_LOONGSON1C
1414 depends on SYS_HAS_CPU_LOONGSON1C
1415 select CPU_LOONGSON32
1416 select LEDS_GPIO_REGISTER
1418 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1419 Release 1 instruction set and part of the MIPS32 Release 2
1422 config CPU_MIPS32_R1
1423 bool "MIPS32 Release 1"
1424 depends on SYS_HAS_CPU_MIPS32_R1
1425 select CPU_HAS_PREFETCH
1426 select CPU_SUPPORTS_32BIT_KERNEL
1427 select CPU_SUPPORTS_HIGHMEM
1429 Choose this option to build a kernel for release 1 or later of the
1430 MIPS32 architecture. Most modern embedded systems with a 32-bit
1431 MIPS processor are based on a MIPS32 processor. If you know the
1432 specific type of processor in your system, choose those that one
1433 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1434 Release 2 of the MIPS32 architecture is available since several
1435 years so chances are you even have a MIPS32 Release 2 processor
1436 in which case you should choose CPU_MIPS32_R2 instead for better
1439 config CPU_MIPS32_R2
1440 bool "MIPS32 Release 2"
1441 depends on SYS_HAS_CPU_MIPS32_R2
1442 select CPU_HAS_PREFETCH
1443 select CPU_SUPPORTS_32BIT_KERNEL
1444 select CPU_SUPPORTS_HIGHMEM
1445 select CPU_SUPPORTS_MSA
1448 Choose this option to build a kernel for release 2 or later of the
1449 MIPS32 architecture. Most modern embedded systems with a 32-bit
1450 MIPS processor are based on a MIPS32 processor. If you know the
1451 specific type of processor in your system, choose those that one
1452 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1454 config CPU_MIPS32_R5
1455 bool "MIPS32 Release 5"
1456 depends on SYS_HAS_CPU_MIPS32_R5
1457 select CPU_HAS_PREFETCH
1458 select CPU_SUPPORTS_32BIT_KERNEL
1459 select CPU_SUPPORTS_HIGHMEM
1460 select CPU_SUPPORTS_MSA
1462 select MIPS_O32_FP64_SUPPORT
1464 Choose this option to build a kernel for release 5 or later of the
1465 MIPS32 architecture. New MIPS processors, starting with the Warrior
1466 family, are based on a MIPS32r5 processor. If you own an older
1467 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1469 config CPU_MIPS32_R6
1470 bool "MIPS32 Release 6"
1471 depends on SYS_HAS_CPU_MIPS32_R6
1472 select CPU_HAS_PREFETCH
1473 select CPU_NO_LOAD_STORE_LR
1474 select CPU_SUPPORTS_32BIT_KERNEL
1475 select CPU_SUPPORTS_HIGHMEM
1476 select CPU_SUPPORTS_MSA
1478 select MIPS_O32_FP64_SUPPORT
1480 Choose this option to build a kernel for release 6 or later of the
1481 MIPS32 architecture. New MIPS processors, starting with the Warrior
1482 family, are based on a MIPS32r6 processor. If you own an older
1483 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1485 config CPU_MIPS64_R1
1486 bool "MIPS64 Release 1"
1487 depends on SYS_HAS_CPU_MIPS64_R1
1488 select CPU_HAS_PREFETCH
1489 select CPU_SUPPORTS_32BIT_KERNEL
1490 select CPU_SUPPORTS_64BIT_KERNEL
1491 select CPU_SUPPORTS_HIGHMEM
1492 select CPU_SUPPORTS_HUGEPAGES
1494 Choose this option to build a kernel for release 1 or later of the
1495 MIPS64 architecture. Many modern embedded systems with a 64-bit
1496 MIPS processor are based on a MIPS64 processor. If you know the
1497 specific type of processor in your system, choose those that one
1498 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1499 Release 2 of the MIPS64 architecture is available since several
1500 years so chances are you even have a MIPS64 Release 2 processor
1501 in which case you should choose CPU_MIPS64_R2 instead for better
1504 config CPU_MIPS64_R2
1505 bool "MIPS64 Release 2"
1506 depends on SYS_HAS_CPU_MIPS64_R2
1507 select CPU_HAS_PREFETCH
1508 select CPU_SUPPORTS_32BIT_KERNEL
1509 select CPU_SUPPORTS_64BIT_KERNEL
1510 select CPU_SUPPORTS_HIGHMEM
1511 select CPU_SUPPORTS_HUGEPAGES
1512 select CPU_SUPPORTS_MSA
1515 Choose this option to build a kernel for release 2 or later of the
1516 MIPS64 architecture. Many modern embedded systems with a 64-bit
1517 MIPS processor are based on a MIPS64 processor. If you know the
1518 specific type of processor in your system, choose those that one
1519 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1521 config CPU_MIPS64_R5
1522 bool "MIPS64 Release 5"
1523 depends on SYS_HAS_CPU_MIPS64_R5
1524 select CPU_HAS_PREFETCH
1525 select CPU_SUPPORTS_32BIT_KERNEL
1526 select CPU_SUPPORTS_64BIT_KERNEL
1527 select CPU_SUPPORTS_HIGHMEM
1528 select CPU_SUPPORTS_HUGEPAGES
1529 select CPU_SUPPORTS_MSA
1530 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1533 Choose this option to build a kernel for release 5 or later of the
1534 MIPS64 architecture. This is a intermediate MIPS architecture
1535 release partly implementing release 6 features. Though there is no
1536 any hardware known to be based on this release.
1538 config CPU_MIPS64_R6
1539 bool "MIPS64 Release 6"
1540 depends on SYS_HAS_CPU_MIPS64_R6
1541 select CPU_HAS_PREFETCH
1542 select CPU_NO_LOAD_STORE_LR
1543 select CPU_SUPPORTS_32BIT_KERNEL
1544 select CPU_SUPPORTS_64BIT_KERNEL
1545 select CPU_SUPPORTS_HIGHMEM
1546 select CPU_SUPPORTS_HUGEPAGES
1547 select CPU_SUPPORTS_MSA
1548 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1551 Choose this option to build a kernel for release 6 or later of the
1552 MIPS64 architecture. New MIPS processors, starting with the Warrior
1553 family, are based on a MIPS64r6 processor. If you own an older
1554 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1557 bool "MIPS Warrior P5600"
1558 depends on SYS_HAS_CPU_P5600
1559 select CPU_HAS_PREFETCH
1560 select CPU_SUPPORTS_32BIT_KERNEL
1561 select CPU_SUPPORTS_HIGHMEM
1562 select CPU_SUPPORTS_MSA
1563 select CPU_SUPPORTS_CPUFREQ
1564 select CPU_MIPSR2_IRQ_VI
1565 select CPU_MIPSR2_IRQ_EI
1567 select MIPS_O32_FP64_SUPPORT
1569 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1570 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1571 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1572 level features like up to six P5600 calculation cores, CM2 with L2
1573 cache, IOCU/IOMMU (though might be unused depending on the system-
1574 specific IP core configuration), GIC, CPC, virtualisation module,
1579 depends on SYS_HAS_CPU_R3000
1582 select CPU_SUPPORTS_32BIT_KERNEL
1583 select CPU_SUPPORTS_HIGHMEM
1585 Please make sure to pick the right CPU type. Linux/MIPS is not
1586 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1587 *not* work on R4000 machines and vice versa. However, since most
1588 of the supported machines have an R4000 (or similar) CPU, R4x00
1589 might be a safe bet. If the resulting kernel does not work,
1590 try to recompile with R3000.
1594 depends on SYS_HAS_CPU_TX39XX
1595 select CPU_SUPPORTS_32BIT_KERNEL
1600 depends on SYS_HAS_CPU_VR41XX
1601 select CPU_SUPPORTS_32BIT_KERNEL
1602 select CPU_SUPPORTS_64BIT_KERNEL
1604 The options selects support for the NEC VR4100 series of processors.
1605 Only choose this option if you have one of these processors as a
1606 kernel built with this option will not run on any other type of
1607 processor or vice versa.
1611 depends on SYS_HAS_CPU_R4300
1612 select CPU_SUPPORTS_32BIT_KERNEL
1613 select CPU_SUPPORTS_64BIT_KERNEL
1614 select CPU_HAS_LOAD_STORE_LR
1616 MIPS Technologies R4300-series processors.
1620 depends on SYS_HAS_CPU_R4X00
1621 select CPU_SUPPORTS_32BIT_KERNEL
1622 select CPU_SUPPORTS_64BIT_KERNEL
1623 select CPU_SUPPORTS_HUGEPAGES
1625 MIPS Technologies R4000-series processors other than 4300, including
1626 the R4000, R4400, R4600, and 4700.
1630 depends on SYS_HAS_CPU_TX49XX
1631 select CPU_HAS_PREFETCH
1632 select CPU_SUPPORTS_32BIT_KERNEL
1633 select CPU_SUPPORTS_64BIT_KERNEL
1634 select CPU_SUPPORTS_HUGEPAGES
1638 depends on SYS_HAS_CPU_R5000
1639 select CPU_SUPPORTS_32BIT_KERNEL
1640 select CPU_SUPPORTS_64BIT_KERNEL
1641 select CPU_SUPPORTS_HUGEPAGES
1643 MIPS Technologies R5000-series processors other than the Nevada.
1647 depends on SYS_HAS_CPU_R5500
1648 select CPU_SUPPORTS_32BIT_KERNEL
1649 select CPU_SUPPORTS_64BIT_KERNEL
1650 select CPU_SUPPORTS_HUGEPAGES
1652 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1657 depends on SYS_HAS_CPU_NEVADA
1658 select CPU_SUPPORTS_32BIT_KERNEL
1659 select CPU_SUPPORTS_64BIT_KERNEL
1660 select CPU_SUPPORTS_HUGEPAGES
1662 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1666 depends on SYS_HAS_CPU_R10000
1667 select CPU_HAS_PREFETCH
1668 select CPU_SUPPORTS_32BIT_KERNEL
1669 select CPU_SUPPORTS_64BIT_KERNEL
1670 select CPU_SUPPORTS_HIGHMEM
1671 select CPU_SUPPORTS_HUGEPAGES
1673 MIPS Technologies R10000-series processors.
1677 depends on SYS_HAS_CPU_RM7000
1678 select CPU_HAS_PREFETCH
1679 select CPU_SUPPORTS_32BIT_KERNEL
1680 select CPU_SUPPORTS_64BIT_KERNEL
1681 select CPU_SUPPORTS_HIGHMEM
1682 select CPU_SUPPORTS_HUGEPAGES
1686 depends on SYS_HAS_CPU_SB1
1687 select CPU_SUPPORTS_32BIT_KERNEL
1688 select CPU_SUPPORTS_64BIT_KERNEL
1689 select CPU_SUPPORTS_HIGHMEM
1690 select CPU_SUPPORTS_HUGEPAGES
1691 select WEAK_ORDERING
1693 config CPU_CAVIUM_OCTEON
1694 bool "Cavium Octeon processor"
1695 depends on SYS_HAS_CPU_CAVIUM_OCTEON
1696 select CPU_HAS_PREFETCH
1697 select CPU_SUPPORTS_64BIT_KERNEL
1698 select WEAK_ORDERING
1699 select CPU_SUPPORTS_HIGHMEM
1700 select CPU_SUPPORTS_HUGEPAGES
1701 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1702 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1703 select MIPS_L1_CACHE_SHIFT_7
1706 The Cavium Octeon processor is a highly integrated chip containing
1707 many ethernet hardware widgets for networking tasks. The processor
1708 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1709 Full details can be found at http://www.caviumnetworks.com.
1712 bool "Broadcom BMIPS"
1713 depends on SYS_HAS_CPU_BMIPS
1715 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1716 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1717 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1718 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1719 select CPU_SUPPORTS_32BIT_KERNEL
1720 select DMA_NONCOHERENT
1722 select SWAP_IO_SPACE
1723 select WEAK_ORDERING
1724 select CPU_SUPPORTS_HIGHMEM
1725 select CPU_HAS_PREFETCH
1726 select CPU_SUPPORTS_CPUFREQ
1727 select MIPS_EXTERNAL_TIMER
1728 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1730 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1734 config CPU_MIPS32_3_5_FEATURES
1735 bool "MIPS32 Release 3.5 Features"
1736 depends on SYS_HAS_CPU_MIPS32_R3_5
1737 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1740 Choose this option to build a kernel for release 2 or later of the
1741 MIPS32 architecture including features from the 3.5 release such as
1742 support for Enhanced Virtual Addressing (EVA).
1744 config CPU_MIPS32_3_5_EVA
1745 bool "Enhanced Virtual Addressing (EVA)"
1746 depends on CPU_MIPS32_3_5_FEATURES
1750 Choose this option if you want to enable the Enhanced Virtual
1751 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1752 One of its primary benefits is an increase in the maximum size
1753 of lowmem (up to 3GB). If unsure, say 'N' here.
1755 config CPU_MIPS32_R5_FEATURES
1756 bool "MIPS32 Release 5 Features"
1757 depends on SYS_HAS_CPU_MIPS32_R5
1758 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1760 Choose this option to build a kernel for release 2 or later of the
1761 MIPS32 architecture including features from release 5 such as
1762 support for Extended Physical Addressing (XPA).
1764 config CPU_MIPS32_R5_XPA
1765 bool "Extended Physical Addressing (XPA)"
1766 depends on CPU_MIPS32_R5_FEATURES
1768 depends on !PAGE_SIZE_4KB
1769 depends on SYS_SUPPORTS_HIGHMEM
1772 select PHYS_ADDR_T_64BIT
1775 Choose this option if you want to enable the Extended Physical
1776 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1777 benefit is to increase physical addressing equal to or greater
1778 than 40 bits. Note that this has the side effect of turning on
1779 64-bit addressing which in turn makes the PTEs 64-bit in size.
1780 If unsure, say 'N' here.
1783 config CPU_NOP_WORKAROUNDS
1786 config CPU_JUMP_WORKAROUNDS
1789 config CPU_LOONGSON2F_WORKAROUNDS
1790 bool "Loongson 2F Workarounds"
1792 select CPU_NOP_WORKAROUNDS
1793 select CPU_JUMP_WORKAROUNDS
1795 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1796 require workarounds. Without workarounds the system may hang
1797 unexpectedly. For more information please refer to the gas
1798 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1800 Loongson 2F03 and later have fixed these issues and no workarounds
1801 are needed. The workarounds have no significant side effect on them
1802 but may decrease the performance of the system so this option should
1803 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1806 If unsure, please say Y.
1807 endif # CPU_LOONGSON2F
1809 config SYS_SUPPORTS_ZBOOT
1811 select HAVE_KERNEL_GZIP
1812 select HAVE_KERNEL_BZIP2
1813 select HAVE_KERNEL_LZ4
1814 select HAVE_KERNEL_LZMA
1815 select HAVE_KERNEL_LZO
1816 select HAVE_KERNEL_XZ
1817 select HAVE_KERNEL_ZSTD
1819 config SYS_SUPPORTS_ZBOOT_UART16550
1821 select SYS_SUPPORTS_ZBOOT
1823 config SYS_SUPPORTS_ZBOOT_UART_PROM
1825 select SYS_SUPPORTS_ZBOOT
1827 config CPU_LOONGSON2EF
1829 select CPU_SUPPORTS_32BIT_KERNEL
1830 select CPU_SUPPORTS_64BIT_KERNEL
1831 select CPU_SUPPORTS_HIGHMEM
1832 select CPU_SUPPORTS_HUGEPAGES
1833 select ARCH_HAS_PHYS_TO_DMA
1835 config CPU_LOONGSON32
1839 select CPU_HAS_PREFETCH
1840 select CPU_SUPPORTS_32BIT_KERNEL
1841 select CPU_SUPPORTS_HIGHMEM
1842 select CPU_SUPPORTS_CPUFREQ
1844 config CPU_BMIPS32_3300
1845 select SMP_UP if SMP
1848 config CPU_BMIPS4350
1850 select SYS_SUPPORTS_SMP
1851 select SYS_SUPPORTS_HOTPLUG_CPU
1853 config CPU_BMIPS4380
1855 select MIPS_L1_CACHE_SHIFT_6
1856 select SYS_SUPPORTS_SMP
1857 select SYS_SUPPORTS_HOTPLUG_CPU
1860 config CPU_BMIPS5000
1862 select MIPS_CPU_SCACHE
1863 select MIPS_L1_CACHE_SHIFT_7
1864 select SYS_SUPPORTS_SMP
1865 select SYS_SUPPORTS_HOTPLUG_CPU
1868 config SYS_HAS_CPU_LOONGSON64
1870 select CPU_SUPPORTS_CPUFREQ
1873 config SYS_HAS_CPU_LOONGSON2E
1876 config SYS_HAS_CPU_LOONGSON2F
1878 select CPU_SUPPORTS_CPUFREQ
1879 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1881 config SYS_HAS_CPU_LOONGSON1B
1884 config SYS_HAS_CPU_LOONGSON1C
1887 config SYS_HAS_CPU_MIPS32_R1
1890 config SYS_HAS_CPU_MIPS32_R2
1893 config SYS_HAS_CPU_MIPS32_R3_5
1896 config SYS_HAS_CPU_MIPS32_R5
1898 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1900 config SYS_HAS_CPU_MIPS32_R6
1902 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1904 config SYS_HAS_CPU_MIPS64_R1
1907 config SYS_HAS_CPU_MIPS64_R2
1910 config SYS_HAS_CPU_MIPS64_R6
1912 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1914 config SYS_HAS_CPU_P5600
1916 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1918 config SYS_HAS_CPU_R3000
1921 config SYS_HAS_CPU_TX39XX
1924 config SYS_HAS_CPU_VR41XX
1927 config SYS_HAS_CPU_R4300
1930 config SYS_HAS_CPU_R4X00
1933 config SYS_HAS_CPU_TX49XX
1936 config SYS_HAS_CPU_R5000
1939 config SYS_HAS_CPU_R5500
1942 config SYS_HAS_CPU_NEVADA
1945 config SYS_HAS_CPU_R10000
1947 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1949 config SYS_HAS_CPU_RM7000
1952 config SYS_HAS_CPU_SB1
1955 config SYS_HAS_CPU_CAVIUM_OCTEON
1958 config SYS_HAS_CPU_BMIPS
1961 config SYS_HAS_CPU_BMIPS32_3300
1963 select SYS_HAS_CPU_BMIPS
1965 config SYS_HAS_CPU_BMIPS4350
1967 select SYS_HAS_CPU_BMIPS
1969 config SYS_HAS_CPU_BMIPS4380
1971 select SYS_HAS_CPU_BMIPS
1973 config SYS_HAS_CPU_BMIPS5000
1975 select SYS_HAS_CPU_BMIPS
1976 select ARCH_HAS_SYNC_DMA_FOR_CPU
1979 # CPU may reorder R->R, R->W, W->R, W->W
1980 # Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1982 config WEAK_ORDERING
1986 # CPU may reorder reads and writes beyond LL/SC
1987 # CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1989 config WEAK_REORDERING_BEYOND_LLSC
1994 # These two indicate any level of the MIPS32 and MIPS64 architecture
1998 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1999 CPU_MIPS32_R6 || CPU_P5600
2003 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2004 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
2007 # These indicate the revision of the architecture
2011 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2015 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
2017 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2022 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2024 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2029 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
2031 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2032 select HAVE_ARCH_BITREVERSE
2033 select MIPS_ASID_BITS_VARIABLE
2034 select MIPS_CRC_SUPPORT
2037 config TARGET_ISA_REV
2039 default 1 if CPU_MIPSR1
2040 default 2 if CPU_MIPSR2
2041 default 5 if CPU_MIPSR5
2042 default 6 if CPU_MIPSR6
2045 Reflects the ISA revision being targeted by the kernel build. This
2046 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2054 config SYS_SUPPORTS_32BIT_KERNEL
2056 config SYS_SUPPORTS_64BIT_KERNEL
2058 config CPU_SUPPORTS_32BIT_KERNEL
2060 config CPU_SUPPORTS_64BIT_KERNEL
2062 config CPU_SUPPORTS_CPUFREQ
2064 config CPU_SUPPORTS_ADDRWINCFG
2066 config CPU_SUPPORTS_HUGEPAGES
2068 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
2069 config MIPS_PGD_C0_CONTEXT
2072 default y if (CPU_MIPSR2 || CPU_MIPSR6)
2075 # Set to y for ptrace access to watch registers.
2077 config HARDWARE_WATCHPOINTS
2079 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2084 prompt "Kernel code model"
2086 You should only select this option if you have a workload that
2087 actually benefits from 64-bit processing or if your machine has
2088 large memory. You will only be presented a single option in this
2089 menu if your system does not support both 32-bit and 64-bit kernels.
2092 bool "32-bit kernel"
2093 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2096 Select this option if you want to build a 32-bit kernel.
2099 bool "64-bit kernel"
2100 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2102 Select this option if you want to build a 64-bit kernel.
2106 config MIPS_VA_BITS_48
2107 bool "48 bits virtual memory"
2110 Support a maximum at least 48 bits of application virtual
2111 memory. Default is 40 bits or less, depending on the CPU.
2112 For page sizes 16k and above, this option results in a small
2113 memory overhead for page tables. For 4k page size, a fourth
2114 level of page tables is added which imposes both a memory
2115 overhead as well as slower TLB fault handling.
2120 prompt "Kernel page size"
2121 default PAGE_SIZE_4KB
2123 config PAGE_SIZE_4KB
2125 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
2127 This option select the standard 4kB Linux page size. On some
2128 R3000-family processors this is the only available page size. Using
2129 4kB page size will minimize memory consumption and is therefore
2130 recommended for low memory systems.
2132 config PAGE_SIZE_8KB
2134 depends on CPU_CAVIUM_OCTEON
2135 depends on !MIPS_VA_BITS_48
2137 Using 8kB page size will result in higher performance kernel at
2138 the price of higher memory consumption. This option is available
2139 only on cnMIPS processors. Note that you will need a suitable Linux
2140 distribution to support this.
2142 config PAGE_SIZE_16KB
2144 depends on !CPU_R3000 && !CPU_TX39XX
2146 Using 16kB page size will result in higher performance kernel at
2147 the price of higher memory consumption. This option is available on
2148 all non-R3000 family processors. Note that you will need a suitable
2149 Linux distribution to support this.
2151 config PAGE_SIZE_32KB
2153 depends on CPU_CAVIUM_OCTEON
2154 depends on !MIPS_VA_BITS_48
2156 Using 32kB page size will result in higher performance kernel at
2157 the price of higher memory consumption. This option is available
2158 only on cnMIPS cores. Note that you will need a suitable Linux
2159 distribution to support this.
2161 config PAGE_SIZE_64KB
2163 depends on !CPU_R3000 && !CPU_TX39XX
2165 Using 64kB page size will result in higher performance kernel at
2166 the price of higher memory consumption. This option is available on
2167 all non-R3000 family processor. Not that at the time of this
2168 writing this option is still high experimental.
2172 config FORCE_MAX_ZONEORDER
2173 int "Maximum zone order"
2174 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2175 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2176 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2177 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2178 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2179 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2183 The kernel memory allocator divides physically contiguous memory
2184 blocks into "zones", where each zone is a power of two number of
2185 pages. This option selects the largest power of two that the kernel
2186 keeps in the memory allocator. If you need to allocate very large
2187 blocks of physically contiguous memory, then you may need to
2188 increase this value.
2190 This config option is actually maximum order plus one. For example,
2191 a value of 11 means that the largest free memory block is 2^10 pages.
2193 The page size is not necessarily 4KB. Keep this in mind
2194 when choosing a value for this option.
2199 config IP22_CPU_SCACHE
2204 # Support for a MIPS32 / MIPS64 style S-caches
2206 config MIPS_CPU_SCACHE
2210 config R5000_CPU_SCACHE
2214 config RM7000_CPU_SCACHE
2218 config SIBYTE_DMA_PAGEOPS
2219 bool "Use DMA to clear/copy pages"
2222 Instead of using the CPU to zero and copy pages, use a Data Mover
2223 channel. These DMA channels are otherwise unused by the standard
2224 SiByte Linux port. Seems to give a small performance benefit.
2226 config CPU_HAS_PREFETCH
2229 config CPU_GENERIC_DUMP_TLB
2231 default y if !(CPU_R3000 || CPU_TX39XX)
2233 config MIPS_FP_SUPPORT
2234 bool "Floating Point support" if EXPERT
2237 Select y to include support for floating point in the kernel
2238 including initialization of FPU hardware, FP context save & restore
2239 and emulation of an FPU where necessary. Without this support any
2240 userland program attempting to use floating point instructions will
2243 If you know that your userland will not attempt to use floating point
2244 instructions then you can say n here to shrink the kernel a little.
2248 config CPU_R2300_FPU
2250 depends on MIPS_FP_SUPPORT
2251 default y if CPU_R3000 || CPU_TX39XX
2258 depends on MIPS_FP_SUPPORT
2259 default y if !CPU_R2300_FPU
2261 config CPU_R4K_CACHE_TLB
2263 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2266 bool "MIPS MT SMP support (1 TC on each available VPE)"
2268 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
2269 select CPU_MIPSR2_IRQ_VI
2270 select CPU_MIPSR2_IRQ_EI
2275 select SYS_SUPPORTS_SMP
2276 select SYS_SUPPORTS_SCHED_SMT
2277 select MIPS_PERF_SHARED_TC_COUNTERS
2279 This is a kernel model which is known as SMVP. This is supported
2280 on cores with the MT ASE and uses the available VPEs to implement
2281 virtual processors which supports SMP. This is equivalent to the
2282 Intel Hyperthreading feature. For further information go to
2283 <http://www.imgtec.com/mips/mips-multithreading.asp>.
2289 bool "SMT (multithreading) scheduler support"
2290 depends on SYS_SUPPORTS_SCHED_SMT
2293 SMT scheduler support improves the CPU scheduler's decision making
2294 when dealing with MIPS MT enabled cores at a cost of slightly
2295 increased overhead in some places. If unsure say N here.
2297 config SYS_SUPPORTS_SCHED_SMT
2300 config SYS_SUPPORTS_MULTITHREADING
2303 config MIPS_MT_FPAFF
2304 bool "Dynamic FPU affinity for FP-intensive threads"
2306 depends on MIPS_MT_SMP
2308 config MIPSR2_TO_R6_EMULATOR
2309 bool "MIPS R2-to-R6 emulator"
2310 depends on CPU_MIPSR6
2311 depends on MIPS_FP_SUPPORT
2314 Choose this option if you want to run non-R6 MIPS userland code.
2315 Even if you say 'Y' here, the emulator will still be disabled by
2316 default. You can enable it using the 'mipsr2emu' kernel option.
2317 The only reason this is a build-time option is to save ~14K from the
2320 config SYS_SUPPORTS_VPE_LOADER
2322 depends on SYS_SUPPORTS_MULTITHREADING
2324 Indicates that the platform supports the VPE loader, and provides
2327 config MIPS_VPE_LOADER
2328 bool "VPE loader support."
2329 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2330 select CPU_MIPSR2_IRQ_VI
2331 select CPU_MIPSR2_IRQ_EI
2334 Includes a loader for loading an elf relocatable object
2335 onto another VPE and running it.
2337 config MIPS_VPE_LOADER_CMP
2340 depends on MIPS_VPE_LOADER && MIPS_CMP
2342 config MIPS_VPE_LOADER_MT
2345 depends on MIPS_VPE_LOADER && !MIPS_CMP
2347 config MIPS_VPE_LOADER_TOM
2348 bool "Load VPE program into memory hidden from linux"
2349 depends on MIPS_VPE_LOADER
2352 The loader can use memory that is present but has been hidden from
2353 Linux using the kernel command line option "mem=xxMB". It's up to
2354 you to ensure the amount you put in the option and the space your
2355 program requires is less or equal to the amount physically present.
2357 config MIPS_VPE_APSP_API
2358 bool "Enable support for AP/SP API (RTLX)"
2359 depends on MIPS_VPE_LOADER
2361 config MIPS_VPE_APSP_API_CMP
2364 depends on MIPS_VPE_APSP_API && MIPS_CMP
2366 config MIPS_VPE_APSP_API_MT
2369 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2372 bool "MIPS CMP framework support (DEPRECATED)"
2373 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2376 select SYS_SUPPORTS_SMP
2377 select WEAK_ORDERING
2380 Select this if you are using a bootloader which implements the "CMP
2381 framework" protocol (ie. YAMON) and want your kernel to make use of
2382 its ability to start secondary CPUs.
2384 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2388 bool "MIPS Coherent Processing System support"
2389 depends on SYS_SUPPORTS_MIPS_CPS
2391 select MIPS_CPS_PM if HOTPLUG_CPU
2393 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2394 select SYS_SUPPORTS_HOTPLUG_CPU
2395 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2396 select SYS_SUPPORTS_SMP
2397 select WEAK_ORDERING
2398 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2400 Select this if you wish to run an SMP kernel across multiple cores
2401 within a MIPS Coherent Processing System. When this option is
2402 enabled the kernel will probe for other cores and boot them with
2403 no external assistance. It is safe to enable this when hardware
2404 support is unavailable.
2417 config SB1_PASS_2_WORKAROUNDS
2419 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2422 config SB1_PASS_2_1_WORKAROUNDS
2424 depends on CPU_SB1 && CPU_SB1_PASS_2
2428 prompt "SmartMIPS or microMIPS ASE support"
2430 config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2433 Select this if you want neither microMIPS nor SmartMIPS support
2435 config CPU_HAS_SMARTMIPS
2436 depends on SYS_SUPPORTS_SMARTMIPS
2439 SmartMIPS is a extension of the MIPS32 architecture aimed at
2440 increased security at both hardware and software level for
2441 smartcards. Enabling this option will allow proper use of the
2442 SmartMIPS instructions by Linux applications. However a kernel with
2443 this option will not work on a MIPS core without SmartMIPS core. If
2444 you don't know you probably don't have SmartMIPS and should say N
2447 config CPU_MICROMIPS
2448 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2451 When this option is enabled the kernel will be built using the
2457 bool "Support for the MIPS SIMD Architecture"
2458 depends on CPU_SUPPORTS_MSA
2459 depends on MIPS_FP_SUPPORT
2460 depends on 64BIT || MIPS_O32_FP64_SUPPORT
2462 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2463 and a set of SIMD instructions to operate on them. When this option
2464 is enabled the kernel will support allocating & switching MSA
2465 vector register contexts. If you know that your kernel will only be
2466 running on CPUs which do not support MSA or that your userland will
2467 not be making use of it then you may wish to say N here to reduce
2468 the size & complexity of your kernel.
2479 depends on !CPU_DIEI_BROKEN
2482 config CPU_DIEI_BROKEN
2488 config CPU_NO_LOAD_STORE_LR
2491 CPU lacks support for unaligned load and store instructions:
2492 LWL, LWR, SWL, SWR (Load/store word left/right).
2493 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2497 # Vectored interrupt mode is an R2 feature
2499 config CPU_MIPSR2_IRQ_VI
2503 # Extended interrupt mode is an R2 feature
2505 config CPU_MIPSR2_IRQ_EI
2510 depends on !CPU_R3000
2516 config CPU_DADDI_WORKAROUNDS
2519 config CPU_R4000_WORKAROUNDS
2521 select CPU_R4400_WORKAROUNDS
2523 config CPU_R4400_WORKAROUNDS
2526 config CPU_R4X00_BUGS64
2528 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2530 config MIPS_ASID_SHIFT
2532 default 6 if CPU_R3000 || CPU_TX39XX
2535 config MIPS_ASID_BITS
2537 default 0 if MIPS_ASID_BITS_VARIABLE
2538 default 6 if CPU_R3000 || CPU_TX39XX
2541 config MIPS_ASID_BITS_VARIABLE
2544 config MIPS_CRC_SUPPORT
2547 # R4600 erratum. Due to the lack of errata information the exact
2548 # technical details aren't known. I've experimentally found that disabling
2549 # interrupts during indexed I-cache flushes seems to be sufficient to deal
2551 config WAR_R4600_V1_INDEX_ICACHEOP
2554 # Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2556 # 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2557 # Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2558 # executed if there is no other dcache activity. If the dcache is
2559 # accessed for another instruction immediately preceding when these
2560 # cache instructions are executing, it is possible that the dcache
2561 # tag match outputs used by these cache instructions will be
2562 # incorrect. These cache instructions should be preceded by at least
2563 # four instructions that are not any kind of load or store
2566 # This is not allowed: lw
2570 # cache Hit_Writeback_Invalidate_D
2572 # This is allowed: lw
2577 # cache Hit_Writeback_Invalidate_D
2578 config WAR_R4600_V1_HIT_CACHEOP
2581 # Writeback and invalidate the primary cache dcache before DMA.
2583 # R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2584 # Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2585 # operate correctly if the internal data cache refill buffer is empty. These
2586 # CACHE instructions should be separated from any potential data cache miss
2587 # by a load instruction to an uncached address to empty the response buffer."
2588 # (Revision 2.0 device errata from IDT available on https://www.idt.com/
2590 config WAR_R4600_V2_HIT_CACHEOP
2593 # From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2594 # the line which this instruction itself exists, the following
2595 # operation is not guaranteed."
2597 # Workaround: do two phase flushing for Index_Invalidate_I
2598 config WAR_TX49XX_ICACHE_INDEX_INV
2601 # The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2602 # opposes it being called that) where invalid instructions in the same
2603 # I-cache line worth of instructions being fetched may case spurious
2605 config WAR_ICACHE_REFILLS
2608 # On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2609 # may cause ll / sc and lld / scd sequences to execute non-atomically.
2610 config WAR_R10000_LLSC
2613 # 34K core erratum: "Problems Executing the TLBR Instruction"
2614 config WAR_MIPS34K_MISSED_ITLB
2618 # - Highmem only makes sense for the 32-bit kernel.
2619 # - The current highmem code will only work properly on physically indexed
2620 # caches such as R3000, SB1, R7000 or those that look like they're virtually
2621 # indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2622 # moment we protect the user and offer the highmem option only on machines
2623 # where it's known to be safe. This will not offer highmem on a few systems
2624 # such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2625 # indexed CPUs but we're playing safe.
2626 # - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2627 # know they might have memory configurations that could make use of highmem
2631 bool "High Memory Support"
2632 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2635 config CPU_SUPPORTS_HIGHMEM
2638 config SYS_SUPPORTS_HIGHMEM
2641 config SYS_SUPPORTS_SMARTMIPS
2644 config SYS_SUPPORTS_MICROMIPS
2647 config SYS_SUPPORTS_MIPS16
2650 This option must be set if a kernel might be executed on a MIPS16-
2651 enabled CPU even if MIPS16 is not actually being used. In other
2652 words, it makes the kernel MIPS16-tolerant.
2654 config CPU_SUPPORTS_MSA
2657 config ARCH_FLATMEM_ENABLE
2659 depends on !NUMA && !CPU_LOONGSON2EF
2661 config ARCH_SPARSEMEM_ENABLE
2663 select SPARSEMEM_STATIC if !SGI_IP27
2667 depends on SYS_SUPPORTS_NUMA
2669 select HAVE_SETUP_PER_CPU_AREA
2670 select NEED_PER_CPU_EMBED_FIRST_CHUNK
2672 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2673 Access). This option improves performance on systems with more
2674 than two nodes; on two node systems it is generally better to
2675 leave it disabled; on single node systems leave this option
2678 config SYS_SUPPORTS_NUMA
2682 bool "Relocatable kernel"
2683 depends on SYS_SUPPORTS_RELOCATABLE
2684 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2685 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2686 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2687 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2690 This builds a kernel image that retains relocation information
2691 so it can be loaded someplace besides the default 1MB.
2692 The relocations make the kernel binary about 15% larger,
2693 but are discarded at runtime
2695 config RELOCATION_TABLE_SIZE
2696 hex "Relocation table size"
2697 depends on RELOCATABLE
2698 range 0x0 0x01000000
2699 default "0x00200000" if CPU_LOONGSON64
2700 default "0x00100000"
2702 A table of relocation data will be appended to the kernel binary
2703 and parsed at boot to fix up the relocated kernel.
2705 This option allows the amount of space reserved for the table to be
2706 adjusted, although the default of 1Mb should be ok in most cases.
2708 The build will fail and a valid size suggested if this is too small.
2710 If unsure, leave at the default value.
2712 config RANDOMIZE_BASE
2713 bool "Randomize the address of the kernel image"
2714 depends on RELOCATABLE
2716 Randomizes the physical and virtual address at which the
2717 kernel image is loaded, as a security feature that
2718 deters exploit attempts relying on knowledge of the location
2719 of kernel internals.
2721 Entropy is generated using any coprocessor 0 registers available.
2723 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2727 config RANDOMIZE_BASE_MAX_OFFSET
2728 hex "Maximum kASLR offset" if EXPERT
2729 depends on RANDOMIZE_BASE
2730 range 0x0 0x40000000 if EVA || 64BIT
2731 range 0x0 0x08000000
2732 default "0x01000000"
2734 When kASLR is active, this provides the maximum offset that will
2735 be applied to the kernel image. It should be set according to the
2736 amount of physical RAM available in the target system minus
2737 PHYSICAL_START and must be a power of 2.
2739 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2740 EVA or 64-bit. The default is 16Mb.
2747 config HW_PERF_EVENTS
2748 bool "Enable hardware performance counter support for perf events"
2749 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2752 Enable hardware performance counter support for perf events. If
2753 disabled, perf events will use software events only.
2756 bool "Enable DMI scanning"
2757 depends on MACH_LOONGSON64
2758 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2761 Enabled scanning of DMI to identify machine quirks. Say Y
2762 here unless you have verified that your setup is not
2763 affected by entries in the DMI blacklist. Required by PNP
2767 bool "Multi-Processing support"
2768 depends on SYS_SUPPORTS_SMP
2770 This enables support for systems with more than one CPU. If you have
2771 a system with only one CPU, say N. If you have a system with more
2772 than one CPU, say Y.
2774 If you say N here, the kernel will run on uni- and multiprocessor
2775 machines, but will use only one CPU of a multiprocessor machine. If
2776 you say Y here, the kernel will run on many, but not all,
2777 uniprocessor machines. On a uniprocessor machine, the kernel
2778 will run faster if you say N here.
2780 People using multiprocessor machines who say Y here should also say
2781 Y to "Enhanced Real Time Clock Support", below.
2783 See also the SMP-HOWTO available at
2784 <https://www.tldp.org/docs.html#howto>.
2786 If you don't know what to do here, say N.
2789 bool "Support for hot-pluggable CPUs"
2790 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2792 Say Y here to allow turning CPUs off and on. CPUs can be
2793 controlled through /sys/devices/system/cpu.
2794 (Note: power management support will enable this option
2795 automatically on SMP systems. )
2796 Say N if you want to disable CPU hotplug.
2801 config SYS_SUPPORTS_MIPS_CMP
2804 config SYS_SUPPORTS_MIPS_CPS
2807 config SYS_SUPPORTS_SMP
2810 config NR_CPUS_DEFAULT_4
2813 config NR_CPUS_DEFAULT_8
2816 config NR_CPUS_DEFAULT_16
2819 config NR_CPUS_DEFAULT_32
2822 config NR_CPUS_DEFAULT_64
2826 int "Maximum number of CPUs (2-256)"
2829 default "4" if NR_CPUS_DEFAULT_4
2830 default "8" if NR_CPUS_DEFAULT_8
2831 default "16" if NR_CPUS_DEFAULT_16
2832 default "32" if NR_CPUS_DEFAULT_32
2833 default "64" if NR_CPUS_DEFAULT_64
2835 This allows you to specify the maximum number of CPUs which this
2836 kernel will support. The maximum supported value is 32 for 32-bit
2837 kernel and 64 for 64-bit kernels; the minimum value which makes
2838 sense is 1 for Qemu (useful only for kernel debugging purposes)
2839 and 2 for all others.
2841 This is purely to save memory - each supported CPU adds
2842 approximately eight kilobytes to the kernel image. For best
2843 performance should round up your number of processors to the next
2846 config MIPS_PERF_SHARED_TC_COUNTERS
2849 config MIPS_NR_CPU_NR_MAP_1024
2852 config MIPS_NR_CPU_NR_MAP
2855 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2856 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2859 # Timer Interrupt Frequency Configuration
2863 prompt "Timer frequency"
2866 Allows the configuration of the timer frequency.
2869 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2872 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2875 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2878 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2881 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2884 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2887 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2890 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2894 config SYS_SUPPORTS_24HZ
2897 config SYS_SUPPORTS_48HZ
2900 config SYS_SUPPORTS_100HZ
2903 config SYS_SUPPORTS_128HZ
2906 config SYS_SUPPORTS_250HZ
2909 config SYS_SUPPORTS_256HZ
2912 config SYS_SUPPORTS_1000HZ
2915 config SYS_SUPPORTS_1024HZ
2918 config SYS_SUPPORTS_ARBIT_HZ
2920 default y if !SYS_SUPPORTS_24HZ && \
2921 !SYS_SUPPORTS_48HZ && \
2922 !SYS_SUPPORTS_100HZ && \
2923 !SYS_SUPPORTS_128HZ && \
2924 !SYS_SUPPORTS_250HZ && \
2925 !SYS_SUPPORTS_256HZ && \
2926 !SYS_SUPPORTS_1000HZ && \
2927 !SYS_SUPPORTS_1024HZ
2933 default 100 if HZ_100
2934 default 128 if HZ_128
2935 default 250 if HZ_250
2936 default 256 if HZ_256
2937 default 1000 if HZ_1000
2938 default 1024 if HZ_1024
2941 def_bool HIGH_RES_TIMERS
2944 bool "Kexec system call"
2947 kexec is a system call that implements the ability to shutdown your
2948 current kernel, and to start another kernel. It is like a reboot
2949 but it is independent of the system firmware. And like a reboot
2950 you can start any kernel with it, not just Linux.
2952 The name comes from the similarity to the exec system call.
2954 It is an ongoing process to be certain the hardware in a machine
2955 is properly shutdown, so do not be surprised if this code does not
2956 initially work for you. As of this writing the exact hardware
2957 interface is strongly in flux, so no good recommendation can be
2961 bool "Kernel crash dumps"
2963 Generate crash dump after being started by kexec.
2964 This should be normally only set in special crash dump kernels
2965 which are loaded in the main kernel with kexec-tools into
2966 a specially reserved region and then later executed after
2967 a crash by kdump/kexec. The crash dump kernel must be compiled
2968 to a memory address not used by the main kernel or firmware using
2971 config PHYSICAL_START
2972 hex "Physical address where the kernel is loaded"
2973 default "0xffffffff84000000"
2974 depends on CRASH_DUMP
2976 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2977 If you plan to use kernel for capturing the crash dump change
2978 this value to start of the reserved region (the "X" value as
2979 specified in the "crashkernel=YM@XM" command line boot parameter
2980 passed to the panic-ed kernel).
2982 config MIPS_O32_FP64_SUPPORT
2983 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2984 depends on 32BIT || MIPS32_O32
2986 When this is enabled, the kernel will support use of 64-bit floating
2987 point registers with binaries using the O32 ABI along with the
2988 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2989 32-bit MIPS systems this support is at the cost of increasing the
2990 size and complexity of the compiled FPU emulator. Thus if you are
2991 running a MIPS32 system and know that none of your userland binaries
2992 will require 64-bit floating point, you may wish to reduce the size
2993 of your kernel & potentially improve FP emulation performance by
2996 Although binutils currently supports use of this flag the details
2997 concerning its effect upon the O32 ABI in userland are still being
2998 worked on. In order to avoid userland becoming dependent upon current
2999 behaviour before the details have been finalised, this option should
3000 be considered experimental and only enabled by those working upon
3008 select OF_EARLY_FLATTREE
3018 prompt "Kernel appended dtb support" if USE_OF
3019 default MIPS_NO_APPENDED_DTB
3021 config MIPS_NO_APPENDED_DTB
3024 Do not enable appended dtb support.
3026 config MIPS_ELF_APPENDED_DTB
3029 With this option, the boot code will look for a device tree binary
3030 DTB) included in the vmlinux ELF section .appended_dtb. By default
3031 it is empty and the DTB can be appended using binutils command
3034 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3036 This is meant as a backward compatibility convenience for those
3037 systems with a bootloader that can't be upgraded to accommodate
3038 the documented boot protocol using a device tree.
3040 config MIPS_RAW_APPENDED_DTB
3041 bool "vmlinux.bin or vmlinuz.bin"
3043 With this option, the boot code will look for a device tree binary
3044 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
3045 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3047 This is meant as a backward compatibility convenience for those
3048 systems with a bootloader that can't be upgraded to accommodate
3049 the documented boot protocol using a device tree.
3051 Beware that there is very little in terms of protection against
3052 this option being confused by leftover garbage in memory that might
3053 look like a DTB header after a reboot if no actual DTB is appended
3054 to vmlinux.bin. Do not leave this option active in a production kernel
3055 if you don't intend to always append a DTB.
3059 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
3060 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
3061 !MACH_LOONGSON64 && !MIPS_MALTA && \
3063 default MIPS_CMDLINE_FROM_BOOTLOADER
3065 config MIPS_CMDLINE_FROM_DTB
3067 bool "Dtb kernel arguments if available"
3069 config MIPS_CMDLINE_DTB_EXTEND
3071 bool "Extend dtb kernel arguments with bootloader arguments"
3073 config MIPS_CMDLINE_FROM_BOOTLOADER
3074 bool "Bootloader kernel arguments if available"
3076 config MIPS_CMDLINE_BUILTIN_EXTEND
3077 depends on CMDLINE_BOOL
3078 bool "Extend builtin kernel arguments with bootloader arguments"
3083 config LOCKDEP_SUPPORT
3087 config STACKTRACE_SUPPORT
3091 config PGTABLE_LEVELS
3093 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3094 default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3097 config MIPS_AUTO_PFN_OFFSET
3100 menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3102 config PCI_DRIVERS_GENERIC
3103 select PCI_DOMAINS_GENERIC if PCI
3106 config PCI_DRIVERS_LEGACY
3107 def_bool !PCI_DRIVERS_GENERIC
3108 select NO_GENERIC_PCI_IOPORT_MAP
3109 select PCI_DOMAINS if PCI
3112 # ISA support is now enabled via select. Too many systems still have the one
3113 # or other ISA chip on the board that users don't know about so don't expect
3114 # users to choose the right thing ...
3120 bool "TURBOchannel support"
3121 depends on MACH_DECSTATION
3123 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3124 processors. TURBOchannel programming specifications are available
3126 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3128 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3129 Linux driver support status is documented at:
3130 <http://www.linux-mips.org/wiki/DECstation>
3136 config ARCH_MMAP_RND_BITS_MIN
3140 config ARCH_MMAP_RND_BITS_MAX
3144 config ARCH_MMAP_RND_COMPAT_BITS_MIN
3147 config ARCH_MMAP_RND_COMPAT_BITS_MAX
3154 select MIPS_EXTERNAL_TIMER
3160 config MIPS32_COMPAT
3166 config SYSVIPC_COMPAT
3170 bool "Kernel support for o32 binaries"
3172 select ARCH_WANT_OLD_COMPAT_IPC
3174 select MIPS32_COMPAT
3175 select SYSVIPC_COMPAT if SYSVIPC
3177 Select this option if you want to run o32 binaries. These are pure
3178 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3179 existing binaries are in this format.
3184 bool "Kernel support for n32 binaries"
3186 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3188 select MIPS32_COMPAT
3189 select SYSVIPC_COMPAT if SYSVIPC
3191 Select this option if you want to run n32 binaries. These are
3192 64-bit binaries using 32-bit quantities for addressing and certain
3193 data that would normally be 64-bit. They are used in special
3198 menu "Power management options"
3200 config ARCH_HIBERNATION_POSSIBLE
3202 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3204 config ARCH_SUSPEND_POSSIBLE
3206 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3208 source "kernel/power/Kconfig"
3212 config MIPS_EXTERNAL_TIMER
3215 menu "CPU Power Management"
3217 if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3218 source "drivers/cpufreq/Kconfig"
3221 source "drivers/cpuidle/Kconfig"
3225 source "arch/mips/kvm/Kconfig"
3227 source "arch/mips/vdso/Kconfig"