1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2015 Endless Mobile, Inc.
5 * Copyright (c) 2016 BayLibre, SAS.
9 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12 #include <linux/module.h>
13 #include <linux/irq.h>
14 #include <linux/irqdomain.h>
15 #include <linux/irqchip.h>
17 #include <linux/of_address.h>
20 #define MAX_INPUT_MUX 256
22 #define REG_EDGE_POL 0x00
23 #define REG_PIN_03_SEL 0x04
24 #define REG_PIN_47_SEL 0x08
25 #define REG_FILTER_SEL 0x0c
27 /* use for A1 like chips */
28 #define REG_PIN_A1_SEL 0x04
31 * Note: The S905X3 datasheet reports that BOTH_EDGE is controlled by
32 * bits 24 to 31. Tests on the actual HW show that these bits are
33 * stuck at 0. Bits 8 to 15 are responsive and have the expected
36 #define REG_EDGE_POL_EDGE(params, x) BIT((params)->edge_single_offset + (x))
37 #define REG_EDGE_POL_LOW(params, x) BIT((params)->pol_low_offset + (x))
38 #define REG_BOTH_EDGE(params, x) BIT((params)->edge_both_offset + (x))
39 #define REG_EDGE_POL_MASK(params, x) ( \
40 REG_EDGE_POL_EDGE(params, x) | \
41 REG_EDGE_POL_LOW(params, x) | \
42 REG_BOTH_EDGE(params, x))
43 #define REG_PIN_SEL_SHIFT(x) (((x) % 4) * 8)
44 #define REG_FILTER_SEL_SHIFT(x) ((x) * 4)
46 struct meson_gpio_irq_controller;
47 static void meson8_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
48 unsigned int channel, unsigned long hwirq);
49 static void meson_gpio_irq_init_dummy(struct meson_gpio_irq_controller *ctl);
50 static void meson_a1_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
53 static void meson_a1_gpio_irq_init(struct meson_gpio_irq_controller *ctl);
56 void (*gpio_irq_sel_pin)(struct meson_gpio_irq_controller *ctl,
57 unsigned int channel, unsigned long hwirq);
58 void (*gpio_irq_init)(struct meson_gpio_irq_controller *ctl);
61 struct meson_gpio_irq_params {
62 unsigned int nr_hwirq;
63 bool support_edge_both;
64 unsigned int edge_both_offset;
65 unsigned int edge_single_offset;
66 unsigned int pol_low_offset;
67 unsigned int pin_sel_mask;
68 struct irq_ctl_ops ops;
71 #define INIT_MESON_COMMON(irqs, init, sel) \
74 .gpio_irq_init = init, \
75 .gpio_irq_sel_pin = sel, \
78 #define INIT_MESON8_COMMON_DATA(irqs) \
79 INIT_MESON_COMMON(irqs, meson_gpio_irq_init_dummy, \
80 meson8_gpio_irq_sel_pin) \
81 .edge_single_offset = 0, \
82 .pol_low_offset = 16, \
83 .pin_sel_mask = 0xff, \
85 #define INIT_MESON_A1_COMMON_DATA(irqs) \
86 INIT_MESON_COMMON(irqs, meson_a1_gpio_irq_init, \
87 meson_a1_gpio_irq_sel_pin) \
88 .support_edge_both = true, \
89 .edge_both_offset = 16, \
90 .edge_single_offset = 8, \
91 .pol_low_offset = 0, \
92 .pin_sel_mask = 0x7f, \
94 static const struct meson_gpio_irq_params meson8_params = {
95 INIT_MESON8_COMMON_DATA(134)
98 static const struct meson_gpio_irq_params meson8b_params = {
99 INIT_MESON8_COMMON_DATA(119)
102 static const struct meson_gpio_irq_params gxbb_params = {
103 INIT_MESON8_COMMON_DATA(133)
106 static const struct meson_gpio_irq_params gxl_params = {
107 INIT_MESON8_COMMON_DATA(110)
110 static const struct meson_gpio_irq_params axg_params = {
111 INIT_MESON8_COMMON_DATA(100)
114 static const struct meson_gpio_irq_params sm1_params = {
115 INIT_MESON8_COMMON_DATA(100)
116 .support_edge_both = true,
117 .edge_both_offset = 8,
120 static const struct meson_gpio_irq_params a1_params = {
121 INIT_MESON_A1_COMMON_DATA(62)
124 static const struct of_device_id meson_irq_gpio_matches[] = {
125 { .compatible = "amlogic,meson8-gpio-intc", .data = &meson8_params },
126 { .compatible = "amlogic,meson8b-gpio-intc", .data = &meson8b_params },
127 { .compatible = "amlogic,meson-gxbb-gpio-intc", .data = &gxbb_params },
128 { .compatible = "amlogic,meson-gxl-gpio-intc", .data = &gxl_params },
129 { .compatible = "amlogic,meson-axg-gpio-intc", .data = &axg_params },
130 { .compatible = "amlogic,meson-g12a-gpio-intc", .data = &axg_params },
131 { .compatible = "amlogic,meson-sm1-gpio-intc", .data = &sm1_params },
132 { .compatible = "amlogic,meson-a1-gpio-intc", .data = &a1_params },
136 struct meson_gpio_irq_controller {
137 const struct meson_gpio_irq_params *params;
139 u32 channel_irqs[NUM_CHANNEL];
140 DECLARE_BITMAP(channel_map, NUM_CHANNEL);
144 static void meson_gpio_irq_update_bits(struct meson_gpio_irq_controller *ctl,
145 unsigned int reg, u32 mask, u32 val)
150 spin_lock_irqsave(&ctl->lock, flags);
152 tmp = readl_relaxed(ctl->base + reg);
155 writel_relaxed(tmp, ctl->base + reg);
157 spin_unlock_irqrestore(&ctl->lock, flags);
160 static void meson_gpio_irq_init_dummy(struct meson_gpio_irq_controller *ctl)
164 static void meson8_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
165 unsigned int channel, unsigned long hwirq)
167 unsigned int reg_offset;
168 unsigned int bit_offset;
170 reg_offset = (channel < 4) ? REG_PIN_03_SEL : REG_PIN_47_SEL;
171 bit_offset = REG_PIN_SEL_SHIFT(channel);
173 meson_gpio_irq_update_bits(ctl, reg_offset,
174 ctl->params->pin_sel_mask << bit_offset,
175 hwirq << bit_offset);
178 static void meson_a1_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
179 unsigned int channel,
182 unsigned int reg_offset;
183 unsigned int bit_offset;
185 bit_offset = ((channel % 2) == 0) ? 0 : 16;
186 reg_offset = REG_PIN_A1_SEL + ((channel / 2) << 2);
188 meson_gpio_irq_update_bits(ctl, reg_offset,
189 ctl->params->pin_sel_mask << bit_offset,
190 hwirq << bit_offset);
193 /* For a1 or later chips like a1 there is a switch to enable/disable irq */
194 static void meson_a1_gpio_irq_init(struct meson_gpio_irq_controller *ctl)
196 meson_gpio_irq_update_bits(ctl, REG_EDGE_POL, BIT(31), BIT(31));
200 meson_gpio_irq_request_channel(struct meson_gpio_irq_controller *ctl,
207 spin_lock_irqsave(&ctl->lock, flags);
209 /* Find a free channel */
210 idx = find_first_zero_bit(ctl->channel_map, NUM_CHANNEL);
211 if (idx >= NUM_CHANNEL) {
212 spin_unlock_irqrestore(&ctl->lock, flags);
213 pr_err("No channel available\n");
217 /* Mark the channel as used */
218 set_bit(idx, ctl->channel_map);
220 spin_unlock_irqrestore(&ctl->lock, flags);
223 * Setup the mux of the channel to route the signal of the pad
224 * to the appropriate input of the GIC
226 ctl->params->ops.gpio_irq_sel_pin(ctl, idx, hwirq);
229 * Get the hwirq number assigned to this channel through
230 * a pointer the channel_irq table. The added benefit of this
231 * method is that we can also retrieve the channel index with
232 * it, using the table base.
234 *channel_hwirq = &(ctl->channel_irqs[idx]);
236 pr_debug("hwirq %lu assigned to channel %d - irq %u\n",
237 hwirq, idx, **channel_hwirq);
243 meson_gpio_irq_get_channel_idx(struct meson_gpio_irq_controller *ctl,
246 return channel_hwirq - ctl->channel_irqs;
250 meson_gpio_irq_release_channel(struct meson_gpio_irq_controller *ctl,
255 idx = meson_gpio_irq_get_channel_idx(ctl, channel_hwirq);
256 clear_bit(idx, ctl->channel_map);
259 static int meson_gpio_irq_type_setup(struct meson_gpio_irq_controller *ctl,
265 const struct meson_gpio_irq_params *params;
267 params = ctl->params;
268 idx = meson_gpio_irq_get_channel_idx(ctl, channel_hwirq);
271 * The controller has a filter block to operate in either LEVEL or
272 * EDGE mode, then signal is sent to the GIC. To enable LEVEL_LOW and
273 * EDGE_FALLING support (which the GIC does not support), the filter
274 * block is also able to invert the input signal it gets before
275 * providing it to the GIC.
277 type &= IRQ_TYPE_SENSE_MASK;
280 * New controller support EDGE_BOTH trigger. This setting takes
281 * precedence over the other edge/polarity settings
283 if (type == IRQ_TYPE_EDGE_BOTH) {
284 if (!params->support_edge_both)
287 val |= REG_BOTH_EDGE(params, idx);
289 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
290 val |= REG_EDGE_POL_EDGE(params, idx);
292 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))
293 val |= REG_EDGE_POL_LOW(params, idx);
296 meson_gpio_irq_update_bits(ctl, REG_EDGE_POL,
297 REG_EDGE_POL_MASK(params, idx), val);
302 static unsigned int meson_gpio_irq_type_output(unsigned int type)
304 unsigned int sense = type & IRQ_TYPE_SENSE_MASK;
306 type &= ~IRQ_TYPE_SENSE_MASK;
309 * The polarity of the signal provided to the GIC should always
312 if (sense & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
313 type |= IRQ_TYPE_LEVEL_HIGH;
315 type |= IRQ_TYPE_EDGE_RISING;
320 static int meson_gpio_irq_set_type(struct irq_data *data, unsigned int type)
322 struct meson_gpio_irq_controller *ctl = data->domain->host_data;
323 u32 *channel_hwirq = irq_data_get_irq_chip_data(data);
326 ret = meson_gpio_irq_type_setup(ctl, type, channel_hwirq);
330 return irq_chip_set_type_parent(data,
331 meson_gpio_irq_type_output(type));
334 static struct irq_chip meson_gpio_irq_chip = {
335 .name = "meson-gpio-irqchip",
336 .irq_mask = irq_chip_mask_parent,
337 .irq_unmask = irq_chip_unmask_parent,
338 .irq_eoi = irq_chip_eoi_parent,
339 .irq_set_type = meson_gpio_irq_set_type,
340 .irq_retrigger = irq_chip_retrigger_hierarchy,
342 .irq_set_affinity = irq_chip_set_affinity_parent,
344 .flags = IRQCHIP_SET_TYPE_MASKED,
347 static int meson_gpio_irq_domain_translate(struct irq_domain *domain,
348 struct irq_fwspec *fwspec,
349 unsigned long *hwirq,
352 if (is_of_node(fwspec->fwnode) && fwspec->param_count == 2) {
353 *hwirq = fwspec->param[0];
354 *type = fwspec->param[1];
361 static int meson_gpio_irq_allocate_gic_irq(struct irq_domain *domain,
366 struct irq_fwspec fwspec;
368 fwspec.fwnode = domain->parent->fwnode;
369 fwspec.param_count = 3;
370 fwspec.param[0] = 0; /* SPI */
371 fwspec.param[1] = hwirq;
372 fwspec.param[2] = meson_gpio_irq_type_output(type);
374 return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
377 static int meson_gpio_irq_domain_alloc(struct irq_domain *domain,
379 unsigned int nr_irqs,
382 struct irq_fwspec *fwspec = data;
383 struct meson_gpio_irq_controller *ctl = domain->host_data;
389 if (WARN_ON(nr_irqs != 1))
392 ret = meson_gpio_irq_domain_translate(domain, fwspec, &hwirq, &type);
396 ret = meson_gpio_irq_request_channel(ctl, hwirq, &channel_hwirq);
400 ret = meson_gpio_irq_allocate_gic_irq(domain, virq,
401 *channel_hwirq, type);
403 pr_err("failed to allocate gic irq %u\n", *channel_hwirq);
404 meson_gpio_irq_release_channel(ctl, channel_hwirq);
408 irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
409 &meson_gpio_irq_chip, channel_hwirq);
414 static void meson_gpio_irq_domain_free(struct irq_domain *domain,
416 unsigned int nr_irqs)
418 struct meson_gpio_irq_controller *ctl = domain->host_data;
419 struct irq_data *irq_data;
422 if (WARN_ON(nr_irqs != 1))
425 irq_domain_free_irqs_parent(domain, virq, 1);
427 irq_data = irq_domain_get_irq_data(domain, virq);
428 channel_hwirq = irq_data_get_irq_chip_data(irq_data);
430 meson_gpio_irq_release_channel(ctl, channel_hwirq);
433 static const struct irq_domain_ops meson_gpio_irq_domain_ops = {
434 .alloc = meson_gpio_irq_domain_alloc,
435 .free = meson_gpio_irq_domain_free,
436 .translate = meson_gpio_irq_domain_translate,
439 static int meson_gpio_irq_parse_dt(struct device_node *node, struct meson_gpio_irq_controller *ctl)
441 const struct of_device_id *match;
444 match = of_match_node(meson_irq_gpio_matches, node);
448 ctl->params = match->data;
450 ret = of_property_read_variable_u32_array(node,
451 "amlogic,channel-interrupts",
456 pr_err("can't get %d channel interrupts\n", NUM_CHANNEL);
460 ctl->params->ops.gpio_irq_init(ctl);
465 static int meson_gpio_irq_of_init(struct device_node *node, struct device_node *parent)
467 struct irq_domain *domain, *parent_domain;
468 struct meson_gpio_irq_controller *ctl;
472 pr_err("missing parent interrupt node\n");
476 parent_domain = irq_find_host(parent);
477 if (!parent_domain) {
478 pr_err("unable to obtain parent domain\n");
482 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
486 spin_lock_init(&ctl->lock);
488 ctl->base = of_iomap(node, 0);
494 ret = meson_gpio_irq_parse_dt(node, ctl);
496 goto free_channel_irqs;
498 domain = irq_domain_create_hierarchy(parent_domain, 0,
499 ctl->params->nr_hwirq,
500 of_node_to_fwnode(node),
501 &meson_gpio_irq_domain_ops,
504 pr_err("failed to add domain\n");
506 goto free_channel_irqs;
509 pr_info("%d to %d gpio interrupt mux initialized\n",
510 ctl->params->nr_hwirq, NUM_CHANNEL);
522 IRQCHIP_PLATFORM_DRIVER_BEGIN(meson_gpio_intc)
523 IRQCHIP_MATCH("amlogic,meson-gpio-intc", meson_gpio_irq_of_init)
524 IRQCHIP_PLATFORM_DRIVER_END(meson_gpio_intc)
527 MODULE_LICENSE("GPL v2");
528 MODULE_ALIAS("platform:meson-gpio-intc");