1 // SPDX-License-Identifier: GPL-2.0
3 * Intel Multiprocessor Specification 1.1 and 1.4
4 * compliant MP-table parsing routines.
12 #include <linux/init.h>
13 #include <linux/delay.h>
14 #include <linux/memblock.h>
15 #include <linux/kernel_stat.h>
16 #include <linux/mc146818rtc.h>
17 #include <linux/bitops.h>
18 #include <linux/acpi.h>
19 #include <linux/smp.h>
20 #include <linux/pci.h>
22 #include <asm/i8259.h>
23 #include <asm/io_apic.h>
25 #include <asm/irqdomain.h>
27 #include <asm/mpspec.h>
28 #include <asm/proto.h>
29 #include <asm/bios_ebda.h>
30 #include <asm/e820/api.h>
31 #include <asm/setup.h>
36 * Checksum an MP configuration block.
39 static int __init mpf_checksum(unsigned char *mp, int len)
49 static void __init MP_processor_info(struct mpc_cpu *m)
52 char *bootup_cpu = "";
54 if (!(m->cpuflag & CPU_ENABLED)) {
61 if (m->cpuflag & CPU_BOOTPROCESSOR) {
62 bootup_cpu = " (Bootup-CPU)";
63 boot_cpu_physical_apicid = m->apicid;
66 pr_info("Processor #%d%s\n", m->apicid, bootup_cpu);
67 generic_processor_info(apicid, m->apicver);
70 #ifdef CONFIG_X86_IO_APIC
71 static void __init mpc_oem_bus_info(struct mpc_bus *m, char *str)
73 memcpy(str, m->bustype, 6);
75 apic_printk(APIC_VERBOSE, "Bus #%d is %s\n", m->busid, str);
78 static void __init MP_bus_info(struct mpc_bus *m)
82 mpc_oem_bus_info(m, str);
84 #if MAX_MP_BUSSES < 256
85 if (m->busid >= MAX_MP_BUSSES) {
86 pr_warn("MP table busid value (%d) for bustype %s is too large, max. supported is %d\n",
87 m->busid, str, MAX_MP_BUSSES - 1);
92 set_bit(m->busid, mp_bus_not_pci);
93 if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA) - 1) == 0) {
95 mp_bus_id_to_type[m->busid] = MP_BUS_ISA;
97 } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI) - 1) == 0) {
98 clear_bit(m->busid, mp_bus_not_pci);
100 mp_bus_id_to_type[m->busid] = MP_BUS_PCI;
101 } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA) - 1) == 0) {
102 mp_bus_id_to_type[m->busid] = MP_BUS_EISA;
105 pr_warn("Unknown bustype %s - ignoring\n", str);
108 static void __init MP_ioapic_info(struct mpc_ioapic *m)
110 struct ioapic_domain_cfg cfg = {
111 .type = IOAPIC_DOMAIN_LEGACY,
112 .ops = &mp_ioapic_irqdomain_ops,
115 if (m->flags & MPC_APIC_USABLE)
116 mp_register_ioapic(m->apicid, m->apicaddr, gsi_top, &cfg);
119 static void __init print_mp_irq_info(struct mpc_intsrc *mp_irq)
121 apic_printk(APIC_VERBOSE,
122 "Int: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC INT %02x\n",
123 mp_irq->irqtype, mp_irq->irqflag & 3,
124 (mp_irq->irqflag >> 2) & 3, mp_irq->srcbus,
125 mp_irq->srcbusirq, mp_irq->dstapic, mp_irq->dstirq);
128 #else /* CONFIG_X86_IO_APIC */
129 static inline void __init MP_bus_info(struct mpc_bus *m) {}
130 static inline void __init MP_ioapic_info(struct mpc_ioapic *m) {}
131 #endif /* CONFIG_X86_IO_APIC */
133 static void __init MP_lintsrc_info(struct mpc_lintsrc *m)
135 apic_printk(APIC_VERBOSE,
136 "Lint: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC LINT %02x\n",
137 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbusid,
138 m->srcbusirq, m->destapic, m->destapiclint);
144 static int __init smp_check_mpc(struct mpc_table *mpc, char *oem, char *str)
147 if (memcmp(mpc->signature, MPC_SIGNATURE, 4)) {
148 pr_err("MPTABLE: bad signature [%c%c%c%c]!\n",
149 mpc->signature[0], mpc->signature[1],
150 mpc->signature[2], mpc->signature[3]);
153 if (mpf_checksum((unsigned char *)mpc, mpc->length)) {
154 pr_err("MPTABLE: checksum error!\n");
157 if (mpc->spec != 0x01 && mpc->spec != 0x04) {
158 pr_err("MPTABLE: bad table version (%d)!!\n", mpc->spec);
162 pr_err("MPTABLE: null local APIC address!\n");
165 memcpy(oem, mpc->oem, 8);
167 pr_info("MPTABLE: OEM ID: %s\n", oem);
169 memcpy(str, mpc->productid, 12);
172 pr_info("MPTABLE: Product ID: %s\n", str);
174 pr_info("MPTABLE: APIC at: 0x%X\n", mpc->lapic);
179 static void skip_entry(unsigned char **ptr, int *count, int size)
185 static void __init smp_dump_mptable(struct mpc_table *mpc, unsigned char *mpt)
187 pr_err("Your mptable is wrong, contact your HW vendor!\n");
188 pr_cont("type %x\n", *mpt);
189 print_hex_dump(KERN_ERR, " ", DUMP_PREFIX_ADDRESS, 16,
190 1, mpc, mpc->length, 1);
193 static int __init smp_read_mpc(struct mpc_table *mpc, unsigned early)
198 int count = sizeof(*mpc);
199 unsigned char *mpt = ((unsigned char *)mpc) + count;
201 if (!smp_check_mpc(mpc, oem, str))
204 /* Initialize the lapic mapping */
206 register_lapic_address(mpc->lapic);
211 /* Now process the configuration blocks. */
212 while (count < mpc->length) {
215 /* ACPI may have already provided this data */
217 MP_processor_info((struct mpc_cpu *)mpt);
218 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
221 MP_bus_info((struct mpc_bus *)mpt);
222 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
225 MP_ioapic_info((struct mpc_ioapic *)mpt);
226 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
229 mp_save_irq((struct mpc_intsrc *)mpt);
230 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
233 MP_lintsrc_info((struct mpc_lintsrc *)mpt);
234 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
238 smp_dump_mptable(mpc, mpt);
245 pr_err("MPTABLE: no processors registered!\n");
246 return num_processors;
249 #ifdef CONFIG_X86_IO_APIC
251 static int __init ELCR_trigger(unsigned int irq)
255 port = PIC_ELCR1 + (irq >> 3);
256 return (inb(port) >> (irq & 7)) & 1;
259 static void __init construct_default_ioirq_mptable(int mpc_default_type)
261 struct mpc_intsrc intsrc;
263 int ELCR_fallback = 0;
265 intsrc.type = MP_INTSRC;
266 intsrc.irqflag = MP_IRQTRIG_DEFAULT | MP_IRQPOL_DEFAULT;
268 intsrc.dstapic = mpc_ioapic_id(0);
270 intsrc.irqtype = mp_INT;
273 * If true, we have an ISA/PCI system with no IRQ entries
274 * in the MP table. To prevent the PCI interrupts from being set up
275 * incorrectly, we try to use the ELCR. The sanity check to see if
276 * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
277 * never be level sensitive, so we simply see if the ELCR agrees.
278 * If it does, we assume it's valid.
280 if (mpc_default_type == 5) {
281 pr_info("ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
283 if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
285 pr_err("ELCR contains invalid data... not using ELCR\n");
287 pr_info("Using ELCR to identify PCI interrupts\n");
292 for (i = 0; i < 16; i++) {
293 switch (mpc_default_type) {
295 if (i == 0 || i == 13)
296 continue; /* IRQ0 & IRQ13 not connected */
300 continue; /* IRQ2 is never connected */
305 * If the ELCR indicates a level-sensitive interrupt, we
306 * copy that information over to the MP table in the
307 * irqflag field (level sensitive, active high polarity).
309 if (ELCR_trigger(i)) {
310 intsrc.irqflag = MP_IRQTRIG_LEVEL |
311 MP_IRQPOL_ACTIVE_HIGH;
313 intsrc.irqflag = MP_IRQTRIG_DEFAULT |
318 intsrc.srcbusirq = i;
319 intsrc.dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
320 mp_save_irq(&intsrc);
323 intsrc.irqtype = mp_ExtINT;
324 intsrc.srcbusirq = 0;
325 intsrc.dstirq = 0; /* 8259A to INTIN0 */
326 mp_save_irq(&intsrc);
330 static void __init construct_ioapic_table(int mpc_default_type)
332 struct mpc_ioapic ioapic;
337 switch (mpc_default_type) {
339 pr_err("???\nUnknown standard configuration %d\n",
344 memcpy(bus.bustype, "ISA ", 6);
349 memcpy(bus.bustype, "EISA ", 6);
353 if (mpc_default_type > 4) {
355 memcpy(bus.bustype, "PCI ", 6);
359 ioapic.type = MP_IOAPIC;
361 ioapic.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
362 ioapic.flags = MPC_APIC_USABLE;
363 ioapic.apicaddr = IO_APIC_DEFAULT_PHYS_BASE;
364 MP_ioapic_info(&ioapic);
367 * We set up most of the low 16 IO-APIC pins according to MPS rules.
369 construct_default_ioirq_mptable(mpc_default_type);
372 static inline void __init construct_ioapic_table(int mpc_default_type) { }
375 static inline void __init construct_default_ISA_mptable(int mpc_default_type)
377 struct mpc_cpu processor;
378 struct mpc_lintsrc lintsrc;
379 int linttypes[2] = { mp_ExtINT, mp_NMI };
383 * local APIC has default address
385 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
388 * 2 CPUs, numbered 0 & 1.
390 processor.type = MP_PROCESSOR;
391 /* Either an integrated APIC or a discrete 82489DX. */
392 processor.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
393 processor.cpuflag = CPU_ENABLED;
394 processor.cpufeature = (boot_cpu_data.x86 << 8) |
395 (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_stepping;
396 processor.featureflag = boot_cpu_data.x86_capability[CPUID_1_EDX];
397 processor.reserved[0] = 0;
398 processor.reserved[1] = 0;
399 for (i = 0; i < 2; i++) {
400 processor.apicid = i;
401 MP_processor_info(&processor);
404 construct_ioapic_table(mpc_default_type);
406 lintsrc.type = MP_LINTSRC;
407 lintsrc.irqflag = MP_IRQTRIG_DEFAULT | MP_IRQPOL_DEFAULT;
408 lintsrc.srcbusid = 0;
409 lintsrc.srcbusirq = 0;
410 lintsrc.destapic = MP_APIC_ALL;
411 for (i = 0; i < 2; i++) {
412 lintsrc.irqtype = linttypes[i];
413 lintsrc.destapiclint = i;
414 MP_lintsrc_info(&lintsrc);
418 static unsigned long mpf_base;
419 static bool mpf_found;
421 static unsigned long __init get_mpc_size(unsigned long physptr)
423 struct mpc_table *mpc;
426 mpc = early_memremap(physptr, PAGE_SIZE);
428 early_memunmap(mpc, PAGE_SIZE);
429 apic_printk(APIC_VERBOSE, " mpc: %lx-%lx\n", physptr, physptr + size);
434 static int __init check_physptr(struct mpf_intel *mpf, unsigned int early)
436 struct mpc_table *mpc;
439 size = get_mpc_size(mpf->physptr);
440 mpc = early_memremap(mpf->physptr, size);
443 * Read the physical hardware table. Anything here will
444 * override the defaults.
446 if (!smp_read_mpc(mpc, early)) {
447 #ifdef CONFIG_X86_LOCAL_APIC
448 smp_found_config = 0;
450 pr_err("BIOS bug, MP table errors detected!...\n");
451 pr_cont("... disabling SMP support. (tell your hw vendor)\n");
452 early_memunmap(mpc, size);
455 early_memunmap(mpc, size);
460 #ifdef CONFIG_X86_IO_APIC
462 * If there are no explicit MP IRQ entries, then we are
463 * broken. We set up most of the low 16 IO-APIC pins to
464 * ISA defaults and hope it will work.
466 if (!mp_irq_entries) {
469 pr_err("BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
473 memcpy(bus.bustype, "ISA ", 6);
476 construct_default_ioirq_mptable(0);
484 * Scan the memory blocks for an SMP configuration block.
486 void __init default_get_smp_config(unsigned int early)
488 struct mpf_intel *mpf;
490 if (!smp_found_config)
496 if (acpi_lapic && early)
500 * MPS doesn't support hyperthreading, aka only have
501 * thread 0 apic id in MPS table
503 if (acpi_lapic && acpi_ioapic)
506 mpf = early_memremap(mpf_base, sizeof(*mpf));
508 pr_err("MPTABLE: error mapping MP table\n");
512 pr_info("Intel MultiProcessor Specification v1.%d\n",
514 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
515 if (mpf->feature2 & (1 << 7)) {
516 pr_info(" IMCR and PIC compatibility mode.\n");
519 pr_info(" Virtual Wire compatibility mode.\n");
524 * Now see if we need to read further.
529 * local APIC has default address
531 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
535 pr_info("Default MP configuration #%d\n", mpf->feature1);
536 construct_default_ISA_mptable(mpf->feature1);
538 } else if (mpf->physptr) {
539 if (check_physptr(mpf, early))
545 pr_info("Processors: %d\n", num_processors);
547 * Only use the first configuration found.
550 early_memunmap(mpf, sizeof(*mpf));
553 static void __init smp_reserve_memory(struct mpf_intel *mpf)
555 memblock_reserve(mpf->physptr, get_mpc_size(mpf->physptr));
558 static int __init smp_scan_config(unsigned long base, unsigned long length)
561 struct mpf_intel *mpf;
564 apic_printk(APIC_VERBOSE, "Scan for SMP in [mem %#010lx-%#010lx]\n",
565 base, base + length - 1);
566 BUILD_BUG_ON(sizeof(*mpf) != 16);
569 bp = early_memremap(base, length);
570 mpf = (struct mpf_intel *)bp;
571 if ((*bp == SMP_MAGIC_IDENT) &&
572 (mpf->length == 1) &&
573 !mpf_checksum((unsigned char *)bp, 16) &&
574 ((mpf->specification == 1)
575 || (mpf->specification == 4))) {
576 #ifdef CONFIG_X86_LOCAL_APIC
577 smp_found_config = 1;
582 pr_info("found SMP MP-table at [mem %#010lx-%#010lx]\n",
583 base, base + sizeof(*mpf) - 1);
585 memblock_reserve(base, sizeof(*mpf));
587 smp_reserve_memory(mpf);
591 early_memunmap(bp, length);
602 void __init default_find_smp_config(void)
604 unsigned int address;
607 * FIXME: Linux assumes you have 640K of base ram..
608 * this continues the error...
610 * 1) Scan the bottom 1K for a signature
611 * 2) Scan the top 1K of base RAM
612 * 3) Scan the 64K of bios
614 if (smp_scan_config(0x0, 0x400) ||
615 smp_scan_config(639 * 0x400, 0x400) ||
616 smp_scan_config(0xF0000, 0x10000))
619 * If it is an SMP machine we should know now, unless the
620 * configuration is in an EISA bus machine with an
621 * extended bios data area.
623 * there is a real-mode segmented pointer pointing to the
624 * 4K EBDA area at 0x40E, calculate and scan it here.
626 * NOTE! There are Linux loaders that will corrupt the EBDA
627 * area, and as such this kind of SMP config may be less
628 * trustworthy, simply because the SMP table may have been
629 * stomped on during early boot. These loaders are buggy and
632 * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
635 address = get_bios_ebda();
637 smp_scan_config(address, 0x400);
640 #ifdef CONFIG_X86_IO_APIC
641 static u8 __initdata irq_used[MAX_IRQ_SOURCES];
643 static int __init get_MP_intsrc_index(struct mpc_intsrc *m)
647 if (m->irqtype != mp_INT)
650 if (m->irqflag != (MP_IRQTRIG_LEVEL | MP_IRQPOL_ACTIVE_LOW))
655 for (i = 0; i < mp_irq_entries; i++) {
656 if (mp_irqs[i].irqtype != mp_INT)
659 if (mp_irqs[i].irqflag != (MP_IRQTRIG_LEVEL |
660 MP_IRQPOL_ACTIVE_LOW))
663 if (mp_irqs[i].srcbus != m->srcbus)
665 if (mp_irqs[i].srcbusirq != m->srcbusirq)
668 /* already claimed */
679 #define SPARE_SLOT_NUM 20
681 static struct mpc_intsrc __initdata *m_spare[SPARE_SLOT_NUM];
683 static void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare)
687 apic_printk(APIC_VERBOSE, "OLD ");
688 print_mp_irq_info(m);
690 i = get_MP_intsrc_index(m);
692 memcpy(m, &mp_irqs[i], sizeof(*m));
693 apic_printk(APIC_VERBOSE, "NEW ");
694 print_mp_irq_info(&mp_irqs[i]);
698 /* legacy, do nothing */
701 if (*nr_m_spare < SPARE_SLOT_NUM) {
703 * not found (-1), or duplicated (-2) are invalid entries,
704 * we need to use the slot later
706 m_spare[*nr_m_spare] = m;
712 check_slot(unsigned long mpc_new_phys, unsigned long mpc_new_length, int count)
714 if (!mpc_new_phys || count <= mpc_new_length) {
715 WARN(1, "update_mptable: No spare slots (length: %x)\n", count);
721 #else /* CONFIG_X86_IO_APIC */
723 inline void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare) {}
724 #endif /* CONFIG_X86_IO_APIC */
726 static int __init replace_intsrc_all(struct mpc_table *mpc,
727 unsigned long mpc_new_phys,
728 unsigned long mpc_new_length)
730 #ifdef CONFIG_X86_IO_APIC
733 int count = sizeof(*mpc);
735 unsigned char *mpt = ((unsigned char *)mpc) + count;
737 pr_info("mpc_length %x\n", mpc->length);
738 while (count < mpc->length) {
741 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
744 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
747 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
750 check_irq_src((struct mpc_intsrc *)mpt, &nr_m_spare);
751 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
754 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
758 smp_dump_mptable(mpc, mpt);
763 #ifdef CONFIG_X86_IO_APIC
764 for (i = 0; i < mp_irq_entries; i++) {
768 if (mp_irqs[i].irqtype != mp_INT)
771 if (mp_irqs[i].irqflag != (MP_IRQTRIG_LEVEL |
772 MP_IRQPOL_ACTIVE_LOW))
775 if (nr_m_spare > 0) {
776 apic_printk(APIC_VERBOSE, "*NEW* found\n");
778 memcpy(m_spare[nr_m_spare], &mp_irqs[i], sizeof(mp_irqs[i]));
779 m_spare[nr_m_spare] = NULL;
781 struct mpc_intsrc *m = (struct mpc_intsrc *)mpt;
782 count += sizeof(struct mpc_intsrc);
783 if (check_slot(mpc_new_phys, mpc_new_length, count) < 0)
785 memcpy(m, &mp_irqs[i], sizeof(*m));
787 mpt += sizeof(struct mpc_intsrc);
789 print_mp_irq_info(&mp_irqs[i]);
793 /* update checksum */
795 mpc->checksum -= mpf_checksum((unsigned char *)mpc, mpc->length);
800 int enable_update_mptable;
802 static int __init update_mptable_setup(char *str)
804 enable_update_mptable = 1;
810 early_param("update_mptable", update_mptable_setup);
812 static unsigned long __initdata mpc_new_phys;
813 static unsigned long mpc_new_length __initdata = 4096;
815 /* alloc_mptable or alloc_mptable=4k */
816 static int __initdata alloc_mptable;
817 static int __init parse_alloc_mptable_opt(char *p)
819 enable_update_mptable = 1;
826 mpc_new_length = memparse(p, &p);
829 early_param("alloc_mptable", parse_alloc_mptable_opt);
831 void __init e820__memblock_alloc_reserved_mpc_new(void)
833 if (enable_update_mptable && alloc_mptable)
834 mpc_new_phys = e820__memblock_alloc_reserved(mpc_new_length, 4);
837 static int __init update_mp_table(void)
841 struct mpf_intel *mpf;
842 struct mpc_table *mpc, *mpc_new;
845 if (!enable_update_mptable)
851 mpf = early_memremap(mpf_base, sizeof(*mpf));
853 pr_err("MPTABLE: mpf early_memremap() failed\n");
858 * Now see if we need to go further.
866 size = get_mpc_size(mpf->physptr);
867 mpc = early_memremap(mpf->physptr, size);
869 pr_err("MPTABLE: mpc early_memremap() failed\n");
873 if (!smp_check_mpc(mpc, oem, str))
876 pr_info("mpf: %llx\n", (u64)mpf_base);
877 pr_info("physptr: %x\n", mpf->physptr);
879 if (mpc_new_phys && mpc->length > mpc_new_length) {
881 pr_info("mpc_new_length is %ld, please use alloc_mptable=8k\n",
886 unsigned char old, new;
887 /* check if we can change the position */
889 old = mpf_checksum((unsigned char *)mpc, mpc->length);
890 mpc->checksum = 0xff;
891 new = mpf_checksum((unsigned char *)mpc, mpc->length);
893 pr_info("mpc is readonly, please try alloc_mptable instead\n");
896 pr_info("use in-position replacing\n");
898 mpc_new = early_memremap(mpc_new_phys, mpc_new_length);
900 pr_err("MPTABLE: new mpc early_memremap() failed\n");
903 mpf->physptr = mpc_new_phys;
904 memcpy(mpc_new, mpc, mpc->length);
905 early_memunmap(mpc, size);
907 size = mpc_new_length;
908 /* check if we can modify that */
909 if (mpc_new_phys - mpf->physptr) {
910 struct mpf_intel *mpf_new;
911 /* steal 16 bytes from [0, 1k) */
912 mpf_new = early_memremap(0x400 - 16, sizeof(*mpf_new));
914 pr_err("MPTABLE: new mpf early_memremap() failed\n");
917 pr_info("mpf new: %x\n", 0x400 - 16);
918 memcpy(mpf_new, mpf, 16);
919 early_memunmap(mpf, sizeof(*mpf));
921 mpf->physptr = mpc_new_phys;
924 mpf->checksum -= mpf_checksum((unsigned char *)mpf, 16);
925 pr_info("physptr new: %x\n", mpf->physptr);
929 * only replace the one with mp_INT and
930 * MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,
931 * already in mp_irqs , stored by ... and mp_config_acpi_gsi,
932 * may need pci=routeirq for all coverage
934 replace_intsrc_all(mpc, mpc_new_phys, mpc_new_length);
937 early_memunmap(mpc, size);
940 early_memunmap(mpf, sizeof(*mpf));
945 late_initcall(update_mp_table);