]> Git Repo - linux.git/blob - drivers/gpu/drm/i915/display/intel_dvo.c
Merge tag 'amd-drm-next-6.5-2023-06-09' of https://gitlab.freedesktop.org/agd5f/linux...
[linux.git] / drivers / gpu / drm / i915 / display / intel_dvo.c
1 /*
2  * Copyright 2006 Dave Airlie <[email protected]>
3  * Copyright © 2006-2007 Intel Corporation
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *      Eric Anholt <[email protected]>
26  */
27
28 #include <linux/i2c.h>
29 #include <linux/slab.h>
30
31 #include <drm/drm_atomic_helper.h>
32 #include <drm/drm_crtc.h>
33
34 #include "i915_drv.h"
35 #include "i915_reg.h"
36 #include "intel_connector.h"
37 #include "intel_de.h"
38 #include "intel_display_types.h"
39 #include "intel_dvo.h"
40 #include "intel_dvo_dev.h"
41 #include "intel_dvo_regs.h"
42 #include "intel_gmbus.h"
43 #include "intel_panel.h"
44
45 #define INTEL_DVO_CHIP_NONE     0
46 #define INTEL_DVO_CHIP_LVDS     1
47 #define INTEL_DVO_CHIP_TMDS     2
48 #define INTEL_DVO_CHIP_TVOUT    4
49 #define INTEL_DVO_CHIP_LVDS_NO_FIXED    5
50
51 #define SIL164_ADDR     0x38
52 #define CH7xxx_ADDR     0x76
53 #define TFP410_ADDR     0x38
54 #define NS2501_ADDR     0x38
55
56 static const struct intel_dvo_device intel_dvo_devices[] = {
57         {
58                 .type = INTEL_DVO_CHIP_TMDS,
59                 .name = "sil164",
60                 .port = PORT_C,
61                 .slave_addr = SIL164_ADDR,
62                 .dev_ops = &sil164_ops,
63         },
64         {
65                 .type = INTEL_DVO_CHIP_TMDS,
66                 .name = "ch7xxx",
67                 .port = PORT_C,
68                 .slave_addr = CH7xxx_ADDR,
69                 .dev_ops = &ch7xxx_ops,
70         },
71         {
72                 .type = INTEL_DVO_CHIP_TMDS,
73                 .name = "ch7xxx",
74                 .port = PORT_C,
75                 .slave_addr = 0x75, /* For some ch7010 */
76                 .dev_ops = &ch7xxx_ops,
77         },
78         {
79                 .type = INTEL_DVO_CHIP_LVDS,
80                 .name = "ivch",
81                 .port = PORT_A,
82                 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
83                 .dev_ops = &ivch_ops,
84         },
85         {
86                 .type = INTEL_DVO_CHIP_TMDS,
87                 .name = "tfp410",
88                 .port = PORT_C,
89                 .slave_addr = TFP410_ADDR,
90                 .dev_ops = &tfp410_ops,
91         },
92         {
93                 .type = INTEL_DVO_CHIP_LVDS,
94                 .name = "ch7017",
95                 .port = PORT_C,
96                 .slave_addr = 0x75,
97                 .gpio = GMBUS_PIN_DPB,
98                 .dev_ops = &ch7017_ops,
99         },
100         {
101                 .type = INTEL_DVO_CHIP_LVDS_NO_FIXED,
102                 .name = "ns2501",
103                 .port = PORT_B,
104                 .slave_addr = NS2501_ADDR,
105                 .dev_ops = &ns2501_ops,
106         },
107 };
108
109 struct intel_dvo {
110         struct intel_encoder base;
111
112         struct intel_dvo_device dev;
113
114         struct intel_connector *attached_connector;
115 };
116
117 static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
118 {
119         return container_of(encoder, struct intel_dvo, base);
120 }
121
122 static struct intel_dvo *intel_attached_dvo(struct intel_connector *connector)
123 {
124         return enc_to_dvo(intel_attached_encoder(connector));
125 }
126
127 static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
128 {
129         struct drm_i915_private *i915 = to_i915(connector->base.dev);
130         struct intel_encoder *encoder = intel_attached_encoder(connector);
131         struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
132         enum port port = encoder->port;
133         u32 tmp;
134
135         tmp = intel_de_read(i915, DVO(port));
136
137         if (!(tmp & DVO_ENABLE))
138                 return false;
139
140         return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
141 }
142
143 static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
144                                    enum pipe *pipe)
145 {
146         struct drm_i915_private *i915 = to_i915(encoder->base.dev);
147         enum port port = encoder->port;
148         u32 tmp;
149
150         tmp = intel_de_read(i915, DVO(port));
151
152         *pipe = REG_FIELD_GET(DVO_PIPE_SEL_MASK, tmp);
153
154         return tmp & DVO_ENABLE;
155 }
156
157 static void intel_dvo_get_config(struct intel_encoder *encoder,
158                                  struct intel_crtc_state *pipe_config)
159 {
160         struct drm_i915_private *i915 = to_i915(encoder->base.dev);
161         enum port port = encoder->port;
162         u32 tmp, flags = 0;
163
164         pipe_config->output_types |= BIT(INTEL_OUTPUT_DVO);
165
166         tmp = intel_de_read(i915, DVO(port));
167         if (tmp & DVO_HSYNC_ACTIVE_HIGH)
168                 flags |= DRM_MODE_FLAG_PHSYNC;
169         else
170                 flags |= DRM_MODE_FLAG_NHSYNC;
171         if (tmp & DVO_VSYNC_ACTIVE_HIGH)
172                 flags |= DRM_MODE_FLAG_PVSYNC;
173         else
174                 flags |= DRM_MODE_FLAG_NVSYNC;
175
176         pipe_config->hw.adjusted_mode.flags |= flags;
177
178         pipe_config->hw.adjusted_mode.crtc_clock = pipe_config->port_clock;
179 }
180
181 static void intel_disable_dvo(struct intel_atomic_state *state,
182                               struct intel_encoder *encoder,
183                               const struct intel_crtc_state *old_crtc_state,
184                               const struct drm_connector_state *old_conn_state)
185 {
186         struct drm_i915_private *i915 = to_i915(encoder->base.dev);
187         struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
188         enum port port = encoder->port;
189
190         intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
191
192         intel_de_rmw(i915, DVO(port), DVO_ENABLE, 0);
193         intel_de_posting_read(i915, DVO(port));
194 }
195
196 static void intel_enable_dvo(struct intel_atomic_state *state,
197                              struct intel_encoder *encoder,
198                              const struct intel_crtc_state *pipe_config,
199                              const struct drm_connector_state *conn_state)
200 {
201         struct drm_i915_private *i915 = to_i915(encoder->base.dev);
202         struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
203         enum port port = encoder->port;
204
205         intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
206                                          &pipe_config->hw.mode,
207                                          &pipe_config->hw.adjusted_mode);
208
209         intel_de_rmw(i915, DVO(port), 0, DVO_ENABLE);
210         intel_de_posting_read(i915, DVO(port));
211
212         intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
213 }
214
215 static enum drm_mode_status
216 intel_dvo_mode_valid(struct drm_connector *_connector,
217                      struct drm_display_mode *mode)
218 {
219         struct intel_connector *connector = to_intel_connector(_connector);
220         struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
221         const struct drm_display_mode *fixed_mode =
222                 intel_panel_fixed_mode(connector, mode);
223         int max_dotclk = to_i915(connector->base.dev)->max_dotclk_freq;
224         int target_clock = mode->clock;
225
226         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
227                 return MODE_NO_DBLESCAN;
228
229         /* XXX: Validate clock range */
230
231         if (fixed_mode) {
232                 enum drm_mode_status status;
233
234                 status = intel_panel_mode_valid(connector, mode);
235                 if (status != MODE_OK)
236                         return status;
237
238                 target_clock = fixed_mode->clock;
239         }
240
241         if (target_clock > max_dotclk)
242                 return MODE_CLOCK_HIGH;
243
244         return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
245 }
246
247 static int intel_dvo_compute_config(struct intel_encoder *encoder,
248                                     struct intel_crtc_state *pipe_config,
249                                     struct drm_connector_state *conn_state)
250 {
251         struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
252         struct intel_connector *connector = to_intel_connector(conn_state->connector);
253         struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
254         const struct drm_display_mode *fixed_mode =
255                 intel_panel_fixed_mode(intel_dvo->attached_connector, adjusted_mode);
256
257         /*
258          * If we have timings from the BIOS for the panel, put them in
259          * to the adjusted mode.  The CRTC will be set up for this mode,
260          * with the panel scaling set up to source from the H/VDisplay
261          * of the original mode.
262          */
263         if (fixed_mode) {
264                 int ret;
265
266                 ret = intel_panel_compute_config(connector, adjusted_mode);
267                 if (ret)
268                         return ret;
269         }
270
271         if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
272                 return -EINVAL;
273
274         pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB;
275         pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
276
277         return 0;
278 }
279
280 static void intel_dvo_pre_enable(struct intel_atomic_state *state,
281                                  struct intel_encoder *encoder,
282                                  const struct intel_crtc_state *pipe_config,
283                                  const struct drm_connector_state *conn_state)
284 {
285         struct drm_i915_private *i915 = to_i915(encoder->base.dev);
286         struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
287         const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
288         enum port port = encoder->port;
289         enum pipe pipe = crtc->pipe;
290         u32 dvo_val;
291
292         /* Save the active data order, since I don't know what it should be set to. */
293         dvo_val = intel_de_read(i915, DVO(port)) &
294                   (DVO_DEDICATED_INT_ENABLE |
295                    DVO_PRESERVE_MASK | DVO_ACT_DATA_ORDER_MASK);
296         dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
297                    DVO_BLANK_ACTIVE_HIGH;
298
299         dvo_val |= DVO_PIPE_SEL(pipe);
300         dvo_val |= DVO_PIPE_STALL;
301         if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
302                 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
303         if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
304                 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
305
306         intel_de_write(i915, DVO_SRCDIM(port),
307                        DVO_SRCDIM_HORIZONTAL(adjusted_mode->crtc_hdisplay) |
308                        DVO_SRCDIM_VERTICAL(adjusted_mode->crtc_vdisplay));
309         intel_de_write(i915, DVO(port), dvo_val);
310 }
311
312 static enum drm_connector_status
313 intel_dvo_detect(struct drm_connector *_connector, bool force)
314 {
315         struct intel_connector *connector = to_intel_connector(_connector);
316         struct drm_i915_private *i915 = to_i915(connector->base.dev);
317         struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
318
319         drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s]\n",
320                     connector->base.base.id, connector->base.name);
321
322         if (!INTEL_DISPLAY_ENABLED(i915))
323                 return connector_status_disconnected;
324
325         return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
326 }
327
328 static int intel_dvo_get_modes(struct drm_connector *_connector)
329 {
330         struct intel_connector *connector = to_intel_connector(_connector);
331         struct drm_i915_private *i915 = to_i915(connector->base.dev);
332         int num_modes;
333
334         /*
335          * We should probably have an i2c driver get_modes function for those
336          * devices which will have a fixed set of modes determined by the chip
337          * (TV-out, for example), but for now with just TMDS and LVDS,
338          * that's not the case.
339          */
340         num_modes = intel_ddc_get_modes(&connector->base,
341                                         intel_gmbus_get_adapter(i915, GMBUS_PIN_DPC));
342         if (num_modes)
343                 return num_modes;
344
345         return intel_panel_get_modes(connector);
346 }
347
348 static const struct drm_connector_funcs intel_dvo_connector_funcs = {
349         .detect = intel_dvo_detect,
350         .late_register = intel_connector_register,
351         .early_unregister = intel_connector_unregister,
352         .destroy = intel_connector_destroy,
353         .fill_modes = drm_helper_probe_single_connector_modes,
354         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
355         .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
356 };
357
358 static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
359         .mode_valid = intel_dvo_mode_valid,
360         .get_modes = intel_dvo_get_modes,
361 };
362
363 static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
364 {
365         struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
366
367         if (intel_dvo->dev.dev_ops->destroy)
368                 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
369
370         intel_encoder_destroy(encoder);
371 }
372
373 static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
374         .destroy = intel_dvo_enc_destroy,
375 };
376
377 static int intel_dvo_encoder_type(const struct intel_dvo_device *dvo)
378 {
379         switch (dvo->type) {
380         case INTEL_DVO_CHIP_TMDS:
381                 return DRM_MODE_ENCODER_TMDS;
382         case INTEL_DVO_CHIP_LVDS_NO_FIXED:
383         case INTEL_DVO_CHIP_LVDS:
384                 return DRM_MODE_ENCODER_LVDS;
385         default:
386                 MISSING_CASE(dvo->type);
387                 return DRM_MODE_ENCODER_NONE;
388         }
389 }
390
391 static int intel_dvo_connector_type(const struct intel_dvo_device *dvo)
392 {
393         switch (dvo->type) {
394         case INTEL_DVO_CHIP_TMDS:
395                 return DRM_MODE_CONNECTOR_DVII;
396         case INTEL_DVO_CHIP_LVDS_NO_FIXED:
397         case INTEL_DVO_CHIP_LVDS:
398                 return DRM_MODE_CONNECTOR_LVDS;
399         default:
400                 MISSING_CASE(dvo->type);
401                 return DRM_MODE_CONNECTOR_Unknown;
402         }
403 }
404
405 static bool intel_dvo_init_dev(struct drm_i915_private *dev_priv,
406                                struct intel_dvo *intel_dvo,
407                                const struct intel_dvo_device *dvo)
408 {
409         struct i2c_adapter *i2c;
410         u32 dpll[I915_MAX_PIPES];
411         enum pipe pipe;
412         int gpio;
413         bool ret;
414
415         /*
416          * Allow the I2C driver info to specify the GPIO to be used in
417          * special cases, but otherwise default to what's defined
418          * in the spec.
419          */
420         if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
421                 gpio = dvo->gpio;
422         else if (dvo->type == INTEL_DVO_CHIP_LVDS)
423                 gpio = GMBUS_PIN_SSC;
424         else
425                 gpio = GMBUS_PIN_DPB;
426
427         /*
428          * Set up the I2C bus necessary for the chip we're probing.
429          * It appears that everything is on GPIOE except for panels
430          * on i830 laptops, which are on GPIOB (DVOA).
431          */
432         i2c = intel_gmbus_get_adapter(dev_priv, gpio);
433
434         intel_dvo->dev = *dvo;
435
436         /*
437          * GMBUS NAK handling seems to be unstable, hence let the
438          * transmitter detection run in bit banging mode for now.
439          */
440         intel_gmbus_force_bit(i2c, true);
441
442         /*
443          * ns2501 requires the DVO 2x clock before it will
444          * respond to i2c accesses, so make sure we have
445          * the clock enabled before we attempt to initialize
446          * the device.
447          */
448         for_each_pipe(dev_priv, pipe)
449                 dpll[pipe] = intel_de_rmw(dev_priv, DPLL(pipe), 0, DPLL_DVO_2X_MODE);
450
451         ret = dvo->dev_ops->init(&intel_dvo->dev, i2c);
452
453         /* restore the DVO 2x clock state to original */
454         for_each_pipe(dev_priv, pipe) {
455                 intel_de_write(dev_priv, DPLL(pipe), dpll[pipe]);
456         }
457
458         intel_gmbus_force_bit(i2c, false);
459
460         return ret;
461 }
462
463 static bool intel_dvo_probe(struct drm_i915_private *i915,
464                             struct intel_dvo *intel_dvo)
465 {
466         int i;
467
468         /* Now, try to find a controller */
469         for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
470                 if (intel_dvo_init_dev(i915, intel_dvo,
471                                        &intel_dvo_devices[i]))
472                         return true;
473         }
474
475         return false;
476 }
477
478 void intel_dvo_init(struct drm_i915_private *i915)
479 {
480         struct intel_connector *connector;
481         struct intel_encoder *encoder;
482         struct intel_dvo *intel_dvo;
483
484         intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
485         if (!intel_dvo)
486                 return;
487
488         connector = intel_connector_alloc();
489         if (!connector) {
490                 kfree(intel_dvo);
491                 return;
492         }
493
494         intel_dvo->attached_connector = connector;
495
496         encoder = &intel_dvo->base;
497
498         encoder->disable = intel_disable_dvo;
499         encoder->enable = intel_enable_dvo;
500         encoder->get_hw_state = intel_dvo_get_hw_state;
501         encoder->get_config = intel_dvo_get_config;
502         encoder->compute_config = intel_dvo_compute_config;
503         encoder->pre_enable = intel_dvo_pre_enable;
504         connector->get_hw_state = intel_dvo_connector_get_hw_state;
505
506         if (!intel_dvo_probe(i915, intel_dvo)) {
507                 kfree(intel_dvo);
508                 intel_connector_free(connector);
509                 return;
510         }
511
512         encoder->type = INTEL_OUTPUT_DVO;
513         encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
514         encoder->port = intel_dvo->dev.port;
515         encoder->pipe_mask = ~0;
516
517         if (intel_dvo->dev.type != INTEL_DVO_CHIP_LVDS)
518                 encoder->cloneable = BIT(INTEL_OUTPUT_ANALOG) |
519                         BIT(INTEL_OUTPUT_DVO);
520
521         drm_encoder_init(&i915->drm, &encoder->base,
522                          &intel_dvo_enc_funcs,
523                          intel_dvo_encoder_type(&intel_dvo->dev),
524                          "DVO %c", port_name(encoder->port));
525
526         drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] detected %s\n",
527                     encoder->base.base.id, encoder->base.name,
528                     intel_dvo->dev.name);
529
530         if (intel_dvo->dev.type == INTEL_DVO_CHIP_TMDS)
531                 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
532                         DRM_CONNECTOR_POLL_DISCONNECT;
533
534         drm_connector_init(&i915->drm, &connector->base,
535                            &intel_dvo_connector_funcs,
536                            intel_dvo_connector_type(&intel_dvo->dev));
537
538         drm_connector_helper_add(&connector->base,
539                                  &intel_dvo_connector_helper_funcs);
540         connector->base.display_info.subpixel_order = SubPixelHorizontalRGB;
541
542         intel_connector_attach_encoder(connector, encoder);
543
544         if (intel_dvo->dev.type == INTEL_DVO_CHIP_LVDS) {
545                 /*
546                  * For our LVDS chipsets, we should hopefully be able
547                  * to dig the fixed panel mode out of the BIOS data.
548                  * However, it's in a different format from the BIOS
549                  * data on chipsets with integrated LVDS (stored in AIM
550                  * headers, likely), so for now, just get the current
551                  * mode being output through DVO.
552                  */
553                 intel_panel_add_encoder_fixed_mode(connector, encoder);
554
555                 intel_panel_init(connector, NULL);
556         }
557 }
This page took 0.071441 seconds and 4 git commands to generate.