1 /* SPDX-License-Identifier: GPL-2.0 */
3 * ld script for the x86 kernel
7 * Modernisation, unification and other changes and fixes:
11 * Don't define absolute symbols until and unless you know that symbol
12 * value is should remain constant even if kernel image is relocated
13 * at run time. Absolute symbols are not relocated. If symbol value should
14 * change if kernel is relocated, make the symbol section relative and
15 * put it inside the section definition.
19 #define LOAD_OFFSET __PAGE_OFFSET
21 #define LOAD_OFFSET __START_KERNEL_map
24 #define RUNTIME_DISCARD_EXIT
26 #define RO_EXCEPTION_TABLE_ALIGN 16
28 #include <asm-generic/vmlinux.lds.h>
29 #include <asm/asm-offsets.h>
30 #include <asm/thread_info.h>
31 #include <asm/page_types.h>
32 #include <asm/orc_lookup.h>
33 #include <asm/cache.h>
36 #undef i386 /* in case the preprocessor is a 32bit one */
38 OUTPUT_FORMAT(CONFIG_OUTPUT_FORMAT)
42 ENTRY(phys_startup_32)
44 OUTPUT_ARCH(i386:x86-64)
45 ENTRY(phys_startup_64)
50 #if defined(CONFIG_X86_64)
52 * On 64-bit, align RODATA to 2MB so we retain large page mappings for
53 * boundaries spanning kernel text, rodata and data sections.
55 * However, kernel identity mappings will have different RWX permissions
56 * to the pages mapping to text and to the pages padding (which are freed) the
57 * text section. Hence kernel identity mappings will be broken to smaller
58 * pages. For 64-bit, kernel text and kernel identity mappings are different,
59 * so we can enable protection checks as well as retain 2MB large page
60 * mappings for kernel text.
62 #define X86_ALIGN_RODATA_BEGIN . = ALIGN(HPAGE_SIZE);
64 #define X86_ALIGN_RODATA_END \
65 . = ALIGN(HPAGE_SIZE); \
66 __end_rodata_hpage_align = .; \
67 __end_rodata_aligned = .;
69 #define ALIGN_ENTRY_TEXT_BEGIN . = ALIGN(PMD_SIZE);
70 #define ALIGN_ENTRY_TEXT_END . = ALIGN(PMD_SIZE);
73 * This section contains data which will be mapped as decrypted. Memory
74 * encryption operates on a page basis. Make this section PMD-aligned
75 * to avoid splitting the pages while mapping the section early.
77 * Note: We use a separate section so that only this section gets
78 * decrypted to avoid exposing more than we wish.
80 #define BSS_DECRYPTED \
81 . = ALIGN(PMD_SIZE); \
82 __start_bss_decrypted = .; \
84 . = ALIGN(PAGE_SIZE); \
85 __start_bss_decrypted_unused = .; \
86 . = ALIGN(PMD_SIZE); \
87 __end_bss_decrypted = .; \
91 #define X86_ALIGN_RODATA_BEGIN
92 #define X86_ALIGN_RODATA_END \
93 . = ALIGN(PAGE_SIZE); \
94 __end_rodata_aligned = .;
96 #define ALIGN_ENTRY_TEXT_BEGIN
97 #define ALIGN_ENTRY_TEXT_END
103 text PT_LOAD FLAGS(5); /* R_E */
104 data PT_LOAD FLAGS(6); /* RW_ */
107 percpu PT_LOAD FLAGS(6); /* RW_ */
109 init PT_LOAD FLAGS(7); /* RWE */
111 note PT_NOTE FLAGS(0); /* ___ */
117 . = LOAD_OFFSET + LOAD_PHYSICAL_ADDR;
118 phys_startup_32 = ABSOLUTE(startup_32 - LOAD_OFFSET);
121 phys_startup_64 = ABSOLUTE(startup_64 - LOAD_OFFSET);
124 /* Text and read-only data */
125 .text : AT(ADDR(.text) - LOAD_OFFSET) {
128 /* bootstrapping code */
136 #ifdef CONFIG_RETPOLINE
137 __indirect_thunk_start = .;
139 __indirect_thunk_end = .;
143 ALIGN_ENTRY_TEXT_BEGIN
150 /* End of text section, which should occupy whole number of pages */
152 . = ALIGN(PAGE_SIZE);
154 X86_ALIGN_RODATA_BEGIN
159 .data : AT(ADDR(.data) - LOAD_OFFSET) {
160 /* Start of data section */
164 INIT_TASK_DATA(THREAD_SIZE)
167 /* 32 bit has nosave before _edata */
171 PAGE_ALIGNED_DATA(PAGE_SIZE)
173 CACHELINE_ALIGNED_DATA(L1_CACHE_BYTES)
178 /* rarely changed data like cpu maps */
179 READ_MOSTLY_DATA(INTERNODE_CACHE_BYTES)
181 /* End of data section */
189 . = ALIGN(PAGE_SIZE);
192 .vvar : AT(ADDR(.vvar) - LOAD_OFFSET) {
193 /* work around gold bug 13023 */
194 __vvar_beginning_hack = .;
196 /* Place all vvars at the offsets in asm/vvar.h. */
197 #define EMIT_VVAR(name, offset) \
198 . = __vvar_beginning_hack + offset; \
200 #include <asm/vvar.h>
204 * Pad the rest of the page with zeros. Otherwise the loader
205 * can leave garbage here.
207 . = __vvar_beginning_hack + PAGE_SIZE;
210 . = ALIGN(__vvar_page + PAGE_SIZE, PAGE_SIZE);
212 /* Init code and data - will be freed after init */
213 . = ALIGN(PAGE_SIZE);
214 .init.begin : AT(ADDR(.init.begin) - LOAD_OFFSET) {
215 __init_begin = .; /* paired with __init_end */
218 #if defined(CONFIG_X86_64) && defined(CONFIG_SMP)
220 * percpu offsets are zero-based on SMP. PERCPU_VADDR() changes the
221 * output PHDR, so the next output section - .init.text - should
222 * start another segment - init.
224 PERCPU_VADDR(INTERNODE_CACHE_BYTES, 0, :percpu)
225 ASSERT(SIZEOF(.data..percpu) < CONFIG_PHYSICAL_START,
226 "per-CPU data too large - increase CONFIG_PHYSICAL_START")
229 INIT_TEXT_SECTION(PAGE_SIZE)
235 * Section for code used exclusively before alternatives are run. All
236 * references to such code must be patched out by alternatives, normally
237 * by using X86_FEATURE_ALWAYS CPU feature bit.
239 * See static_cpu_has() for an example.
241 .altinstr_aux : AT(ADDR(.altinstr_aux) - LOAD_OFFSET) {
245 INIT_DATA_SECTION(16)
247 .x86_cpu_dev.init : AT(ADDR(.x86_cpu_dev.init) - LOAD_OFFSET) {
248 __x86_cpu_dev_start = .;
250 __x86_cpu_dev_end = .;
253 #ifdef CONFIG_X86_INTEL_MID
254 .x86_intel_mid_dev.init : AT(ADDR(.x86_intel_mid_dev.init) - \
256 __x86_intel_mid_dev_start = .;
257 *(.x86_intel_mid_dev.init)
258 __x86_intel_mid_dev_end = .;
263 * start address and size of operations which during runtime
264 * can be patched with virtualization friendly instructions or
265 * baremetal native ones. Think page table operations.
266 * Details in paravirt_types.h
269 .parainstructions : AT(ADDR(.parainstructions) - LOAD_OFFSET) {
270 __parainstructions = .;
272 __parainstructions_end = .;
275 #ifdef CONFIG_RETPOLINE
277 * List of instructions that call/jmp/jcc to retpoline thunks
278 * __x86_indirect_thunk_*(). These instructions can be patched along
279 * with alternatives, after which the section can be freed.
282 .retpoline_sites : AT(ADDR(.retpoline_sites) - LOAD_OFFSET) {
283 __retpoline_sites = .;
285 __retpoline_sites_end = .;
289 .return_sites : AT(ADDR(.return_sites) - LOAD_OFFSET) {
292 __return_sites_end = .;
296 .call_sites : AT(ADDR(.call_sites) - LOAD_OFFSET) {
299 __call_sites_end = .;
303 #ifdef CONFIG_X86_KERNEL_IBT
305 .ibt_endbr_seal : AT(ADDR(.ibt_endbr_seal) - LOAD_OFFSET) {
306 __ibt_endbr_seal = .;
308 __ibt_endbr_seal_end = .;
312 #ifdef CONFIG_FINEIBT
314 .cfi_sites : AT(ADDR(.cfi_sites) - LOAD_OFFSET) {
322 * struct alt_inst entries. From the header (alternative.h):
323 * "Alternative instructions for different CPU types or capabilities"
324 * Think locking instructions on spinlocks.
327 .altinstructions : AT(ADDR(.altinstructions) - LOAD_OFFSET) {
328 __alt_instructions = .;
330 __alt_instructions_end = .;
334 * And here are the replacement instructions. The linker sticks
335 * them as binary blobs. The .altinstructions has enough data to
336 * get the address and the length of them to patch the kernel safely.
338 .altinstr_replacement : AT(ADDR(.altinstr_replacement) - LOAD_OFFSET) {
339 *(.altinstr_replacement)
343 .apicdrivers : AT(ADDR(.apicdrivers) - LOAD_OFFSET) {
346 __apicdrivers_end = .;
351 * .exit.text is discarded at runtime, not link time, to deal with
352 * references from .altinstructions
354 .exit.text : AT(ADDR(.exit.text) - LOAD_OFFSET) {
358 .exit.data : AT(ADDR(.exit.data) - LOAD_OFFSET) {
362 #if !defined(CONFIG_X86_64) || !defined(CONFIG_SMP)
363 PERCPU_SECTION(INTERNODE_CACHE_BYTES)
366 . = ALIGN(PAGE_SIZE);
368 /* freed after init ends here */
369 .init.end : AT(ADDR(.init.end) - LOAD_OFFSET) {
374 * smp_locks might be freed after init
375 * start/end must be page aligned
377 . = ALIGN(PAGE_SIZE);
378 .smp_locks : AT(ADDR(.smp_locks) - LOAD_OFFSET) {
381 . = ALIGN(PAGE_SIZE);
386 .data_nosave : AT(ADDR(.data_nosave) - LOAD_OFFSET) {
392 . = ALIGN(PAGE_SIZE);
393 .bss : AT(ADDR(.bss) - LOAD_OFFSET) {
395 *(.bss..page_aligned)
396 . = ALIGN(PAGE_SIZE);
399 . = ALIGN(PAGE_SIZE);
404 * The memory occupied from _text to here, __end_of_kernel_reserve, is
405 * automatically reserved in setup_arch(). Anything after here must be
406 * explicitly reserved using memblock_reserve() or it will be discarded
407 * and treated as available memory.
409 __end_of_kernel_reserve = .;
411 . = ALIGN(PAGE_SIZE);
412 .brk : AT(ADDR(.brk) - LOAD_OFFSET) {
414 . += 64 * 1024; /* 64k alignment slop space */
415 *(.bss..brk) /* areas brk users have reserved */
419 . = ALIGN(PAGE_SIZE); /* keep VO_INIT_SIZE page aligned */
422 #ifdef CONFIG_AMD_MEM_ENCRYPT
424 * Early scratch/workarea section: Lives outside of the kernel proper
427 * Resides after _end because even though the .brk section is after
428 * __end_of_kernel_reserve, the .brk section is later reserved as a
429 * part of the kernel. Since it is located after __end_of_kernel_reserve
430 * it will be discarded and become part of the available memory. As
431 * such, it can only be used by very early boot code and must not be
434 * Currently used by SME for performing in-place encryption of the
435 * kernel during boot. Resides on a 2MB boundary to simplify the
436 * pagetable setup used for SME in-place encryption.
438 . = ALIGN(HPAGE_SIZE);
439 .init.scratch : AT(ADDR(.init.scratch) - LOAD_OFFSET) {
440 __init_scratch_begin = .;
442 . = ALIGN(HPAGE_SIZE);
443 __init_scratch_end = .;
454 * Make sure that the .got.plt is either completely empty or it
455 * contains only the lazy dispatch entries.
457 .got.plt (INFO) : { *(.got.plt) }
458 ASSERT(SIZEOF(.got.plt) == 0 ||
460 SIZEOF(.got.plt) == 0x18,
462 SIZEOF(.got.plt) == 0xc,
464 "Unexpected GOT/PLT entries detected!")
467 * Sections that should stay zero sized, which is safer to
468 * explicitly check instead of blindly discarding.
473 ASSERT(SIZEOF(.got) == 0, "Unexpected GOT entries detected!")
476 *(.plt) *(.plt.*) *(.iplt)
478 ASSERT(SIZEOF(.plt) == 0, "Unexpected run-time procedure linkages detected!")
483 ASSERT(SIZEOF(.rel.dyn) == 0, "Unexpected run-time relocations (.rel) detected!")
486 *(.rela.*) *(.rela_*)
488 ASSERT(SIZEOF(.rela.dyn) == 0, "Unexpected run-time relocations (.rela) detected!")
492 * The ASSERT() sink to . is intentional, for binutils 2.14 compatibility:
494 . = ASSERT((_end - LOAD_OFFSET <= KERNEL_IMAGE_SIZE),
495 "kernel image bigger than KERNEL_IMAGE_SIZE");
499 * Per-cpu symbols which need to be offset from __per_cpu_load
500 * for the boot processor.
502 #define INIT_PER_CPU(x) init_per_cpu__##x = ABSOLUTE(x) + __per_cpu_load
503 INIT_PER_CPU(gdt_page);
504 INIT_PER_CPU(fixed_percpu_data);
505 INIT_PER_CPU(irq_stack_backing_store);
508 . = ASSERT((fixed_percpu_data == 0),
509 "fixed_percpu_data is not at start of per-cpu area");
512 #endif /* CONFIG_X86_64 */