2 * Copyright 2013 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
28 #include <linux/firmware.h>
29 #include <linux/module.h>
32 #include <drm/drm_drv.h>
35 #include "amdgpu_pm.h"
36 #include "amdgpu_vce.h"
39 /* 1 second timeout */
40 #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
43 #ifdef CONFIG_DRM_AMDGPU_CIK
44 #define FIRMWARE_BONAIRE "amdgpu/bonaire_vce.bin"
45 #define FIRMWARE_KABINI "amdgpu/kabini_vce.bin"
46 #define FIRMWARE_KAVERI "amdgpu/kaveri_vce.bin"
47 #define FIRMWARE_HAWAII "amdgpu/hawaii_vce.bin"
48 #define FIRMWARE_MULLINS "amdgpu/mullins_vce.bin"
50 #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
51 #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
52 #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
53 #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
54 #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
55 #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
56 #define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
57 #define FIRMWARE_VEGAM "amdgpu/vegam_vce.bin"
59 #define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
60 #define FIRMWARE_VEGA12 "amdgpu/vega12_vce.bin"
61 #define FIRMWARE_VEGA20 "amdgpu/vega20_vce.bin"
63 #ifdef CONFIG_DRM_AMDGPU_CIK
64 MODULE_FIRMWARE(FIRMWARE_BONAIRE);
65 MODULE_FIRMWARE(FIRMWARE_KABINI);
66 MODULE_FIRMWARE(FIRMWARE_KAVERI);
67 MODULE_FIRMWARE(FIRMWARE_HAWAII);
68 MODULE_FIRMWARE(FIRMWARE_MULLINS);
70 MODULE_FIRMWARE(FIRMWARE_TONGA);
71 MODULE_FIRMWARE(FIRMWARE_CARRIZO);
72 MODULE_FIRMWARE(FIRMWARE_FIJI);
73 MODULE_FIRMWARE(FIRMWARE_STONEY);
74 MODULE_FIRMWARE(FIRMWARE_POLARIS10);
75 MODULE_FIRMWARE(FIRMWARE_POLARIS11);
76 MODULE_FIRMWARE(FIRMWARE_POLARIS12);
77 MODULE_FIRMWARE(FIRMWARE_VEGAM);
79 MODULE_FIRMWARE(FIRMWARE_VEGA10);
80 MODULE_FIRMWARE(FIRMWARE_VEGA12);
81 MODULE_FIRMWARE(FIRMWARE_VEGA20);
83 static void amdgpu_vce_idle_work_handler(struct work_struct *work);
84 static int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
86 struct dma_fence **fence);
87 static int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
88 bool direct, struct dma_fence **fence);
91 * amdgpu_vce_sw_init - allocate memory, load vce firmware
93 * @adev: amdgpu_device pointer
94 * @size: size for the new BO
96 * First step to get VCE online, allocate memory and load the firmware
98 int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
101 const struct common_firmware_header *hdr;
102 unsigned ucode_version, version_major, version_minor, binary_id;
105 switch (adev->asic_type) {
106 #ifdef CONFIG_DRM_AMDGPU_CIK
108 fw_name = FIRMWARE_BONAIRE;
111 fw_name = FIRMWARE_KAVERI;
114 fw_name = FIRMWARE_KABINI;
117 fw_name = FIRMWARE_HAWAII;
120 fw_name = FIRMWARE_MULLINS;
124 fw_name = FIRMWARE_TONGA;
127 fw_name = FIRMWARE_CARRIZO;
130 fw_name = FIRMWARE_FIJI;
133 fw_name = FIRMWARE_STONEY;
136 fw_name = FIRMWARE_POLARIS10;
139 fw_name = FIRMWARE_POLARIS11;
142 fw_name = FIRMWARE_POLARIS12;
145 fw_name = FIRMWARE_VEGAM;
148 fw_name = FIRMWARE_VEGA10;
151 fw_name = FIRMWARE_VEGA12;
154 fw_name = FIRMWARE_VEGA20;
161 r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
163 dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
168 r = amdgpu_ucode_validate(adev->vce.fw);
170 dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
172 release_firmware(adev->vce.fw);
177 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
179 ucode_version = le32_to_cpu(hdr->ucode_version);
180 version_major = (ucode_version >> 20) & 0xfff;
181 version_minor = (ucode_version >> 8) & 0xfff;
182 binary_id = ucode_version & 0xff;
183 DRM_INFO("Found VCE firmware Version: %d.%d Binary ID: %d\n",
184 version_major, version_minor, binary_id);
185 adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
188 r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
189 AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
190 &adev->vce.gpu_addr, &adev->vce.cpu_addr);
192 dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
196 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
197 atomic_set(&adev->vce.handles[i], 0);
198 adev->vce.filp[i] = NULL;
201 INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
202 mutex_init(&adev->vce.idle_mutex);
208 * amdgpu_vce_sw_fini - free memory
210 * @adev: amdgpu_device pointer
212 * Last step on VCE teardown, free firmware memory
214 int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
218 if (adev->vce.vcpu_bo == NULL)
221 cancel_delayed_work_sync(&adev->vce.idle_work);
222 drm_sched_entity_destroy(&adev->vce.entity);
224 amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
225 (void **)&adev->vce.cpu_addr);
227 for (i = 0; i < adev->vce.num_rings; i++)
228 amdgpu_ring_fini(&adev->vce.ring[i]);
230 release_firmware(adev->vce.fw);
231 mutex_destroy(&adev->vce.idle_mutex);
237 * amdgpu_vce_entity_init - init entity
239 * @adev: amdgpu_device pointer
242 int amdgpu_vce_entity_init(struct amdgpu_device *adev)
244 struct amdgpu_ring *ring;
245 struct drm_gpu_scheduler *sched;
248 ring = &adev->vce.ring[0];
249 sched = &ring->sched;
250 r = drm_sched_entity_init(&adev->vce.entity, DRM_SCHED_PRIORITY_NORMAL,
253 DRM_ERROR("Failed setting up VCE run queue.\n");
261 * amdgpu_vce_suspend - unpin VCE fw memory
263 * @adev: amdgpu_device pointer
266 int amdgpu_vce_suspend(struct amdgpu_device *adev)
270 cancel_delayed_work_sync(&adev->vce.idle_work);
272 if (adev->vce.vcpu_bo == NULL)
275 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
276 if (atomic_read(&adev->vce.handles[i]))
279 if (i == AMDGPU_MAX_VCE_HANDLES)
282 /* TODO: suspending running encoding sessions isn't supported */
287 * amdgpu_vce_resume - pin VCE fw memory
289 * @adev: amdgpu_device pointer
292 int amdgpu_vce_resume(struct amdgpu_device *adev)
295 const struct common_firmware_header *hdr;
299 if (adev->vce.vcpu_bo == NULL)
302 r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
304 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
308 r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
310 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
311 dev_err(adev->dev, "(%d) VCE map failed\n", r);
315 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
316 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
318 if (drm_dev_enter(&adev->ddev, &idx)) {
319 memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
320 adev->vce.fw->size - offset);
324 amdgpu_bo_kunmap(adev->vce.vcpu_bo);
326 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
332 * amdgpu_vce_idle_work_handler - power off VCE
334 * @work: pointer to work structure
336 * power of VCE when it's not used any more
338 static void amdgpu_vce_idle_work_handler(struct work_struct *work)
340 struct amdgpu_device *adev =
341 container_of(work, struct amdgpu_device, vce.idle_work.work);
342 unsigned i, count = 0;
344 for (i = 0; i < adev->vce.num_rings; i++)
345 count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
348 if (adev->pm.dpm_enabled) {
349 amdgpu_dpm_enable_vce(adev, false);
351 amdgpu_asic_set_vce_clocks(adev, 0, 0);
352 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
354 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
358 schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
363 * amdgpu_vce_ring_begin_use - power up VCE
367 * Make sure VCE is powerd up when we want to use it
369 void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
371 struct amdgpu_device *adev = ring->adev;
374 if (amdgpu_sriov_vf(adev))
377 mutex_lock(&adev->vce.idle_mutex);
378 set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
380 if (adev->pm.dpm_enabled) {
381 amdgpu_dpm_enable_vce(adev, true);
383 amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
384 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
385 AMD_CG_STATE_UNGATE);
386 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
387 AMD_PG_STATE_UNGATE);
391 mutex_unlock(&adev->vce.idle_mutex);
395 * amdgpu_vce_ring_end_use - power VCE down
399 * Schedule work to power VCE down again
401 void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
403 if (!amdgpu_sriov_vf(ring->adev))
404 schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
408 * amdgpu_vce_free_handles - free still open VCE handles
410 * @adev: amdgpu_device pointer
411 * @filp: drm file pointer
413 * Close all VCE handles still open by this file pointer
415 void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
417 struct amdgpu_ring *ring = &adev->vce.ring[0];
419 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
420 uint32_t handle = atomic_read(&adev->vce.handles[i]);
422 if (!handle || adev->vce.filp[i] != filp)
425 r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
427 DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
429 adev->vce.filp[i] = NULL;
430 atomic_set(&adev->vce.handles[i], 0);
435 * amdgpu_vce_get_create_msg - generate a VCE create msg
437 * @ring: ring we should submit the msg to
438 * @handle: VCE session handle to use
439 * @bo: amdgpu object for which we query the offset
440 * @fence: optional fence to return
442 * Open up a stream for HW test
444 static int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
445 struct amdgpu_bo *bo,
446 struct dma_fence **fence)
448 const unsigned ib_size_dw = 1024;
449 struct amdgpu_job *job;
450 struct amdgpu_ib *ib;
451 struct dma_fence *f = NULL;
455 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
456 AMDGPU_IB_POOL_DIRECT, &job);
462 addr = amdgpu_bo_gpu_offset(bo);
464 /* stitch together an VCE create msg */
466 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
467 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
468 ib->ptr[ib->length_dw++] = handle;
470 if ((ring->adev->vce.fw_version >> 24) >= 52)
471 ib->ptr[ib->length_dw++] = 0x00000040; /* len */
473 ib->ptr[ib->length_dw++] = 0x00000030; /* len */
474 ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
475 ib->ptr[ib->length_dw++] = 0x00000000;
476 ib->ptr[ib->length_dw++] = 0x00000042;
477 ib->ptr[ib->length_dw++] = 0x0000000a;
478 ib->ptr[ib->length_dw++] = 0x00000001;
479 ib->ptr[ib->length_dw++] = 0x00000080;
480 ib->ptr[ib->length_dw++] = 0x00000060;
481 ib->ptr[ib->length_dw++] = 0x00000100;
482 ib->ptr[ib->length_dw++] = 0x00000100;
483 ib->ptr[ib->length_dw++] = 0x0000000c;
484 ib->ptr[ib->length_dw++] = 0x00000000;
485 if ((ring->adev->vce.fw_version >> 24) >= 52) {
486 ib->ptr[ib->length_dw++] = 0x00000000;
487 ib->ptr[ib->length_dw++] = 0x00000000;
488 ib->ptr[ib->length_dw++] = 0x00000000;
489 ib->ptr[ib->length_dw++] = 0x00000000;
492 ib->ptr[ib->length_dw++] = 0x00000014; /* len */
493 ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
494 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
495 ib->ptr[ib->length_dw++] = addr;
496 ib->ptr[ib->length_dw++] = 0x00000001;
498 for (i = ib->length_dw; i < ib_size_dw; ++i)
501 r = amdgpu_job_submit_direct(job, ring, &f);
506 *fence = dma_fence_get(f);
511 amdgpu_job_free(job);
516 * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
518 * @ring: ring we should submit the msg to
519 * @handle: VCE session handle to use
520 * @direct: direct or delayed pool
521 * @fence: optional fence to return
523 * Close up a stream for HW test or if userspace failed to do so
525 static int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
526 bool direct, struct dma_fence **fence)
528 const unsigned ib_size_dw = 1024;
529 struct amdgpu_job *job;
530 struct amdgpu_ib *ib;
531 struct dma_fence *f = NULL;
534 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
535 direct ? AMDGPU_IB_POOL_DIRECT :
536 AMDGPU_IB_POOL_DELAYED, &job);
542 /* stitch together an VCE destroy msg */
544 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
545 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
546 ib->ptr[ib->length_dw++] = handle;
548 ib->ptr[ib->length_dw++] = 0x00000020; /* len */
549 ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
550 ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
551 ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
552 ib->ptr[ib->length_dw++] = 0x00000000;
553 ib->ptr[ib->length_dw++] = 0x00000000;
554 ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
555 ib->ptr[ib->length_dw++] = 0x00000000;
557 ib->ptr[ib->length_dw++] = 0x00000008; /* len */
558 ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
560 for (i = ib->length_dw; i < ib_size_dw; ++i)
564 r = amdgpu_job_submit_direct(job, ring, &f);
566 r = amdgpu_job_submit(job, &ring->adev->vce.entity,
567 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
572 *fence = dma_fence_get(f);
577 amdgpu_job_free(job);
582 * amdgpu_vce_validate_bo - make sure not to cross 4GB boundary
585 * @ib_idx: indirect buffer to use
586 * @lo: address of lower dword
587 * @hi: address of higher dword
588 * @size: minimum size
589 * @index: bs/fb index
591 * Make sure that no BO cross a 4GB boundary.
593 static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
594 int lo, int hi, unsigned size, int32_t index)
596 int64_t offset = ((uint64_t)size) * ((int64_t)index);
597 struct ttm_operation_ctx ctx = { false, false };
598 struct amdgpu_bo_va_mapping *mapping;
599 unsigned i, fpfn, lpfn;
600 struct amdgpu_bo *bo;
604 addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
605 ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
608 fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
609 lpfn = 0x100000000ULL >> PAGE_SHIFT;
612 lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
615 r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
617 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
618 addr, lo, hi, size, index);
622 for (i = 0; i < bo->placement.num_placement; ++i) {
623 bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
624 bo->placements[i].lpfn = bo->placements[i].lpfn ?
625 min(bo->placements[i].lpfn, lpfn) : lpfn;
627 return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
632 * amdgpu_vce_cs_reloc - command submission relocation
635 * @ib_idx: indirect buffer to use
636 * @lo: address of lower dword
637 * @hi: address of higher dword
638 * @size: minimum size
639 * @index: bs/fb index
641 * Patch relocation inside command stream with real buffer address
643 static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
644 int lo, int hi, unsigned size, uint32_t index)
646 struct amdgpu_bo_va_mapping *mapping;
647 struct amdgpu_bo *bo;
651 if (index == 0xffffffff)
654 addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
655 ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
656 addr += ((uint64_t)size) * ((uint64_t)index);
658 r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
660 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
661 addr, lo, hi, size, index);
665 if ((addr + (uint64_t)size) >
666 (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
667 DRM_ERROR("BO too small for addr 0x%010Lx %d %d\n",
672 addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
673 addr += amdgpu_bo_gpu_offset(bo);
674 addr -= ((uint64_t)size) * ((uint64_t)index);
676 amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
677 amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
683 * amdgpu_vce_validate_handle - validate stream handle
686 * @handle: handle to validate
687 * @allocated: allocated a new handle?
689 * Validates the handle and return the found session index or -EINVAL
690 * we we don't have another free session index.
692 static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
693 uint32_t handle, uint32_t *allocated)
697 /* validate the handle */
698 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
699 if (atomic_read(&p->adev->vce.handles[i]) == handle) {
700 if (p->adev->vce.filp[i] != p->filp) {
701 DRM_ERROR("VCE handle collision detected!\n");
708 /* handle not found try to alloc a new one */
709 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
710 if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
711 p->adev->vce.filp[i] = p->filp;
712 p->adev->vce.img_size[i] = 0;
713 *allocated |= 1 << i;
718 DRM_ERROR("No more free VCE handles!\n");
723 * amdgpu_vce_ring_parse_cs - parse and validate the command stream
726 * @ib_idx: indirect buffer to use
728 int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
730 struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
731 unsigned fb_idx = 0, bs_idx = 0;
732 int session_idx = -1;
733 uint32_t destroyed = 0;
734 uint32_t created = 0;
735 uint32_t allocated = 0;
736 uint32_t tmp, handle = 0;
737 uint32_t *size = &tmp;
742 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
744 for (idx = 0; idx < ib->length_dw;) {
745 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
746 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
748 if ((len < 8) || (len & 3)) {
749 DRM_ERROR("invalid VCE command length (%d)!\n", len);
755 case 0x00000002: /* task info */
756 fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
757 bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
760 case 0x03000001: /* encode */
761 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
766 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
772 case 0x05000001: /* context buffer */
773 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
779 case 0x05000004: /* video bitstream buffer */
780 tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
781 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
787 case 0x05000005: /* feedback buffer */
788 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
794 case 0x0500000d: /* MV buffer */
795 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
800 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 8,
810 for (idx = 0; idx < ib->length_dw;) {
811 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
812 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
815 case 0x00000001: /* session */
816 handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
817 session_idx = amdgpu_vce_validate_handle(p, handle,
819 if (session_idx < 0) {
823 size = &p->adev->vce.img_size[session_idx];
826 case 0x00000002: /* task info */
827 fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
828 bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
831 case 0x01000001: /* create */
832 created |= 1 << session_idx;
833 if (destroyed & (1 << session_idx)) {
834 destroyed &= ~(1 << session_idx);
835 allocated |= 1 << session_idx;
837 } else if (!(allocated & (1 << session_idx))) {
838 DRM_ERROR("Handle already in use!\n");
843 *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
844 amdgpu_get_ib_value(p, ib_idx, idx + 10) *
848 case 0x04000001: /* config extension */
849 case 0x04000002: /* pic control */
850 case 0x04000005: /* rate control */
851 case 0x04000007: /* motion estimation */
852 case 0x04000008: /* rdo */
853 case 0x04000009: /* vui */
854 case 0x05000002: /* auxiliary buffer */
855 case 0x05000009: /* clock table */
858 case 0x0500000c: /* hw config */
859 switch (p->adev->asic_type) {
860 #ifdef CONFIG_DRM_AMDGPU_CIK
872 case 0x03000001: /* encode */
873 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
878 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
884 case 0x02000001: /* destroy */
885 destroyed |= 1 << session_idx;
888 case 0x05000001: /* context buffer */
889 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
895 case 0x05000004: /* video bitstream buffer */
896 tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
897 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
903 case 0x05000005: /* feedback buffer */
904 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
910 case 0x0500000d: /* MV buffer */
911 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3,
916 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 8,
917 idx + 7, *size / 12, 0);
923 DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
928 if (session_idx == -1) {
929 DRM_ERROR("no session command at start of IB\n");
937 if (allocated & ~created) {
938 DRM_ERROR("New session without create command!\n");
944 /* No error, free all destroyed handle slots */
947 /* Error during parsing, free all allocated handle slots */
951 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
953 atomic_set(&p->adev->vce.handles[i], 0);
959 * amdgpu_vce_ring_parse_cs_vm - parse the command stream in VM mode
962 * @ib_idx: indirect buffer to use
964 int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
966 struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
967 int session_idx = -1;
968 uint32_t destroyed = 0;
969 uint32_t created = 0;
970 uint32_t allocated = 0;
971 uint32_t tmp, handle = 0;
972 int i, r = 0, idx = 0;
974 while (idx < ib->length_dw) {
975 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
976 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
978 if ((len < 8) || (len & 3)) {
979 DRM_ERROR("invalid VCE command length (%d)!\n", len);
985 case 0x00000001: /* session */
986 handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
987 session_idx = amdgpu_vce_validate_handle(p, handle,
989 if (session_idx < 0) {
995 case 0x01000001: /* create */
996 created |= 1 << session_idx;
997 if (destroyed & (1 << session_idx)) {
998 destroyed &= ~(1 << session_idx);
999 allocated |= 1 << session_idx;
1001 } else if (!(allocated & (1 << session_idx))) {
1002 DRM_ERROR("Handle already in use!\n");
1009 case 0x02000001: /* destroy */
1010 destroyed |= 1 << session_idx;
1017 if (session_idx == -1) {
1018 DRM_ERROR("no session command at start of IB\n");
1026 if (allocated & ~created) {
1027 DRM_ERROR("New session without create command!\n");
1033 /* No error, free all destroyed handle slots */
1035 amdgpu_ib_free(p->adev, ib, NULL);
1037 /* Error during parsing, free all allocated handle slots */
1041 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
1043 atomic_set(&p->adev->vce.handles[i], 0);
1049 * amdgpu_vce_ring_emit_ib - execute indirect buffer
1051 * @ring: engine to use
1052 * @job: job to retrieve vmid from
1053 * @ib: the IB to execute
1057 void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring,
1058 struct amdgpu_job *job,
1059 struct amdgpu_ib *ib,
1062 amdgpu_ring_write(ring, VCE_CMD_IB);
1063 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
1064 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
1065 amdgpu_ring_write(ring, ib->length_dw);
1069 * amdgpu_vce_ring_emit_fence - add a fence command to the ring
1071 * @ring: engine to use
1073 * @seq: sequence number
1074 * @flags: fence related flags
1077 void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
1080 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
1082 amdgpu_ring_write(ring, VCE_CMD_FENCE);
1083 amdgpu_ring_write(ring, addr);
1084 amdgpu_ring_write(ring, upper_32_bits(addr));
1085 amdgpu_ring_write(ring, seq);
1086 amdgpu_ring_write(ring, VCE_CMD_TRAP);
1087 amdgpu_ring_write(ring, VCE_CMD_END);
1091 * amdgpu_vce_ring_test_ring - test if VCE ring is working
1093 * @ring: the engine to test on
1096 int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
1098 struct amdgpu_device *adev = ring->adev;
1101 int r, timeout = adev->usec_timeout;
1103 /* skip ring test for sriov*/
1104 if (amdgpu_sriov_vf(adev))
1107 r = amdgpu_ring_alloc(ring, 16);
1111 rptr = amdgpu_ring_get_rptr(ring);
1113 amdgpu_ring_write(ring, VCE_CMD_END);
1114 amdgpu_ring_commit(ring);
1116 for (i = 0; i < timeout; i++) {
1117 if (amdgpu_ring_get_rptr(ring) != rptr)
1129 * amdgpu_vce_ring_test_ib - test if VCE IBs are working
1131 * @ring: the engine to test on
1132 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1135 int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1137 struct dma_fence *fence = NULL;
1138 struct amdgpu_bo *bo = NULL;
1141 /* skip vce ring1/2 ib test for now, since it's not reliable */
1142 if (ring != &ring->adev->vce.ring[0])
1145 r = amdgpu_bo_create_reserved(ring->adev, 512, PAGE_SIZE,
1146 AMDGPU_GEM_DOMAIN_VRAM,
1151 r = amdgpu_vce_get_create_msg(ring, 1, bo, NULL);
1155 r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
1159 r = dma_fence_wait_timeout(fence, false, timeout);
1166 dma_fence_put(fence);
1167 amdgpu_bo_unreserve(bo);
1168 amdgpu_bo_free_kernel(&bo, NULL, NULL);