2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/firmware.h>
29 #include "amdgpu_psp.h"
30 #include "amdgpu_ucode.h"
31 #include "soc15_common.h"
33 #include "psp_v10_0.h"
34 #include "psp_v11_0.h"
36 static void psp_set_funcs(struct amdgpu_device *adev);
38 static int psp_early_init(void *handle)
40 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
47 static int psp_sw_init(void *handle)
49 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
50 struct psp_context *psp = &adev->psp;
53 switch (adev->asic_type) {
56 psp_v3_1_set_psp_funcs(psp);
59 psp_v10_0_set_psp_funcs(psp);
62 psp_v11_0_set_psp_funcs(psp);
70 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
73 ret = psp_init_microcode(psp);
75 DRM_ERROR("Failed to load psp firmware!\n");
82 static int psp_sw_fini(void *handle)
84 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
86 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
89 release_firmware(adev->psp.sos_fw);
90 adev->psp.sos_fw = NULL;
91 release_firmware(adev->psp.asd_fw);
92 adev->psp.asd_fw = NULL;
93 release_firmware(adev->psp.ta_fw);
94 adev->psp.ta_fw = NULL;
98 int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
99 uint32_t reg_val, uint32_t mask, bool check_changed)
103 struct amdgpu_device *adev = psp->adev;
105 for (i = 0; i < adev->usec_timeout; i++) {
106 val = RREG32(reg_index);
111 if ((val & mask) == reg_val)
121 psp_cmd_submit_buf(struct psp_context *psp,
122 struct amdgpu_firmware_info *ucode,
123 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr)
128 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
130 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
132 index = atomic_inc_return(&psp->fence_value);
133 ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
134 fence_mc_addr, index);
136 atomic_dec(&psp->fence_value);
140 while (*((unsigned int *)psp->fence_buf) != index)
143 /* the status field must be 0 after FW is loaded */
144 if (ucode && psp->cmd_buf_mem->resp.status) {
145 DRM_ERROR("failed loading with status (%d) and ucode id (%d)\n",
146 psp->cmd_buf_mem->resp.status, ucode->ucode_id);
151 ucode->tmr_mc_addr_lo = psp->cmd_buf_mem->resp.fw_addr_lo;
152 ucode->tmr_mc_addr_hi = psp->cmd_buf_mem->resp.fw_addr_hi;
158 bool psp_support_vmr_ring(struct psp_context *psp)
160 if (amdgpu_sriov_vf(psp->adev) && psp->sos_fw_version > 0x80045)
166 static void psp_prep_tmr_cmd_buf(struct psp_context *psp,
167 struct psp_gfx_cmd_resp *cmd,
168 uint64_t tmr_mc, uint32_t size)
170 if (psp_support_vmr_ring(psp))
171 cmd->cmd_id = GFX_CMD_ID_SETUP_VMR;
173 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
174 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
175 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
176 cmd->cmd.cmd_setup_tmr.buf_size = size;
179 /* Set up Trusted Memory Region */
180 static int psp_tmr_init(struct psp_context *psp)
185 * Allocate 3M memory aligned to 1M from Frame Buffer (local
188 * Note: this memory need be reserved till the driver
191 ret = amdgpu_bo_create_kernel(psp->adev, PSP_TMR_SIZE, 0x100000,
192 AMDGPU_GEM_DOMAIN_VRAM,
193 &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
198 static int psp_tmr_load(struct psp_context *psp)
201 struct psp_gfx_cmd_resp *cmd;
203 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
207 psp_prep_tmr_cmd_buf(psp, cmd, psp->tmr_mc_addr, PSP_TMR_SIZE);
208 DRM_INFO("reserve 0x%x from 0x%llx for PSP TMR SIZE\n",
209 PSP_TMR_SIZE, psp->tmr_mc_addr);
211 ret = psp_cmd_submit_buf(psp, NULL, cmd,
212 psp->fence_buf_mc_addr);
225 static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
226 uint64_t asd_mc, uint64_t asd_mc_shared,
227 uint32_t size, uint32_t shared_size)
229 cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
230 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
231 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
232 cmd->cmd.cmd_load_ta.app_len = size;
234 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
235 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
236 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
239 static int psp_asd_init(struct psp_context *psp)
244 * Allocate 16k memory aligned to 4k from Frame Buffer (local
245 * physical) for shared ASD <-> Driver
247 ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
248 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
250 &psp->asd_shared_mc_addr,
251 &psp->asd_shared_buf);
256 static int psp_asd_load(struct psp_context *psp)
259 struct psp_gfx_cmd_resp *cmd;
261 /* If PSP version doesn't match ASD version, asd loading will be failed.
262 * add workaround to bypass it for sriov now.
263 * TODO: add version check to make it common
265 if (amdgpu_sriov_vf(psp->adev))
268 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
272 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
273 memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
275 psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
276 psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
278 ret = psp_cmd_submit_buf(psp, NULL, cmd,
279 psp->fence_buf_mc_addr);
286 static void psp_prep_xgmi_ta_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
287 uint64_t xgmi_ta_mc, uint64_t xgmi_mc_shared,
288 uint32_t xgmi_ta_size, uint32_t shared_size)
290 cmd->cmd_id = GFX_CMD_ID_LOAD_TA;
291 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(xgmi_ta_mc);
292 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(xgmi_ta_mc);
293 cmd->cmd.cmd_load_ta.app_len = xgmi_ta_size;
295 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(xgmi_mc_shared);
296 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(xgmi_mc_shared);
297 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
300 static int psp_xgmi_init_shared_buf(struct psp_context *psp)
305 * Allocate 16k memory aligned to 4k from Frame Buffer (local
306 * physical) for xgmi ta <-> Driver
308 ret = amdgpu_bo_create_kernel(psp->adev, PSP_XGMI_SHARED_MEM_SIZE,
309 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
310 &psp->xgmi_context.xgmi_shared_bo,
311 &psp->xgmi_context.xgmi_shared_mc_addr,
312 &psp->xgmi_context.xgmi_shared_buf);
317 static int psp_xgmi_load(struct psp_context *psp)
320 struct psp_gfx_cmd_resp *cmd;
323 * TODO: bypass the loading in sriov for now
325 if (amdgpu_sriov_vf(psp->adev))
328 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
332 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
333 memcpy(psp->fw_pri_buf, psp->ta_xgmi_start_addr, psp->ta_xgmi_ucode_size);
335 psp_prep_xgmi_ta_load_cmd_buf(cmd, psp->fw_pri_mc_addr,
336 psp->xgmi_context.xgmi_shared_mc_addr,
337 psp->ta_xgmi_ucode_size, PSP_XGMI_SHARED_MEM_SIZE);
339 ret = psp_cmd_submit_buf(psp, NULL, cmd,
340 psp->fence_buf_mc_addr);
343 psp->xgmi_context.initialized = 1;
344 psp->xgmi_context.session_id = cmd->resp.session_id;
352 static void psp_prep_xgmi_ta_unload_cmd_buf(struct psp_gfx_cmd_resp *cmd,
353 uint32_t xgmi_session_id)
355 cmd->cmd_id = GFX_CMD_ID_UNLOAD_TA;
356 cmd->cmd.cmd_unload_ta.session_id = xgmi_session_id;
359 static int psp_xgmi_unload(struct psp_context *psp)
362 struct psp_gfx_cmd_resp *cmd;
365 * TODO: bypass the unloading in sriov for now
367 if (amdgpu_sriov_vf(psp->adev))
370 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
374 psp_prep_xgmi_ta_unload_cmd_buf(cmd, psp->xgmi_context.session_id);
376 ret = psp_cmd_submit_buf(psp, NULL, cmd,
377 psp->fence_buf_mc_addr);
384 static void psp_prep_xgmi_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp *cmd,
386 uint32_t xgmi_session_id)
388 cmd->cmd_id = GFX_CMD_ID_INVOKE_CMD;
389 cmd->cmd.cmd_invoke_cmd.session_id = xgmi_session_id;
390 cmd->cmd.cmd_invoke_cmd.ta_cmd_id = ta_cmd_id;
391 /* Note: cmd_invoke_cmd.buf is not used for now */
394 int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
397 struct psp_gfx_cmd_resp *cmd;
400 * TODO: bypass the loading in sriov for now
402 if (amdgpu_sriov_vf(psp->adev))
405 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
409 psp_prep_xgmi_ta_invoke_cmd_buf(cmd, ta_cmd_id,
410 psp->xgmi_context.session_id);
412 ret = psp_cmd_submit_buf(psp, NULL, cmd,
413 psp->fence_buf_mc_addr);
420 static int psp_xgmi_terminate(struct psp_context *psp)
424 if (!psp->xgmi_context.initialized)
427 ret = psp_xgmi_unload(psp);
431 psp->xgmi_context.initialized = 0;
433 /* free xgmi shared memory */
434 amdgpu_bo_free_kernel(&psp->xgmi_context.xgmi_shared_bo,
435 &psp->xgmi_context.xgmi_shared_mc_addr,
436 &psp->xgmi_context.xgmi_shared_buf);
441 static int psp_xgmi_initialize(struct psp_context *psp)
443 struct ta_xgmi_shared_memory *xgmi_cmd;
446 if (!psp->xgmi_context.initialized) {
447 ret = psp_xgmi_init_shared_buf(psp);
453 ret = psp_xgmi_load(psp);
457 /* Initialize XGMI session */
458 xgmi_cmd = (struct ta_xgmi_shared_memory *)(psp->xgmi_context.xgmi_shared_buf);
459 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
460 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__INITIALIZE;
462 ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
467 static int psp_hw_start(struct psp_context *psp)
469 struct amdgpu_device *adev = psp->adev;
472 if (!amdgpu_sriov_vf(adev) || !adev->in_gpu_reset) {
473 ret = psp_bootloader_load_sysdrv(psp);
477 ret = psp_bootloader_load_sos(psp);
482 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
486 ret = psp_tmr_load(psp);
490 ret = psp_asd_load(psp);
494 if (adev->gmc.xgmi.num_physical_nodes > 1) {
495 ret = psp_xgmi_initialize(psp);
496 /* Warning the XGMI seesion initialize failure
497 * Instead of stop driver initialization
500 dev_err(psp->adev->dev,
501 "XGMI: Failed to initialize XGMI session\n");
506 static int psp_np_fw_load(struct psp_context *psp)
509 struct amdgpu_firmware_info *ucode;
510 struct amdgpu_device* adev = psp->adev;
512 for (i = 0; i < adev->firmware.max_ucodes; i++) {
513 ucode = &adev->firmware.ucode[i];
517 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
518 psp_smu_reload_quirk(psp))
520 if (amdgpu_sriov_vf(adev) &&
521 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
522 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
523 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
524 /*skip ucode loading in SRIOV VF */
527 ret = psp_prep_cmd_buf(ucode, psp->cmd);
531 ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
532 psp->fence_buf_mc_addr);
537 /* check if firmware loaded sucessfully */
538 if (!amdgpu_psp_check_fw_loading_status(adev, i))
546 static int psp_load_fw(struct amdgpu_device *adev)
549 struct psp_context *psp = &adev->psp;
551 if (amdgpu_sriov_vf(adev) && adev->in_gpu_reset) {
552 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
556 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
560 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
561 AMDGPU_GEM_DOMAIN_GTT,
563 &psp->fw_pri_mc_addr,
568 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
569 AMDGPU_GEM_DOMAIN_VRAM,
571 &psp->fence_buf_mc_addr,
576 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
577 AMDGPU_GEM_DOMAIN_VRAM,
578 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
579 (void **)&psp->cmd_buf_mem);
583 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
585 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
589 ret = psp_tmr_init(psp);
593 ret = psp_asd_init(psp);
598 ret = psp_hw_start(psp);
602 ret = psp_np_fw_load(psp);
609 amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
610 &psp->cmd_buf_mc_addr,
611 (void **)&psp->cmd_buf_mem);
613 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
614 &psp->fence_buf_mc_addr, &psp->fence_buf);
616 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
617 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
624 static int psp_hw_init(void *handle)
627 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
630 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
633 mutex_lock(&adev->firmware.mutex);
635 * This sequence is just used on hw_init only once, no need on
638 ret = amdgpu_ucode_init_bo(adev);
642 ret = psp_load_fw(adev);
644 DRM_ERROR("PSP firmware loading failed\n");
648 mutex_unlock(&adev->firmware.mutex);
652 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
653 mutex_unlock(&adev->firmware.mutex);
657 static int psp_hw_fini(void *handle)
659 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
660 struct psp_context *psp = &adev->psp;
662 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
665 if (adev->gmc.xgmi.num_physical_nodes > 1 &&
666 psp->xgmi_context.initialized == 1)
667 psp_xgmi_terminate(psp);
669 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
671 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
672 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
673 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
674 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
675 &psp->fence_buf_mc_addr, &psp->fence_buf);
676 amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
677 &psp->asd_shared_buf);
678 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
679 (void **)&psp->cmd_buf_mem);
687 static int psp_suspend(void *handle)
690 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
691 struct psp_context *psp = &adev->psp;
693 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
696 if (adev->gmc.xgmi.num_physical_nodes > 1 &&
697 psp->xgmi_context.initialized == 1) {
698 ret = psp_xgmi_terminate(psp);
700 DRM_ERROR("Failed to terminate xgmi ta\n");
705 ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
707 DRM_ERROR("PSP ring stop failed\n");
714 static int psp_resume(void *handle)
717 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
718 struct psp_context *psp = &adev->psp;
720 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
723 DRM_INFO("PSP is resuming...\n");
725 mutex_lock(&adev->firmware.mutex);
727 ret = psp_hw_start(psp);
731 ret = psp_np_fw_load(psp);
735 mutex_unlock(&adev->firmware.mutex);
740 DRM_ERROR("PSP resume failed\n");
741 mutex_unlock(&adev->firmware.mutex);
745 int psp_gpu_reset(struct amdgpu_device *adev)
747 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
750 return psp_mode1_reset(&adev->psp);
753 static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
754 enum AMDGPU_UCODE_ID ucode_type)
756 struct amdgpu_firmware_info *ucode = NULL;
758 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
759 DRM_INFO("firmware is not loaded by PSP\n");
763 if (!adev->firmware.fw_size)
766 ucode = &adev->firmware.ucode[ucode_type];
767 if (!ucode->fw || !ucode->ucode_size)
770 return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
773 static int psp_set_clockgating_state(void *handle,
774 enum amd_clockgating_state state)
779 static int psp_set_powergating_state(void *handle,
780 enum amd_powergating_state state)
785 const struct amd_ip_funcs psp_ip_funcs = {
787 .early_init = psp_early_init,
789 .sw_init = psp_sw_init,
790 .sw_fini = psp_sw_fini,
791 .hw_init = psp_hw_init,
792 .hw_fini = psp_hw_fini,
793 .suspend = psp_suspend,
794 .resume = psp_resume,
796 .check_soft_reset = NULL,
797 .wait_for_idle = NULL,
799 .set_clockgating_state = psp_set_clockgating_state,
800 .set_powergating_state = psp_set_powergating_state,
803 static const struct amdgpu_psp_funcs psp_funcs = {
804 .check_fw_loading_status = psp_check_fw_loading_status,
807 static void psp_set_funcs(struct amdgpu_device *adev)
809 if (NULL == adev->firmware.funcs)
810 adev->firmware.funcs = &psp_funcs;
813 const struct amdgpu_ip_block_version psp_v3_1_ip_block =
815 .type = AMD_IP_BLOCK_TYPE_PSP,
819 .funcs = &psp_ip_funcs,
822 const struct amdgpu_ip_block_version psp_v10_0_ip_block =
824 .type = AMD_IP_BLOCK_TYPE_PSP,
828 .funcs = &psp_ip_funcs,
831 const struct amdgpu_ip_block_version psp_v11_0_ip_block =
833 .type = AMD_IP_BLOCK_TYPE_PSP,
837 .funcs = &psp_ip_funcs,