1 // SPDX-License-Identifier: GPL-2.0 OR MIT
4 #include <linux/interrupt.h>
6 #include <linux/device.h>
7 #include <linux/slab.h>
9 #include <drm/lima_drm.h>
11 #include "lima_device.h"
13 #include "lima_dlbu.h"
14 #include "lima_bcast.h"
16 #include "lima_regs.h"
18 #define pp_write(reg, data) writel(data, ip->iomem + reg)
19 #define pp_read(reg) readl(ip->iomem + reg)
21 static void lima_pp_handle_irq(struct lima_ip *ip, u32 state)
23 struct lima_device *dev = ip->dev;
24 struct lima_sched_pipe *pipe = dev->pipe + lima_pipe_pp;
26 if (state & LIMA_PP_IRQ_MASK_ERROR) {
27 u32 status = pp_read(LIMA_PP_STATUS);
29 dev_err(dev->dev, "pp error irq state=%x status=%x\n",
34 /* mask all interrupts before hard reset */
35 pp_write(LIMA_PP_INT_MASK, 0);
38 pp_write(LIMA_PP_INT_CLEAR, state);
41 static irqreturn_t lima_pp_irq_handler(int irq, void *data)
43 struct lima_ip *ip = data;
44 struct lima_device *dev = ip->dev;
45 struct lima_sched_pipe *pipe = dev->pipe + lima_pipe_pp;
46 u32 state = pp_read(LIMA_PP_INT_STATUS);
48 /* for shared irq case */
52 lima_pp_handle_irq(ip, state);
54 if (atomic_dec_and_test(&pipe->task))
55 lima_sched_pipe_task_done(pipe);
60 static irqreturn_t lima_pp_bcast_irq_handler(int irq, void *data)
63 irqreturn_t ret = IRQ_NONE;
64 struct lima_ip *pp_bcast = data;
65 struct lima_device *dev = pp_bcast->dev;
66 struct lima_sched_pipe *pipe = dev->pipe + lima_pipe_pp;
67 struct drm_lima_m450_pp_frame *frame = pipe->current_task->frame;
69 for (i = 0; i < frame->num_pp; i++) {
70 struct lima_ip *ip = pipe->processor[i];
73 if (pipe->done & (1 << i))
76 /* status read first in case int state change in the middle
77 * which may miss the interrupt handling
79 status = pp_read(LIMA_PP_STATUS);
80 state = pp_read(LIMA_PP_INT_STATUS);
83 lima_pp_handle_irq(ip, state);
86 if (status & LIMA_PP_STATUS_RENDERING_ACTIVE)
90 pipe->done |= (1 << i);
91 if (atomic_dec_and_test(&pipe->task))
92 lima_sched_pipe_task_done(pipe);
98 static void lima_pp_soft_reset_async(struct lima_ip *ip)
100 if (ip->data.async_reset)
103 pp_write(LIMA_PP_INT_MASK, 0);
104 pp_write(LIMA_PP_INT_RAWSTAT, LIMA_PP_IRQ_MASK_ALL);
105 pp_write(LIMA_PP_CTRL, LIMA_PP_CTRL_SOFT_RESET);
106 ip->data.async_reset = true;
109 static int lima_pp_soft_reset_poll(struct lima_ip *ip)
111 return !(pp_read(LIMA_PP_STATUS) & LIMA_PP_STATUS_RENDERING_ACTIVE) &&
112 pp_read(LIMA_PP_INT_RAWSTAT) == LIMA_PP_IRQ_RESET_COMPLETED;
115 static int lima_pp_soft_reset_async_wait_one(struct lima_ip *ip)
117 struct lima_device *dev = ip->dev;
120 ret = lima_poll_timeout(ip, lima_pp_soft_reset_poll, 0, 100);
122 dev_err(dev->dev, "pp %s reset time out\n", lima_ip_name(ip));
126 pp_write(LIMA_PP_INT_CLEAR, LIMA_PP_IRQ_MASK_ALL);
127 pp_write(LIMA_PP_INT_MASK, LIMA_PP_IRQ_MASK_USED);
131 static int lima_pp_soft_reset_async_wait(struct lima_ip *ip)
135 if (!ip->data.async_reset)
138 if (ip->id == lima_ip_pp_bcast) {
139 struct lima_device *dev = ip->dev;
140 struct lima_sched_pipe *pipe = dev->pipe + lima_pipe_pp;
141 struct drm_lima_m450_pp_frame *frame = pipe->current_task->frame;
143 for (i = 0; i < frame->num_pp; i++)
144 err |= lima_pp_soft_reset_async_wait_one(pipe->processor[i]);
146 err = lima_pp_soft_reset_async_wait_one(ip);
148 ip->data.async_reset = false;
152 static void lima_pp_write_frame(struct lima_ip *ip, u32 *frame, u32 *wb)
156 for (i = 0; i < LIMA_PP_FRAME_REG_NUM; i++)
157 writel(frame[i], ip->iomem + LIMA_PP_FRAME + i * 4);
159 for (i = 0; i < 3; i++) {
160 for (j = 0; j < LIMA_PP_WB_REG_NUM; j++)
161 writel(wb[n++], ip->iomem + LIMA_PP_WB(i) + j * 4);
165 static int lima_pp_hard_reset_poll(struct lima_ip *ip)
167 pp_write(LIMA_PP_PERF_CNT_0_LIMIT, 0xC01A0000);
168 return pp_read(LIMA_PP_PERF_CNT_0_LIMIT) == 0xC01A0000;
171 static int lima_pp_hard_reset(struct lima_ip *ip)
173 struct lima_device *dev = ip->dev;
176 pp_write(LIMA_PP_PERF_CNT_0_LIMIT, 0xC0FFE000);
177 pp_write(LIMA_PP_INT_MASK, 0);
178 pp_write(LIMA_PP_CTRL, LIMA_PP_CTRL_FORCE_RESET);
179 ret = lima_poll_timeout(ip, lima_pp_hard_reset_poll, 10, 100);
181 dev_err(dev->dev, "pp hard reset timeout\n");
185 pp_write(LIMA_PP_PERF_CNT_0_LIMIT, 0);
186 pp_write(LIMA_PP_INT_CLEAR, LIMA_PP_IRQ_MASK_ALL);
187 pp_write(LIMA_PP_INT_MASK, LIMA_PP_IRQ_MASK_USED);
191 static void lima_pp_print_version(struct lima_ip *ip)
193 u32 version, major, minor;
196 version = pp_read(LIMA_PP_VERSION);
197 major = (version >> 8) & 0xFF;
198 minor = version & 0xFF;
199 switch (version >> 16) {
216 dev_info(ip->dev->dev, "%s - %s version major %d minor %d\n",
217 lima_ip_name(ip), name, major, minor);
220 int lima_pp_init(struct lima_ip *ip)
222 struct lima_device *dev = ip->dev;
225 lima_pp_print_version(ip);
227 ip->data.async_reset = false;
228 lima_pp_soft_reset_async(ip);
229 err = lima_pp_soft_reset_async_wait(ip);
233 err = devm_request_irq(dev->dev, ip->irq, lima_pp_irq_handler,
234 IRQF_SHARED, lima_ip_name(ip), ip);
236 dev_err(dev->dev, "pp %s fail to request irq\n",
241 dev->pp_version = pp_read(LIMA_PP_VERSION);
246 void lima_pp_fini(struct lima_ip *ip)
251 int lima_pp_bcast_init(struct lima_ip *ip)
253 struct lima_device *dev = ip->dev;
256 err = devm_request_irq(dev->dev, ip->irq, lima_pp_bcast_irq_handler,
257 IRQF_SHARED, lima_ip_name(ip), ip);
259 dev_err(dev->dev, "pp %s fail to request irq\n",
267 void lima_pp_bcast_fini(struct lima_ip *ip)
272 static int lima_pp_task_validate(struct lima_sched_pipe *pipe,
273 struct lima_sched_task *task)
277 if (pipe->bcast_processor) {
278 struct drm_lima_m450_pp_frame *f = task->frame;
285 struct drm_lima_m400_pp_frame *f = task->frame;
290 if (num_pp == 0 || num_pp > pipe->num_processor)
296 static void lima_pp_task_run(struct lima_sched_pipe *pipe,
297 struct lima_sched_task *task)
299 if (pipe->bcast_processor) {
300 struct drm_lima_m450_pp_frame *frame = task->frame;
301 struct lima_device *dev = pipe->bcast_processor->dev;
302 struct lima_ip *ip = pipe->bcast_processor;
306 atomic_set(&pipe->task, frame->num_pp);
308 if (frame->use_dlbu) {
309 lima_dlbu_enable(dev, frame->num_pp);
311 frame->frame[LIMA_PP_FRAME >> 2] = LIMA_VA_RESERVE_DLBU;
312 lima_dlbu_set_reg(dev->ip + lima_ip_dlbu, frame->dlbu_regs);
314 lima_dlbu_disable(dev);
316 lima_bcast_enable(dev, frame->num_pp);
318 lima_pp_soft_reset_async_wait(ip);
320 lima_pp_write_frame(ip, frame->frame, frame->wb);
322 for (i = 0; i < frame->num_pp; i++) {
323 struct lima_ip *ip = pipe->processor[i];
325 pp_write(LIMA_PP_STACK, frame->fragment_stack_address[i]);
326 if (!frame->use_dlbu)
327 pp_write(LIMA_PP_FRAME, frame->plbu_array_address[i]);
330 pp_write(LIMA_PP_CTRL, LIMA_PP_CTRL_START_RENDERING);
332 struct drm_lima_m400_pp_frame *frame = task->frame;
335 atomic_set(&pipe->task, frame->num_pp);
337 for (i = 0; i < frame->num_pp; i++) {
338 struct lima_ip *ip = pipe->processor[i];
340 frame->frame[LIMA_PP_FRAME >> 2] =
341 frame->plbu_array_address[i];
342 frame->frame[LIMA_PP_STACK >> 2] =
343 frame->fragment_stack_address[i];
345 lima_pp_soft_reset_async_wait(ip);
347 lima_pp_write_frame(ip, frame->frame, frame->wb);
349 pp_write(LIMA_PP_CTRL, LIMA_PP_CTRL_START_RENDERING);
354 static void lima_pp_task_fini(struct lima_sched_pipe *pipe)
356 if (pipe->bcast_processor)
357 lima_pp_soft_reset_async(pipe->bcast_processor);
361 for (i = 0; i < pipe->num_processor; i++)
362 lima_pp_soft_reset_async(pipe->processor[i]);
366 static void lima_pp_task_error(struct lima_sched_pipe *pipe)
370 for (i = 0; i < pipe->num_processor; i++) {
371 struct lima_ip *ip = pipe->processor[i];
373 dev_err(ip->dev->dev, "pp task error %d int_state=%x status=%x\n",
374 i, pp_read(LIMA_PP_INT_STATUS), pp_read(LIMA_PP_STATUS));
376 lima_pp_hard_reset(ip);
380 static void lima_pp_task_mmu_error(struct lima_sched_pipe *pipe)
382 if (atomic_dec_and_test(&pipe->task))
383 lima_sched_pipe_task_done(pipe);
386 static struct kmem_cache *lima_pp_task_slab;
387 static int lima_pp_task_slab_refcnt;
389 int lima_pp_pipe_init(struct lima_device *dev)
392 struct lima_sched_pipe *pipe = dev->pipe + lima_pipe_pp;
394 if (dev->id == lima_gpu_mali400)
395 frame_size = sizeof(struct drm_lima_m400_pp_frame);
397 frame_size = sizeof(struct drm_lima_m450_pp_frame);
399 if (!lima_pp_task_slab) {
400 lima_pp_task_slab = kmem_cache_create_usercopy(
401 "lima_pp_task", sizeof(struct lima_sched_task) + frame_size,
402 0, SLAB_HWCACHE_ALIGN, sizeof(struct lima_sched_task),
404 if (!lima_pp_task_slab)
407 lima_pp_task_slab_refcnt++;
409 pipe->frame_size = frame_size;
410 pipe->task_slab = lima_pp_task_slab;
412 pipe->task_validate = lima_pp_task_validate;
413 pipe->task_run = lima_pp_task_run;
414 pipe->task_fini = lima_pp_task_fini;
415 pipe->task_error = lima_pp_task_error;
416 pipe->task_mmu_error = lima_pp_task_mmu_error;
421 void lima_pp_pipe_fini(struct lima_device *dev)
423 if (!--lima_pp_task_slab_refcnt) {
424 kmem_cache_destroy(lima_pp_task_slab);
425 lima_pp_task_slab = NULL;