2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
48 #ifdef CONFIG_DRM_AMDGPU_CIK
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
58 #include "amdgpu_amdkfd.h"
60 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
61 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63 #define AMDGPU_RESUME_MS 2000
65 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
66 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
67 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
69 static const char *amdgpu_asic_name[] = {
93 bool amdgpu_device_is_px(struct drm_device *dev)
95 struct amdgpu_device *adev = dev->dev_private;
97 if (adev->flags & AMD_IS_PX)
103 * MMIO register access helper functions.
105 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
110 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
111 BUG_ON(in_interrupt());
112 return amdgpu_virt_kiq_rreg(adev, reg);
115 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
116 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
120 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
121 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
122 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
123 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
125 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
129 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
132 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
134 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
135 adev->last_mm_index = v;
138 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
139 BUG_ON(in_interrupt());
140 return amdgpu_virt_kiq_wreg(adev, reg, v);
143 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
144 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
148 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
149 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
150 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
151 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
154 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
159 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
161 if ((reg * 4) < adev->rio_mem_size)
162 return ioread32(adev->rio_mem + (reg * 4));
164 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
165 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
169 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
171 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
172 adev->last_mm_index = v;
175 if ((reg * 4) < adev->rio_mem_size)
176 iowrite32(v, adev->rio_mem + (reg * 4));
178 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
179 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
182 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
188 * amdgpu_mm_rdoorbell - read a doorbell dword
190 * @adev: amdgpu_device pointer
191 * @index: doorbell index
193 * Returns the value in the doorbell aperture at the
194 * requested doorbell index (CIK).
196 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
198 if (index < adev->doorbell.num_doorbells) {
199 return readl(adev->doorbell.ptr + index);
201 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
207 * amdgpu_mm_wdoorbell - write a doorbell dword
209 * @adev: amdgpu_device pointer
210 * @index: doorbell index
213 * Writes @v to the doorbell aperture at the
214 * requested doorbell index (CIK).
216 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
218 if (index < adev->doorbell.num_doorbells) {
219 writel(v, adev->doorbell.ptr + index);
221 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
226 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
228 * @adev: amdgpu_device pointer
229 * @index: doorbell index
231 * Returns the value in the doorbell aperture at the
232 * requested doorbell index (VEGA10+).
234 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
236 if (index < adev->doorbell.num_doorbells) {
237 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
239 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
245 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
247 * @adev: amdgpu_device pointer
248 * @index: doorbell index
251 * Writes @v to the doorbell aperture at the
252 * requested doorbell index (VEGA10+).
254 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
256 if (index < adev->doorbell.num_doorbells) {
257 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
259 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
264 * amdgpu_invalid_rreg - dummy reg read function
266 * @adev: amdgpu device pointer
267 * @reg: offset of register
269 * Dummy register read function. Used for register blocks
270 * that certain asics don't have (all asics).
271 * Returns the value in the register.
273 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
275 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
281 * amdgpu_invalid_wreg - dummy reg write function
283 * @adev: amdgpu device pointer
284 * @reg: offset of register
285 * @v: value to write to the register
287 * Dummy register read function. Used for register blocks
288 * that certain asics don't have (all asics).
290 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
292 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
298 * amdgpu_block_invalid_rreg - dummy reg read function
300 * @adev: amdgpu device pointer
301 * @block: offset of instance
302 * @reg: offset of register
304 * Dummy register read function. Used for register blocks
305 * that certain asics don't have (all asics).
306 * Returns the value in the register.
308 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
309 uint32_t block, uint32_t reg)
311 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
318 * amdgpu_block_invalid_wreg - dummy reg write function
320 * @adev: amdgpu device pointer
321 * @block: offset of instance
322 * @reg: offset of register
323 * @v: value to write to the register
325 * Dummy register read function. Used for register blocks
326 * that certain asics don't have (all asics).
328 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
330 uint32_t reg, uint32_t v)
332 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
337 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
339 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
340 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
341 &adev->vram_scratch.robj,
342 &adev->vram_scratch.gpu_addr,
343 (void **)&adev->vram_scratch.ptr);
346 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
348 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
352 * amdgpu_program_register_sequence - program an array of registers.
354 * @adev: amdgpu_device pointer
355 * @registers: pointer to the register array
356 * @array_size: size of the register array
358 * Programs an array or registers with and and or masks.
359 * This is a helper for setting golden registers.
361 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
362 const u32 *registers,
363 const u32 array_size)
365 u32 tmp, reg, and_mask, or_mask;
371 for (i = 0; i < array_size; i +=3) {
372 reg = registers[i + 0];
373 and_mask = registers[i + 1];
374 or_mask = registers[i + 2];
376 if (and_mask == 0xffffffff) {
387 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
389 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
393 * GPU doorbell aperture helpers function.
396 * amdgpu_doorbell_init - Init doorbell driver information.
398 * @adev: amdgpu_device pointer
400 * Init doorbell driver information (CIK)
401 * Returns 0 on success, error on failure.
403 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
405 /* doorbell bar mapping */
406 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
407 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
409 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
410 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
411 if (adev->doorbell.num_doorbells == 0)
414 adev->doorbell.ptr = ioremap(adev->doorbell.base,
415 adev->doorbell.num_doorbells *
417 if (adev->doorbell.ptr == NULL)
424 * amdgpu_doorbell_fini - Tear down doorbell driver information.
426 * @adev: amdgpu_device pointer
428 * Tear down doorbell driver information (CIK)
430 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
432 iounmap(adev->doorbell.ptr);
433 adev->doorbell.ptr = NULL;
437 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
440 * @adev: amdgpu_device pointer
441 * @aperture_base: output returning doorbell aperture base physical address
442 * @aperture_size: output returning doorbell aperture size in bytes
443 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
445 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
446 * takes doorbells required for its own rings and reports the setup to amdkfd.
447 * amdgpu reserved doorbells are at the start of the doorbell aperture.
449 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
450 phys_addr_t *aperture_base,
451 size_t *aperture_size,
452 size_t *start_offset)
455 * The first num_doorbells are used by amdgpu.
456 * amdkfd takes whatever's left in the aperture.
458 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
459 *aperture_base = adev->doorbell.base;
460 *aperture_size = adev->doorbell.size;
461 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
471 * Writeback is the method by which the GPU updates special pages in memory
472 * with the status of certain GPU events (fences, ring pointers,etc.).
476 * amdgpu_wb_fini - Disable Writeback and free memory
478 * @adev: amdgpu_device pointer
480 * Disables Writeback and frees the Writeback memory (all asics).
481 * Used at driver shutdown.
483 static void amdgpu_wb_fini(struct amdgpu_device *adev)
485 if (adev->wb.wb_obj) {
486 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
488 (void **)&adev->wb.wb);
489 adev->wb.wb_obj = NULL;
494 * amdgpu_wb_init- Init Writeback driver info and allocate memory
496 * @adev: amdgpu_device pointer
498 * Initializes writeback and allocates writeback memory (all asics).
499 * Used at driver startup.
500 * Returns 0 on success or an -error on failure.
502 static int amdgpu_wb_init(struct amdgpu_device *adev)
506 if (adev->wb.wb_obj == NULL) {
507 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
508 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
509 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
510 &adev->wb.wb_obj, &adev->wb.gpu_addr,
511 (void **)&adev->wb.wb);
513 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
517 adev->wb.num_wb = AMDGPU_MAX_WB;
518 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
520 /* clear wb memory */
521 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
528 * amdgpu_wb_get - Allocate a wb entry
530 * @adev: amdgpu_device pointer
533 * Allocate a wb slot for use by the driver (all asics).
534 * Returns 0 on success or -EINVAL on failure.
536 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
538 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
540 if (offset < adev->wb.num_wb) {
541 __set_bit(offset, adev->wb.used);
542 *wb = offset * 8; /* convert to dw offset */
550 * amdgpu_wb_free - Free a wb entry
552 * @adev: amdgpu_device pointer
555 * Free a wb slot allocated for use by the driver (all asics)
557 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
559 if (wb < adev->wb.num_wb)
560 __clear_bit(wb, adev->wb.used);
564 * amdgpu_vram_location - try to find VRAM location
565 * @adev: amdgpu device structure holding all necessary informations
566 * @mc: memory controller structure holding memory informations
567 * @base: base address at which to put VRAM
569 * Function will try to place VRAM at base address provided
570 * as parameter (which is so far either PCI aperture address or
571 * for IGP TOM base address).
573 * If there is not enough space to fit the unvisible VRAM in the 32bits
574 * address space then we limit the VRAM size to the aperture.
576 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
577 * this shouldn't be a problem as we are using the PCI aperture as a reference.
578 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
581 * Note: we use mc_vram_size as on some board we need to program the mc to
582 * cover the whole aperture even if VRAM size is inferior to aperture size
583 * Novell bug 204882 + along with lots of ubuntu ones
585 * Note: when limiting vram it's safe to overwritte real_vram_size because
586 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
587 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
590 * Note: IGP TOM addr should be the same as the aperture addr, we don't
591 * explicitly check for that though.
593 * FIXME: when reducing VRAM size align new size on power of 2.
595 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
597 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
599 mc->vram_start = base;
600 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
601 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
602 mc->real_vram_size = mc->aper_size;
603 mc->mc_vram_size = mc->aper_size;
605 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
606 if (limit && limit < mc->real_vram_size)
607 mc->real_vram_size = limit;
608 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
609 mc->mc_vram_size >> 20, mc->vram_start,
610 mc->vram_end, mc->real_vram_size >> 20);
614 * amdgpu_gart_location - try to find GTT location
615 * @adev: amdgpu device structure holding all necessary informations
616 * @mc: memory controller structure holding memory informations
618 * Function will place try to place GTT before or after VRAM.
620 * If GTT size is bigger than space left then we ajust GTT size.
621 * Thus function will never fails.
623 * FIXME: when reducing GTT size align new size on power of 2.
625 void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
627 u64 size_af, size_bf;
629 size_af = adev->mc.mc_mask - mc->vram_end;
630 size_bf = mc->vram_start;
631 if (size_bf > size_af) {
632 if (mc->gart_size > size_bf) {
633 dev_warn(adev->dev, "limiting GTT\n");
634 mc->gart_size = size_bf;
638 if (mc->gart_size > size_af) {
639 dev_warn(adev->dev, "limiting GTT\n");
640 mc->gart_size = size_af;
642 mc->gart_start = mc->vram_end + 1;
644 mc->gart_end = mc->gart_start + mc->gart_size - 1;
645 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
646 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
650 * GPU helpers function.
653 * amdgpu_need_post - check if the hw need post or not
655 * @adev: amdgpu_device pointer
657 * Check if the asic has been initialized (all asics) at driver startup
658 * or post is needed if hw reset is performed.
659 * Returns true if need or false if not.
661 bool amdgpu_need_post(struct amdgpu_device *adev)
665 if (adev->has_hw_reset) {
666 adev->has_hw_reset = false;
670 /* bios scratch used on CIK+ */
671 if (adev->asic_type >= CHIP_BONAIRE)
672 return amdgpu_atombios_scratch_need_asic_init(adev);
674 /* check MEM_SIZE for older asics */
675 reg = amdgpu_asic_get_config_memsize(adev);
677 if ((reg != 0) && (reg != 0xffffffff))
684 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
686 if (amdgpu_sriov_vf(adev))
689 if (amdgpu_passthrough(adev)) {
690 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
691 * some old smc fw still need driver do vPost otherwise gpu hang, while
692 * those smc fw version above 22.15 doesn't have this flaw, so we force
693 * vpost executed for smc version below 22.15
695 if (adev->asic_type == CHIP_FIJI) {
698 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
699 /* force vPost if error occured */
703 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
704 if (fw_ver < 0x00160e00)
708 return amdgpu_need_post(adev);
712 * amdgpu_dummy_page_init - init dummy page used by the driver
714 * @adev: amdgpu_device pointer
716 * Allocate the dummy page used by the driver (all asics).
717 * This dummy page is used by the driver as a filler for gart entries
718 * when pages are taken out of the GART
719 * Returns 0 on sucess, -ENOMEM on failure.
721 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
723 if (adev->dummy_page.page)
725 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
726 if (adev->dummy_page.page == NULL)
728 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
729 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
730 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
731 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
732 __free_page(adev->dummy_page.page);
733 adev->dummy_page.page = NULL;
740 * amdgpu_dummy_page_fini - free dummy page used by the driver
742 * @adev: amdgpu_device pointer
744 * Frees the dummy page used by the driver (all asics).
746 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
748 if (adev->dummy_page.page == NULL)
750 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
751 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
752 __free_page(adev->dummy_page.page);
753 adev->dummy_page.page = NULL;
757 /* ATOM accessor methods */
759 * ATOM is an interpreted byte code stored in tables in the vbios. The
760 * driver registers callbacks to access registers and the interpreter
761 * in the driver parses the tables and executes then to program specific
762 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
763 * atombios.h, and atom.c
767 * cail_pll_read - read PLL register
769 * @info: atom card_info pointer
770 * @reg: PLL register offset
772 * Provides a PLL register accessor for the atom interpreter (r4xx+).
773 * Returns the value of the PLL register.
775 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
781 * cail_pll_write - write PLL register
783 * @info: atom card_info pointer
784 * @reg: PLL register offset
785 * @val: value to write to the pll register
787 * Provides a PLL register accessor for the atom interpreter (r4xx+).
789 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
795 * cail_mc_read - read MC (Memory Controller) register
797 * @info: atom card_info pointer
798 * @reg: MC register offset
800 * Provides an MC register accessor for the atom interpreter (r4xx+).
801 * Returns the value of the MC register.
803 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
809 * cail_mc_write - write MC (Memory Controller) register
811 * @info: atom card_info pointer
812 * @reg: MC register offset
813 * @val: value to write to the pll register
815 * Provides a MC register accessor for the atom interpreter (r4xx+).
817 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
823 * cail_reg_write - write MMIO register
825 * @info: atom card_info pointer
826 * @reg: MMIO register offset
827 * @val: value to write to the pll register
829 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
831 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
833 struct amdgpu_device *adev = info->dev->dev_private;
839 * cail_reg_read - read MMIO register
841 * @info: atom card_info pointer
842 * @reg: MMIO register offset
844 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
845 * Returns the value of the MMIO register.
847 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
849 struct amdgpu_device *adev = info->dev->dev_private;
857 * cail_ioreg_write - write IO register
859 * @info: atom card_info pointer
860 * @reg: IO register offset
861 * @val: value to write to the pll register
863 * Provides a IO register accessor for the atom interpreter (r4xx+).
865 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
867 struct amdgpu_device *adev = info->dev->dev_private;
873 * cail_ioreg_read - read IO register
875 * @info: atom card_info pointer
876 * @reg: IO register offset
878 * Provides an IO register accessor for the atom interpreter (r4xx+).
879 * Returns the value of the IO register.
881 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
883 struct amdgpu_device *adev = info->dev->dev_private;
891 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
893 * @adev: amdgpu_device pointer
895 * Frees the driver info and register access callbacks for the ATOM
896 * interpreter (r4xx+).
897 * Called at driver shutdown.
899 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
901 if (adev->mode_info.atom_context) {
902 kfree(adev->mode_info.atom_context->scratch);
903 kfree(adev->mode_info.atom_context->iio);
905 kfree(adev->mode_info.atom_context);
906 adev->mode_info.atom_context = NULL;
907 kfree(adev->mode_info.atom_card_info);
908 adev->mode_info.atom_card_info = NULL;
912 * amdgpu_atombios_init - init the driver info and callbacks for atombios
914 * @adev: amdgpu_device pointer
916 * Initializes the driver info and register access callbacks for the
917 * ATOM interpreter (r4xx+).
918 * Returns 0 on sucess, -ENOMEM on failure.
919 * Called at driver startup.
921 static int amdgpu_atombios_init(struct amdgpu_device *adev)
923 struct card_info *atom_card_info =
924 kzalloc(sizeof(struct card_info), GFP_KERNEL);
929 adev->mode_info.atom_card_info = atom_card_info;
930 atom_card_info->dev = adev->ddev;
931 atom_card_info->reg_read = cail_reg_read;
932 atom_card_info->reg_write = cail_reg_write;
933 /* needed for iio ops */
935 atom_card_info->ioreg_read = cail_ioreg_read;
936 atom_card_info->ioreg_write = cail_ioreg_write;
938 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
939 atom_card_info->ioreg_read = cail_reg_read;
940 atom_card_info->ioreg_write = cail_reg_write;
942 atom_card_info->mc_read = cail_mc_read;
943 atom_card_info->mc_write = cail_mc_write;
944 atom_card_info->pll_read = cail_pll_read;
945 atom_card_info->pll_write = cail_pll_write;
947 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
948 if (!adev->mode_info.atom_context) {
949 amdgpu_atombios_fini(adev);
953 mutex_init(&adev->mode_info.atom_context->mutex);
954 if (adev->is_atom_fw) {
955 amdgpu_atomfirmware_scratch_regs_init(adev);
956 amdgpu_atomfirmware_allocate_fb_scratch(adev);
958 amdgpu_atombios_scratch_regs_init(adev);
959 amdgpu_atombios_allocate_fb_scratch(adev);
964 /* if we get transitioned to only one device, take VGA back */
966 * amdgpu_vga_set_decode - enable/disable vga decode
968 * @cookie: amdgpu_device pointer
969 * @state: enable/disable vga decode
971 * Enable/disable vga decode (all asics).
972 * Returns VGA resource flags.
974 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
976 struct amdgpu_device *adev = cookie;
977 amdgpu_asic_set_vga_state(adev, state);
979 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
980 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
982 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
985 static void amdgpu_check_block_size(struct amdgpu_device *adev)
987 /* defines number of bits in page table versus page directory,
988 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
989 * page table and the remaining bits are in the page directory */
990 if (amdgpu_vm_block_size == -1)
993 if (amdgpu_vm_block_size < 9) {
994 dev_warn(adev->dev, "VM page table size (%d) too small\n",
995 amdgpu_vm_block_size);
999 if (amdgpu_vm_block_size > 24 ||
1000 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1001 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1002 amdgpu_vm_block_size);
1009 amdgpu_vm_block_size = -1;
1012 static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1014 /* no need to check the default value */
1015 if (amdgpu_vm_size == -1)
1018 if (!is_power_of_2(amdgpu_vm_size)) {
1019 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1024 if (amdgpu_vm_size < 1) {
1025 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1031 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1033 if (amdgpu_vm_size > 1024) {
1034 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1042 amdgpu_vm_size = -1;
1046 * amdgpu_check_arguments - validate module params
1048 * @adev: amdgpu_device pointer
1050 * Validates certain module parameters and updates
1051 * the associated values used by the driver (all asics).
1053 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1055 if (amdgpu_sched_jobs < 4) {
1056 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1058 amdgpu_sched_jobs = 4;
1059 } else if (!is_power_of_2(amdgpu_sched_jobs)){
1060 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1062 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1065 if (amdgpu_gart_size < 32) {
1066 /* gart size must be greater or equal to 32M */
1067 dev_warn(adev->dev, "gart size (%d) too small\n",
1069 amdgpu_gart_size = 32;
1072 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1073 /* gtt size must be greater or equal to 32M */
1074 dev_warn(adev->dev, "gtt size (%d) too small\n",
1076 amdgpu_gtt_size = -1;
1079 amdgpu_check_vm_size(adev);
1081 amdgpu_check_block_size(adev);
1083 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1084 !is_power_of_2(amdgpu_vram_page_split))) {
1085 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1086 amdgpu_vram_page_split);
1087 amdgpu_vram_page_split = 1024;
1092 * amdgpu_switcheroo_set_state - set switcheroo state
1094 * @pdev: pci dev pointer
1095 * @state: vga_switcheroo state
1097 * Callback for the switcheroo driver. Suspends or resumes the
1098 * the asics before or after it is powered up using ACPI methods.
1100 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1102 struct drm_device *dev = pci_get_drvdata(pdev);
1104 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1107 if (state == VGA_SWITCHEROO_ON) {
1108 pr_info("amdgpu: switched on\n");
1109 /* don't suspend or resume card normally */
1110 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1112 amdgpu_device_resume(dev, true, true);
1114 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1115 drm_kms_helper_poll_enable(dev);
1117 pr_info("amdgpu: switched off\n");
1118 drm_kms_helper_poll_disable(dev);
1119 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1120 amdgpu_device_suspend(dev, true, true);
1121 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1126 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1128 * @pdev: pci dev pointer
1130 * Callback for the switcheroo driver. Check of the switcheroo
1131 * state can be changed.
1132 * Returns true if the state can be changed, false if not.
1134 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1136 struct drm_device *dev = pci_get_drvdata(pdev);
1139 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1140 * locking inversion with the driver load path. And the access here is
1141 * completely racy anyway. So don't bother with locking for now.
1143 return dev->open_count == 0;
1146 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1147 .set_gpu_state = amdgpu_switcheroo_set_state,
1149 .can_switch = amdgpu_switcheroo_can_switch,
1152 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1153 enum amd_ip_block_type block_type,
1154 enum amd_clockgating_state state)
1158 for (i = 0; i < adev->num_ip_blocks; i++) {
1159 if (!adev->ip_blocks[i].status.valid)
1161 if (adev->ip_blocks[i].version->type != block_type)
1163 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1165 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1166 (void *)adev, state);
1168 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1169 adev->ip_blocks[i].version->funcs->name, r);
1174 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1175 enum amd_ip_block_type block_type,
1176 enum amd_powergating_state state)
1180 for (i = 0; i < adev->num_ip_blocks; i++) {
1181 if (!adev->ip_blocks[i].status.valid)
1183 if (adev->ip_blocks[i].version->type != block_type)
1185 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1187 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1188 (void *)adev, state);
1190 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1191 adev->ip_blocks[i].version->funcs->name, r);
1196 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1200 for (i = 0; i < adev->num_ip_blocks; i++) {
1201 if (!adev->ip_blocks[i].status.valid)
1203 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1204 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1208 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1209 enum amd_ip_block_type block_type)
1213 for (i = 0; i < adev->num_ip_blocks; i++) {
1214 if (!adev->ip_blocks[i].status.valid)
1216 if (adev->ip_blocks[i].version->type == block_type) {
1217 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1227 bool amdgpu_is_idle(struct amdgpu_device *adev,
1228 enum amd_ip_block_type block_type)
1232 for (i = 0; i < adev->num_ip_blocks; i++) {
1233 if (!adev->ip_blocks[i].status.valid)
1235 if (adev->ip_blocks[i].version->type == block_type)
1236 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1242 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1243 enum amd_ip_block_type type)
1247 for (i = 0; i < adev->num_ip_blocks; i++)
1248 if (adev->ip_blocks[i].version->type == type)
1249 return &adev->ip_blocks[i];
1255 * amdgpu_ip_block_version_cmp
1257 * @adev: amdgpu_device pointer
1258 * @type: enum amd_ip_block_type
1259 * @major: major version
1260 * @minor: minor version
1262 * return 0 if equal or greater
1263 * return 1 if smaller or the ip_block doesn't exist
1265 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1266 enum amd_ip_block_type type,
1267 u32 major, u32 minor)
1269 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1271 if (ip_block && ((ip_block->version->major > major) ||
1272 ((ip_block->version->major == major) &&
1273 (ip_block->version->minor >= minor))))
1280 * amdgpu_ip_block_add
1282 * @adev: amdgpu_device pointer
1283 * @ip_block_version: pointer to the IP to add
1285 * Adds the IP block driver information to the collection of IPs
1288 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1289 const struct amdgpu_ip_block_version *ip_block_version)
1291 if (!ip_block_version)
1294 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1295 ip_block_version->funcs->name);
1297 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1302 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1304 adev->enable_virtual_display = false;
1306 if (amdgpu_virtual_display) {
1307 struct drm_device *ddev = adev->ddev;
1308 const char *pci_address_name = pci_name(ddev->pdev);
1309 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1311 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1312 pciaddstr_tmp = pciaddstr;
1313 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1314 pciaddname = strsep(&pciaddname_tmp, ",");
1315 if (!strcmp("all", pciaddname)
1316 || !strcmp(pci_address_name, pciaddname)) {
1320 adev->enable_virtual_display = true;
1323 res = kstrtol(pciaddname_tmp, 10,
1331 adev->mode_info.num_crtc = num_crtc;
1333 adev->mode_info.num_crtc = 1;
1339 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1340 amdgpu_virtual_display, pci_address_name,
1341 adev->enable_virtual_display, adev->mode_info.num_crtc);
1347 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1349 const char *chip_name;
1352 const struct gpu_info_firmware_header_v1_0 *hdr;
1354 adev->firmware.gpu_info_fw = NULL;
1356 switch (adev->asic_type) {
1360 case CHIP_POLARIS11:
1361 case CHIP_POLARIS10:
1362 case CHIP_POLARIS12:
1365 #ifdef CONFIG_DRM_AMDGPU_SI
1372 #ifdef CONFIG_DRM_AMDGPU_CIK
1382 chip_name = "vega10";
1385 chip_name = "raven";
1389 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1390 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1393 "Failed to load gpu_info firmware \"%s\"\n",
1397 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1400 "Failed to validate gpu_info firmware \"%s\"\n",
1405 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1406 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1408 switch (hdr->version_major) {
1411 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1412 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1413 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1415 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1416 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1417 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1418 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1419 adev->gfx.config.max_texture_channel_caches =
1420 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1421 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1422 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1423 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1424 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1425 adev->gfx.config.double_offchip_lds_buf =
1426 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1427 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1428 adev->gfx.cu_info.max_waves_per_simd =
1429 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1430 adev->gfx.cu_info.max_scratch_slots_per_cu =
1431 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1432 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1437 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1445 static int amdgpu_early_init(struct amdgpu_device *adev)
1449 amdgpu_device_enable_virtual_display(adev);
1451 switch (adev->asic_type) {
1455 case CHIP_POLARIS11:
1456 case CHIP_POLARIS10:
1457 case CHIP_POLARIS12:
1460 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1461 adev->family = AMDGPU_FAMILY_CZ;
1463 adev->family = AMDGPU_FAMILY_VI;
1465 r = vi_set_ip_blocks(adev);
1469 #ifdef CONFIG_DRM_AMDGPU_SI
1475 adev->family = AMDGPU_FAMILY_SI;
1476 r = si_set_ip_blocks(adev);
1481 #ifdef CONFIG_DRM_AMDGPU_CIK
1487 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1488 adev->family = AMDGPU_FAMILY_CI;
1490 adev->family = AMDGPU_FAMILY_KV;
1492 r = cik_set_ip_blocks(adev);
1499 if (adev->asic_type == CHIP_RAVEN)
1500 adev->family = AMDGPU_FAMILY_RV;
1502 adev->family = AMDGPU_FAMILY_AI;
1504 r = soc15_set_ip_blocks(adev);
1509 /* FIXME: not supported yet */
1513 r = amdgpu_device_parse_gpu_info_fw(adev);
1517 if (amdgpu_sriov_vf(adev)) {
1518 r = amdgpu_virt_request_full_gpu(adev, true);
1523 for (i = 0; i < adev->num_ip_blocks; i++) {
1524 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1525 DRM_ERROR("disabled ip block: %d <%s>\n",
1526 i, adev->ip_blocks[i].version->funcs->name);
1527 adev->ip_blocks[i].status.valid = false;
1529 if (adev->ip_blocks[i].version->funcs->early_init) {
1530 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1532 adev->ip_blocks[i].status.valid = false;
1534 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1535 adev->ip_blocks[i].version->funcs->name, r);
1538 adev->ip_blocks[i].status.valid = true;
1541 adev->ip_blocks[i].status.valid = true;
1546 adev->cg_flags &= amdgpu_cg_mask;
1547 adev->pg_flags &= amdgpu_pg_mask;
1552 static int amdgpu_init(struct amdgpu_device *adev)
1556 for (i = 0; i < adev->num_ip_blocks; i++) {
1557 if (!adev->ip_blocks[i].status.valid)
1559 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1561 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1562 adev->ip_blocks[i].version->funcs->name, r);
1565 adev->ip_blocks[i].status.sw = true;
1566 /* need to do gmc hw init early so we can allocate gpu mem */
1567 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1568 r = amdgpu_vram_scratch_init(adev);
1570 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1573 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1575 DRM_ERROR("hw_init %d failed %d\n", i, r);
1578 r = amdgpu_wb_init(adev);
1580 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1583 adev->ip_blocks[i].status.hw = true;
1585 /* right after GMC hw init, we create CSA */
1586 if (amdgpu_sriov_vf(adev)) {
1587 r = amdgpu_allocate_static_csa(adev);
1589 DRM_ERROR("allocate CSA failed %d\n", r);
1596 for (i = 0; i < adev->num_ip_blocks; i++) {
1597 if (!adev->ip_blocks[i].status.sw)
1599 /* gmc hw init is done early */
1600 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1602 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1604 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1605 adev->ip_blocks[i].version->funcs->name, r);
1608 adev->ip_blocks[i].status.hw = true;
1614 static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1616 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1619 static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1621 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1622 AMDGPU_RESET_MAGIC_NUM);
1625 static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1629 for (i = 0; i < adev->num_ip_blocks; i++) {
1630 if (!adev->ip_blocks[i].status.valid)
1632 /* skip CG for VCE/UVD, it's handled specially */
1633 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1634 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1635 /* enable clockgating to save power */
1636 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1639 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1640 adev->ip_blocks[i].version->funcs->name, r);
1648 static int amdgpu_late_init(struct amdgpu_device *adev)
1652 for (i = 0; i < adev->num_ip_blocks; i++) {
1653 if (!adev->ip_blocks[i].status.valid)
1655 if (adev->ip_blocks[i].version->funcs->late_init) {
1656 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1658 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1659 adev->ip_blocks[i].version->funcs->name, r);
1662 adev->ip_blocks[i].status.late_initialized = true;
1666 mod_delayed_work(system_wq, &adev->late_init_work,
1667 msecs_to_jiffies(AMDGPU_RESUME_MS));
1669 amdgpu_fill_reset_magic(adev);
1674 static int amdgpu_fini(struct amdgpu_device *adev)
1678 /* need to disable SMC first */
1679 for (i = 0; i < adev->num_ip_blocks; i++) {
1680 if (!adev->ip_blocks[i].status.hw)
1682 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1683 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1684 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1685 AMD_CG_STATE_UNGATE);
1687 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1688 adev->ip_blocks[i].version->funcs->name, r);
1691 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1692 /* XXX handle errors */
1694 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1695 adev->ip_blocks[i].version->funcs->name, r);
1697 adev->ip_blocks[i].status.hw = false;
1702 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1703 if (!adev->ip_blocks[i].status.hw)
1705 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1706 amdgpu_wb_fini(adev);
1707 amdgpu_vram_scratch_fini(adev);
1710 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1711 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1712 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1713 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1714 AMD_CG_STATE_UNGATE);
1716 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1717 adev->ip_blocks[i].version->funcs->name, r);
1722 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1723 /* XXX handle errors */
1725 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1726 adev->ip_blocks[i].version->funcs->name, r);
1729 adev->ip_blocks[i].status.hw = false;
1732 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1733 if (!adev->ip_blocks[i].status.sw)
1735 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1736 /* XXX handle errors */
1738 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1739 adev->ip_blocks[i].version->funcs->name, r);
1741 adev->ip_blocks[i].status.sw = false;
1742 adev->ip_blocks[i].status.valid = false;
1745 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1746 if (!adev->ip_blocks[i].status.late_initialized)
1748 if (adev->ip_blocks[i].version->funcs->late_fini)
1749 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1750 adev->ip_blocks[i].status.late_initialized = false;
1753 if (amdgpu_sriov_vf(adev)) {
1754 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1755 amdgpu_virt_release_full_gpu(adev, false);
1761 static void amdgpu_late_init_func_handler(struct work_struct *work)
1763 struct amdgpu_device *adev =
1764 container_of(work, struct amdgpu_device, late_init_work.work);
1765 amdgpu_late_set_cg_state(adev);
1768 int amdgpu_suspend(struct amdgpu_device *adev)
1772 if (amdgpu_sriov_vf(adev))
1773 amdgpu_virt_request_full_gpu(adev, false);
1775 /* ungate SMC block first */
1776 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1777 AMD_CG_STATE_UNGATE);
1779 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1782 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1783 if (!adev->ip_blocks[i].status.valid)
1785 /* ungate blocks so that suspend can properly shut them down */
1786 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1787 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1788 AMD_CG_STATE_UNGATE);
1790 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1791 adev->ip_blocks[i].version->funcs->name, r);
1794 /* XXX handle errors */
1795 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1796 /* XXX handle errors */
1798 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1799 adev->ip_blocks[i].version->funcs->name, r);
1803 if (amdgpu_sriov_vf(adev))
1804 amdgpu_virt_release_full_gpu(adev, false);
1809 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1813 static enum amd_ip_block_type ip_order[] = {
1814 AMD_IP_BLOCK_TYPE_GMC,
1815 AMD_IP_BLOCK_TYPE_COMMON,
1816 AMD_IP_BLOCK_TYPE_IH,
1819 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1821 struct amdgpu_ip_block *block;
1823 for (j = 0; j < adev->num_ip_blocks; j++) {
1824 block = &adev->ip_blocks[j];
1826 if (block->version->type != ip_order[i] ||
1827 !block->status.valid)
1830 r = block->version->funcs->hw_init(adev);
1831 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1838 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1842 static enum amd_ip_block_type ip_order[] = {
1843 AMD_IP_BLOCK_TYPE_SMC,
1844 AMD_IP_BLOCK_TYPE_DCE,
1845 AMD_IP_BLOCK_TYPE_GFX,
1846 AMD_IP_BLOCK_TYPE_SDMA,
1847 AMD_IP_BLOCK_TYPE_UVD,
1848 AMD_IP_BLOCK_TYPE_VCE
1851 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1853 struct amdgpu_ip_block *block;
1855 for (j = 0; j < adev->num_ip_blocks; j++) {
1856 block = &adev->ip_blocks[j];
1858 if (block->version->type != ip_order[i] ||
1859 !block->status.valid)
1862 r = block->version->funcs->hw_init(adev);
1863 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1870 static int amdgpu_resume_phase1(struct amdgpu_device *adev)
1874 for (i = 0; i < adev->num_ip_blocks; i++) {
1875 if (!adev->ip_blocks[i].status.valid)
1877 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1878 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1879 adev->ip_blocks[i].version->type ==
1880 AMD_IP_BLOCK_TYPE_IH) {
1881 r = adev->ip_blocks[i].version->funcs->resume(adev);
1883 DRM_ERROR("resume of IP block <%s> failed %d\n",
1884 adev->ip_blocks[i].version->funcs->name, r);
1893 static int amdgpu_resume_phase2(struct amdgpu_device *adev)
1897 for (i = 0; i < adev->num_ip_blocks; i++) {
1898 if (!adev->ip_blocks[i].status.valid)
1900 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1901 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1902 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1904 r = adev->ip_blocks[i].version->funcs->resume(adev);
1906 DRM_ERROR("resume of IP block <%s> failed %d\n",
1907 adev->ip_blocks[i].version->funcs->name, r);
1915 static int amdgpu_resume(struct amdgpu_device *adev)
1919 r = amdgpu_resume_phase1(adev);
1922 r = amdgpu_resume_phase2(adev);
1927 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1929 if (adev->is_atom_fw) {
1930 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1931 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1933 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1934 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1939 * amdgpu_device_init - initialize the driver
1941 * @adev: amdgpu_device pointer
1942 * @pdev: drm dev pointer
1943 * @pdev: pci dev pointer
1944 * @flags: driver flags
1946 * Initializes the driver info and hw (all asics).
1947 * Returns 0 for success or an error on failure.
1948 * Called at driver startup.
1950 int amdgpu_device_init(struct amdgpu_device *adev,
1951 struct drm_device *ddev,
1952 struct pci_dev *pdev,
1956 bool runtime = false;
1959 adev->shutdown = false;
1960 adev->dev = &pdev->dev;
1963 adev->flags = flags;
1964 adev->asic_type = flags & AMD_ASIC_MASK;
1965 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1966 adev->mc.gart_size = 512 * 1024 * 1024;
1967 adev->accel_working = false;
1968 adev->num_rings = 0;
1969 adev->mman.buffer_funcs = NULL;
1970 adev->mman.buffer_funcs_ring = NULL;
1971 adev->vm_manager.vm_pte_funcs = NULL;
1972 adev->vm_manager.vm_pte_num_rings = 0;
1973 adev->gart.gart_funcs = NULL;
1974 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1976 adev->smc_rreg = &amdgpu_invalid_rreg;
1977 adev->smc_wreg = &amdgpu_invalid_wreg;
1978 adev->pcie_rreg = &amdgpu_invalid_rreg;
1979 adev->pcie_wreg = &amdgpu_invalid_wreg;
1980 adev->pciep_rreg = &amdgpu_invalid_rreg;
1981 adev->pciep_wreg = &amdgpu_invalid_wreg;
1982 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1983 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1984 adev->didt_rreg = &amdgpu_invalid_rreg;
1985 adev->didt_wreg = &amdgpu_invalid_wreg;
1986 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1987 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1988 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1989 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1992 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1993 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1994 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1996 /* mutex initialization are all done here so we
1997 * can recall function without having locking issues */
1998 atomic_set(&adev->irq.ih.lock, 0);
1999 mutex_init(&adev->firmware.mutex);
2000 mutex_init(&adev->pm.mutex);
2001 mutex_init(&adev->gfx.gpu_clock_mutex);
2002 mutex_init(&adev->srbm_mutex);
2003 mutex_init(&adev->grbm_idx_mutex);
2004 mutex_init(&adev->mn_lock);
2005 hash_init(adev->mn_hash);
2007 amdgpu_check_arguments(adev);
2009 spin_lock_init(&adev->mmio_idx_lock);
2010 spin_lock_init(&adev->smc_idx_lock);
2011 spin_lock_init(&adev->pcie_idx_lock);
2012 spin_lock_init(&adev->uvd_ctx_idx_lock);
2013 spin_lock_init(&adev->didt_idx_lock);
2014 spin_lock_init(&adev->gc_cac_idx_lock);
2015 spin_lock_init(&adev->se_cac_idx_lock);
2016 spin_lock_init(&adev->audio_endpt_idx_lock);
2017 spin_lock_init(&adev->mm_stats.lock);
2019 INIT_LIST_HEAD(&adev->shadow_list);
2020 mutex_init(&adev->shadow_list_lock);
2022 INIT_LIST_HEAD(&adev->gtt_list);
2023 spin_lock_init(&adev->gtt_list_lock);
2025 INIT_LIST_HEAD(&adev->ring_lru_list);
2026 spin_lock_init(&adev->ring_lru_list_lock);
2028 INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2030 /* Registers mapping */
2031 /* TODO: block userspace mapping of io register */
2032 if (adev->asic_type >= CHIP_BONAIRE) {
2033 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2034 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2036 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2037 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2040 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2041 if (adev->rmmio == NULL) {
2044 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2045 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2047 if (adev->asic_type >= CHIP_BONAIRE)
2048 /* doorbell bar mapping */
2049 amdgpu_doorbell_init(adev);
2051 /* io port mapping */
2052 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2053 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2054 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2055 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2059 if (adev->rio_mem == NULL)
2060 DRM_INFO("PCI I/O BAR is not found.\n");
2062 /* early init functions */
2063 r = amdgpu_early_init(adev);
2067 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2068 /* this will fail for cards that aren't VGA class devices, just
2070 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2072 if (amdgpu_runtime_pm == 1)
2074 if (amdgpu_device_is_px(ddev))
2076 if (!pci_is_thunderbolt_attached(adev->pdev))
2077 vga_switcheroo_register_client(adev->pdev,
2078 &amdgpu_switcheroo_ops, runtime);
2080 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2083 if (!amdgpu_get_bios(adev)) {
2088 r = amdgpu_atombios_init(adev);
2090 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2091 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2095 /* detect if we are with an SRIOV vbios */
2096 amdgpu_device_detect_sriov_bios(adev);
2098 /* Post card if necessary */
2099 if (amdgpu_vpost_needed(adev)) {
2101 dev_err(adev->dev, "no vBIOS found\n");
2102 amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2106 DRM_INFO("GPU posting now...\n");
2107 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2109 dev_err(adev->dev, "gpu post error!\n");
2110 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
2114 DRM_INFO("GPU post is not needed\n");
2117 if (adev->is_atom_fw) {
2118 /* Initialize clocks */
2119 r = amdgpu_atomfirmware_get_clock_info(adev);
2121 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2122 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2126 /* Initialize clocks */
2127 r = amdgpu_atombios_get_clock_info(adev);
2129 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2130 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2133 /* init i2c buses */
2134 amdgpu_atombios_i2c_init(adev);
2138 r = amdgpu_fence_driver_init(adev);
2140 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2141 amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2145 /* init the mode config */
2146 drm_mode_config_init(adev->ddev);
2148 r = amdgpu_init(adev);
2150 dev_err(adev->dev, "amdgpu_init failed\n");
2151 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2156 adev->accel_working = true;
2158 amdgpu_vm_check_compute_bug(adev);
2160 /* Initialize the buffer migration limit. */
2161 if (amdgpu_moverate >= 0)
2162 max_MBps = amdgpu_moverate;
2164 max_MBps = 8; /* Allow 8 MB/s. */
2165 /* Get a log2 for easy divisions. */
2166 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2168 r = amdgpu_ib_pool_init(adev);
2170 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2171 amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2175 r = amdgpu_ib_ring_tests(adev);
2177 DRM_ERROR("ib ring test failed (%d).\n", r);
2179 amdgpu_fbdev_init(adev);
2181 r = amdgpu_gem_debugfs_init(adev);
2183 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2185 r = amdgpu_debugfs_regs_init(adev);
2187 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2189 r = amdgpu_debugfs_test_ib_ring_init(adev);
2191 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2193 r = amdgpu_debugfs_firmware_init(adev);
2195 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2197 if ((amdgpu_testing & 1)) {
2198 if (adev->accel_working)
2199 amdgpu_test_moves(adev);
2201 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2203 if (amdgpu_benchmarking) {
2204 if (adev->accel_working)
2205 amdgpu_benchmark(adev, amdgpu_benchmarking);
2207 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2210 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2211 * explicit gating rather than handling it automatically.
2213 r = amdgpu_late_init(adev);
2215 dev_err(adev->dev, "amdgpu_late_init failed\n");
2216 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2223 amdgpu_vf_error_trans_all(adev);
2225 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2230 * amdgpu_device_fini - tear down the driver
2232 * @adev: amdgpu_device pointer
2234 * Tear down the driver info (all asics).
2235 * Called at driver shutdown.
2237 void amdgpu_device_fini(struct amdgpu_device *adev)
2241 DRM_INFO("amdgpu: finishing device.\n");
2242 adev->shutdown = true;
2243 if (adev->mode_info.mode_config_initialized)
2244 drm_crtc_force_disable_all(adev->ddev);
2245 /* evict vram memory */
2246 amdgpu_bo_evict_vram(adev);
2247 amdgpu_ib_pool_fini(adev);
2248 amdgpu_fence_driver_fini(adev);
2249 amdgpu_fbdev_fini(adev);
2250 r = amdgpu_fini(adev);
2251 if (adev->firmware.gpu_info_fw) {
2252 release_firmware(adev->firmware.gpu_info_fw);
2253 adev->firmware.gpu_info_fw = NULL;
2255 adev->accel_working = false;
2256 cancel_delayed_work_sync(&adev->late_init_work);
2257 /* free i2c buses */
2258 amdgpu_i2c_fini(adev);
2259 amdgpu_atombios_fini(adev);
2262 if (!pci_is_thunderbolt_attached(adev->pdev))
2263 vga_switcheroo_unregister_client(adev->pdev);
2264 if (adev->flags & AMD_IS_PX)
2265 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2266 vga_client_register(adev->pdev, NULL, NULL, NULL);
2268 pci_iounmap(adev->pdev, adev->rio_mem);
2269 adev->rio_mem = NULL;
2270 iounmap(adev->rmmio);
2272 if (adev->asic_type >= CHIP_BONAIRE)
2273 amdgpu_doorbell_fini(adev);
2274 amdgpu_debugfs_regs_cleanup(adev);
2282 * amdgpu_device_suspend - initiate device suspend
2284 * @pdev: drm dev pointer
2285 * @state: suspend state
2287 * Puts the hw in the suspend state (all asics).
2288 * Returns 0 for success or an error on failure.
2289 * Called at driver suspend.
2291 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2293 struct amdgpu_device *adev;
2294 struct drm_crtc *crtc;
2295 struct drm_connector *connector;
2298 if (dev == NULL || dev->dev_private == NULL) {
2302 adev = dev->dev_private;
2304 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2307 drm_kms_helper_poll_disable(dev);
2309 /* turn off display hw */
2310 drm_modeset_lock_all(dev);
2311 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2312 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2314 drm_modeset_unlock_all(dev);
2316 amdgpu_amdkfd_suspend(adev);
2318 /* unpin the front buffers and cursors */
2319 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2320 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2321 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2322 struct amdgpu_bo *robj;
2324 if (amdgpu_crtc->cursor_bo) {
2325 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2326 r = amdgpu_bo_reserve(aobj, true);
2328 amdgpu_bo_unpin(aobj);
2329 amdgpu_bo_unreserve(aobj);
2333 if (rfb == NULL || rfb->obj == NULL) {
2336 robj = gem_to_amdgpu_bo(rfb->obj);
2337 /* don't unpin kernel fb objects */
2338 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2339 r = amdgpu_bo_reserve(robj, true);
2341 amdgpu_bo_unpin(robj);
2342 amdgpu_bo_unreserve(robj);
2346 /* evict vram memory */
2347 amdgpu_bo_evict_vram(adev);
2349 amdgpu_fence_driver_suspend(adev);
2351 r = amdgpu_suspend(adev);
2353 /* evict remaining vram memory
2354 * This second call to evict vram is to evict the gart page table
2357 amdgpu_bo_evict_vram(adev);
2359 amdgpu_atombios_scratch_regs_save(adev);
2360 pci_save_state(dev->pdev);
2362 /* Shut down the device */
2363 pci_disable_device(dev->pdev);
2364 pci_set_power_state(dev->pdev, PCI_D3hot);
2366 r = amdgpu_asic_reset(adev);
2368 DRM_ERROR("amdgpu asic reset failed\n");
2373 amdgpu_fbdev_set_suspend(adev, 1);
2380 * amdgpu_device_resume - initiate device resume
2382 * @pdev: drm dev pointer
2384 * Bring the hw back to operating state (all asics).
2385 * Returns 0 for success or an error on failure.
2386 * Called at driver resume.
2388 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2390 struct drm_connector *connector;
2391 struct amdgpu_device *adev = dev->dev_private;
2392 struct drm_crtc *crtc;
2395 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2402 pci_set_power_state(dev->pdev, PCI_D0);
2403 pci_restore_state(dev->pdev);
2404 r = pci_enable_device(dev->pdev);
2408 amdgpu_atombios_scratch_regs_restore(adev);
2411 if (amdgpu_need_post(adev)) {
2412 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2414 DRM_ERROR("amdgpu asic init failed\n");
2417 r = amdgpu_resume(adev);
2419 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2422 amdgpu_fence_driver_resume(adev);
2425 r = amdgpu_ib_ring_tests(adev);
2427 DRM_ERROR("ib ring test failed (%d).\n", r);
2430 r = amdgpu_late_init(adev);
2435 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2436 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2438 if (amdgpu_crtc->cursor_bo) {
2439 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2440 r = amdgpu_bo_reserve(aobj, true);
2442 r = amdgpu_bo_pin(aobj,
2443 AMDGPU_GEM_DOMAIN_VRAM,
2444 &amdgpu_crtc->cursor_addr);
2446 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2447 amdgpu_bo_unreserve(aobj);
2451 r = amdgpu_amdkfd_resume(adev);
2455 /* blat the mode back in */
2457 drm_helper_resume_force_mode(dev);
2458 /* turn on display hw */
2459 drm_modeset_lock_all(dev);
2460 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2461 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2463 drm_modeset_unlock_all(dev);
2466 drm_kms_helper_poll_enable(dev);
2469 * Most of the connector probing functions try to acquire runtime pm
2470 * refs to ensure that the GPU is powered on when connector polling is
2471 * performed. Since we're calling this from a runtime PM callback,
2472 * trying to acquire rpm refs will cause us to deadlock.
2474 * Since we're guaranteed to be holding the rpm lock, it's safe to
2475 * temporarily disable the rpm helpers so this doesn't deadlock us.
2478 dev->dev->power.disable_depth++;
2480 drm_helper_hpd_irq_event(dev);
2482 dev->dev->power.disable_depth--;
2486 amdgpu_fbdev_set_suspend(adev, 0);
2495 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2498 bool asic_hang = false;
2500 for (i = 0; i < adev->num_ip_blocks; i++) {
2501 if (!adev->ip_blocks[i].status.valid)
2503 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2504 adev->ip_blocks[i].status.hang =
2505 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2506 if (adev->ip_blocks[i].status.hang) {
2507 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2514 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2518 for (i = 0; i < adev->num_ip_blocks; i++) {
2519 if (!adev->ip_blocks[i].status.valid)
2521 if (adev->ip_blocks[i].status.hang &&
2522 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2523 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2532 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2536 for (i = 0; i < adev->num_ip_blocks; i++) {
2537 if (!adev->ip_blocks[i].status.valid)
2539 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2540 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2541 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2542 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2543 if (adev->ip_blocks[i].status.hang) {
2544 DRM_INFO("Some block need full reset!\n");
2552 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2556 for (i = 0; i < adev->num_ip_blocks; i++) {
2557 if (!adev->ip_blocks[i].status.valid)
2559 if (adev->ip_blocks[i].status.hang &&
2560 adev->ip_blocks[i].version->funcs->soft_reset) {
2561 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2570 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2574 for (i = 0; i < adev->num_ip_blocks; i++) {
2575 if (!adev->ip_blocks[i].status.valid)
2577 if (adev->ip_blocks[i].status.hang &&
2578 adev->ip_blocks[i].version->funcs->post_soft_reset)
2579 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2587 bool amdgpu_need_backup(struct amdgpu_device *adev)
2589 if (adev->flags & AMD_IS_APU)
2592 return amdgpu_lockup_timeout > 0 ? true : false;
2595 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2596 struct amdgpu_ring *ring,
2597 struct amdgpu_bo *bo,
2598 struct dma_fence **fence)
2606 r = amdgpu_bo_reserve(bo, true);
2609 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2610 /* if bo has been evicted, then no need to recover */
2611 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2612 r = amdgpu_bo_validate(bo->shadow);
2614 DRM_ERROR("bo validate failed!\n");
2618 r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
2620 DRM_ERROR("%p bind failed\n", bo->shadow);
2624 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2627 DRM_ERROR("recover page table failed!\n");
2632 amdgpu_bo_unreserve(bo);
2637 * amdgpu_sriov_gpu_reset - reset the asic
2639 * @adev: amdgpu device pointer
2640 * @job: which job trigger hang
2642 * Attempt the reset the GPU if it has hung (all asics).
2644 * Returns 0 for success or an error on failure.
2646 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
2650 struct amdgpu_bo *bo, *tmp;
2651 struct amdgpu_ring *ring;
2652 struct dma_fence *fence = NULL, *next = NULL;
2654 mutex_lock(&adev->virt.lock_reset);
2655 atomic_inc(&adev->gpu_reset_counter);
2656 adev->gfx.in_reset = true;
2659 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2661 /* we start from the ring trigger GPU hang */
2662 j = job ? job->ring->idx : 0;
2664 /* block scheduler */
2665 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2666 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2667 if (!ring || !ring->sched.thread)
2670 kthread_park(ring->sched.thread);
2675 /* here give the last chance to check if job removed from mirror-list
2676 * since we already pay some time on kthread_park */
2677 if (job && list_empty(&job->base.node)) {
2678 kthread_unpark(ring->sched.thread);
2682 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2683 amd_sched_job_kickout(&job->base);
2685 /* only do job_reset on the hang ring if @job not NULL */
2686 amd_sched_hw_job_reset(&ring->sched);
2688 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2689 amdgpu_fence_driver_force_completion_ring(ring);
2692 /* request to take full control of GPU before re-initialization */
2694 amdgpu_virt_reset_gpu(adev);
2696 amdgpu_virt_request_full_gpu(adev, true);
2699 /* Resume IP prior to SMC */
2700 amdgpu_sriov_reinit_early(adev);
2702 /* we need recover gart prior to run SMC/CP/SDMA resume */
2703 amdgpu_ttm_recover_gart(adev);
2705 /* now we are okay to resume SMC/CP/SDMA */
2706 amdgpu_sriov_reinit_late(adev);
2708 amdgpu_irq_gpu_reset_resume_helper(adev);
2710 if (amdgpu_ib_ring_tests(adev))
2711 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2713 /* release full control of GPU after ib test */
2714 amdgpu_virt_release_full_gpu(adev, true);
2716 DRM_INFO("recover vram bo from shadow\n");
2718 ring = adev->mman.buffer_funcs_ring;
2719 mutex_lock(&adev->shadow_list_lock);
2720 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2722 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2724 r = dma_fence_wait(fence, false);
2726 WARN(r, "recovery from shadow isn't completed\n");
2731 dma_fence_put(fence);
2734 mutex_unlock(&adev->shadow_list_lock);
2737 r = dma_fence_wait(fence, false);
2739 WARN(r, "recovery from shadow isn't completed\n");
2741 dma_fence_put(fence);
2743 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2744 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2745 if (!ring || !ring->sched.thread)
2748 if (job && j != i) {
2749 kthread_unpark(ring->sched.thread);
2753 amd_sched_job_recovery(&ring->sched);
2754 kthread_unpark(ring->sched.thread);
2757 drm_helper_resume_force_mode(adev->ddev);
2759 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2761 /* bad news, how to tell it to userspace ? */
2762 dev_info(adev->dev, "GPU reset failed\n");
2764 dev_info(adev->dev, "GPU reset successed!\n");
2767 adev->gfx.in_reset = false;
2768 mutex_unlock(&adev->virt.lock_reset);
2773 * amdgpu_gpu_reset - reset the asic
2775 * @adev: amdgpu device pointer
2777 * Attempt the reset the GPU if it has hung (all asics).
2778 * Returns 0 for success or an error on failure.
2780 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2784 bool need_full_reset, vram_lost = false;
2786 if (!amdgpu_check_soft_reset(adev)) {
2787 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2791 atomic_inc(&adev->gpu_reset_counter);
2794 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2796 /* block scheduler */
2797 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2798 struct amdgpu_ring *ring = adev->rings[i];
2800 if (!ring || !ring->sched.thread)
2802 kthread_park(ring->sched.thread);
2803 amd_sched_hw_job_reset(&ring->sched);
2805 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2806 amdgpu_fence_driver_force_completion(adev);
2808 need_full_reset = amdgpu_need_full_reset(adev);
2810 if (!need_full_reset) {
2811 amdgpu_pre_soft_reset(adev);
2812 r = amdgpu_soft_reset(adev);
2813 amdgpu_post_soft_reset(adev);
2814 if (r || amdgpu_check_soft_reset(adev)) {
2815 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2816 need_full_reset = true;
2820 if (need_full_reset) {
2821 r = amdgpu_suspend(adev);
2824 amdgpu_atombios_scratch_regs_save(adev);
2825 r = amdgpu_asic_reset(adev);
2826 amdgpu_atombios_scratch_regs_restore(adev);
2828 amdgpu_atom_asic_init(adev->mode_info.atom_context);
2831 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2832 r = amdgpu_resume_phase1(adev);
2835 vram_lost = amdgpu_check_vram_lost(adev);
2837 DRM_ERROR("VRAM is lost!\n");
2838 atomic_inc(&adev->vram_lost_counter);
2840 r = amdgpu_ttm_recover_gart(adev);
2843 r = amdgpu_resume_phase2(adev);
2847 amdgpu_fill_reset_magic(adev);
2852 amdgpu_irq_gpu_reset_resume_helper(adev);
2853 r = amdgpu_ib_ring_tests(adev);
2855 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2856 r = amdgpu_suspend(adev);
2857 need_full_reset = true;
2861 * recovery vm page tables, since we cannot depend on VRAM is
2862 * consistent after gpu full reset.
2864 if (need_full_reset && amdgpu_need_backup(adev)) {
2865 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2866 struct amdgpu_bo *bo, *tmp;
2867 struct dma_fence *fence = NULL, *next = NULL;
2869 DRM_INFO("recover vram bo from shadow\n");
2870 mutex_lock(&adev->shadow_list_lock);
2871 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2873 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2875 r = dma_fence_wait(fence, false);
2877 WARN(r, "recovery from shadow isn't completed\n");
2882 dma_fence_put(fence);
2885 mutex_unlock(&adev->shadow_list_lock);
2887 r = dma_fence_wait(fence, false);
2889 WARN(r, "recovery from shadow isn't completed\n");
2891 dma_fence_put(fence);
2893 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2894 struct amdgpu_ring *ring = adev->rings[i];
2896 if (!ring || !ring->sched.thread)
2899 amd_sched_job_recovery(&ring->sched);
2900 kthread_unpark(ring->sched.thread);
2903 dev_err(adev->dev, "asic resume failed (%d).\n", r);
2904 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
2905 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2906 if (adev->rings[i] && adev->rings[i]->sched.thread) {
2907 kthread_unpark(adev->rings[i]->sched.thread);
2912 drm_helper_resume_force_mode(adev->ddev);
2914 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2916 /* bad news, how to tell it to userspace ? */
2917 dev_info(adev->dev, "GPU reset failed\n");
2918 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2921 dev_info(adev->dev, "GPU reset successed!\n");
2924 amdgpu_vf_error_trans_all(adev);
2928 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2933 if (amdgpu_pcie_gen_cap)
2934 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2936 if (amdgpu_pcie_lane_cap)
2937 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2939 /* covers APUs as well */
2940 if (pci_is_root_bus(adev->pdev->bus)) {
2941 if (adev->pm.pcie_gen_mask == 0)
2942 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2943 if (adev->pm.pcie_mlw_mask == 0)
2944 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2948 if (adev->pm.pcie_gen_mask == 0) {
2949 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2951 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2952 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2953 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2955 if (mask & DRM_PCIE_SPEED_25)
2956 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2957 if (mask & DRM_PCIE_SPEED_50)
2958 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2959 if (mask & DRM_PCIE_SPEED_80)
2960 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2962 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2965 if (adev->pm.pcie_mlw_mask == 0) {
2966 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2970 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2971 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2972 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2973 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2974 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2975 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2976 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2979 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2980 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2981 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2982 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2983 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2984 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2987 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2988 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2989 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2990 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2991 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2994 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2995 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2996 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2997 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3000 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3001 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3002 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3005 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3006 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3009 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3015 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3023 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
3024 const struct drm_info_list *files,
3029 for (i = 0; i < adev->debugfs_count; i++) {
3030 if (adev->debugfs[i].files == files) {
3031 /* Already registered */
3036 i = adev->debugfs_count + 1;
3037 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3038 DRM_ERROR("Reached maximum number of debugfs components.\n");
3039 DRM_ERROR("Report so we increase "
3040 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3043 adev->debugfs[adev->debugfs_count].files = files;
3044 adev->debugfs[adev->debugfs_count].num_files = nfiles;
3045 adev->debugfs_count = i;
3046 #if defined(CONFIG_DEBUG_FS)
3047 drm_debugfs_create_files(files, nfiles,
3048 adev->ddev->primary->debugfs_root,
3049 adev->ddev->primary);
3054 #if defined(CONFIG_DEBUG_FS)
3056 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3057 size_t size, loff_t *pos)
3059 struct amdgpu_device *adev = file_inode(f)->i_private;
3062 bool pm_pg_lock, use_bank;
3063 unsigned instance_bank, sh_bank, se_bank;
3065 if (size & 0x3 || *pos & 0x3)
3068 /* are we reading registers for which a PG lock is necessary? */
3069 pm_pg_lock = (*pos >> 23) & 1;
3071 if (*pos & (1ULL << 62)) {
3072 se_bank = (*pos >> 24) & 0x3FF;
3073 sh_bank = (*pos >> 34) & 0x3FF;
3074 instance_bank = (*pos >> 44) & 0x3FF;
3076 if (se_bank == 0x3FF)
3077 se_bank = 0xFFFFFFFF;
3078 if (sh_bank == 0x3FF)
3079 sh_bank = 0xFFFFFFFF;
3080 if (instance_bank == 0x3FF)
3081 instance_bank = 0xFFFFFFFF;
3087 *pos &= (1UL << 22) - 1;
3090 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3091 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3093 mutex_lock(&adev->grbm_idx_mutex);
3094 amdgpu_gfx_select_se_sh(adev, se_bank,
3095 sh_bank, instance_bank);
3099 mutex_lock(&adev->pm.mutex);
3104 if (*pos > adev->rmmio_size)
3107 value = RREG32(*pos >> 2);
3108 r = put_user(value, (uint32_t *)buf);
3122 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3123 mutex_unlock(&adev->grbm_idx_mutex);
3127 mutex_unlock(&adev->pm.mutex);
3132 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3133 size_t size, loff_t *pos)
3135 struct amdgpu_device *adev = file_inode(f)->i_private;
3138 bool pm_pg_lock, use_bank;
3139 unsigned instance_bank, sh_bank, se_bank;
3141 if (size & 0x3 || *pos & 0x3)
3144 /* are we reading registers for which a PG lock is necessary? */
3145 pm_pg_lock = (*pos >> 23) & 1;
3147 if (*pos & (1ULL << 62)) {
3148 se_bank = (*pos >> 24) & 0x3FF;
3149 sh_bank = (*pos >> 34) & 0x3FF;
3150 instance_bank = (*pos >> 44) & 0x3FF;
3152 if (se_bank == 0x3FF)
3153 se_bank = 0xFFFFFFFF;
3154 if (sh_bank == 0x3FF)
3155 sh_bank = 0xFFFFFFFF;
3156 if (instance_bank == 0x3FF)
3157 instance_bank = 0xFFFFFFFF;
3163 *pos &= (1UL << 22) - 1;
3166 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3167 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3169 mutex_lock(&adev->grbm_idx_mutex);
3170 amdgpu_gfx_select_se_sh(adev, se_bank,
3171 sh_bank, instance_bank);
3175 mutex_lock(&adev->pm.mutex);
3180 if (*pos > adev->rmmio_size)
3183 r = get_user(value, (uint32_t *)buf);
3187 WREG32(*pos >> 2, value);
3196 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3197 mutex_unlock(&adev->grbm_idx_mutex);
3201 mutex_unlock(&adev->pm.mutex);
3206 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3207 size_t size, loff_t *pos)
3209 struct amdgpu_device *adev = file_inode(f)->i_private;
3213 if (size & 0x3 || *pos & 0x3)
3219 value = RREG32_PCIE(*pos >> 2);
3220 r = put_user(value, (uint32_t *)buf);
3233 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3234 size_t size, loff_t *pos)
3236 struct amdgpu_device *adev = file_inode(f)->i_private;
3240 if (size & 0x3 || *pos & 0x3)
3246 r = get_user(value, (uint32_t *)buf);
3250 WREG32_PCIE(*pos >> 2, value);
3261 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3262 size_t size, loff_t *pos)
3264 struct amdgpu_device *adev = file_inode(f)->i_private;
3268 if (size & 0x3 || *pos & 0x3)
3274 value = RREG32_DIDT(*pos >> 2);
3275 r = put_user(value, (uint32_t *)buf);
3288 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3289 size_t size, loff_t *pos)
3291 struct amdgpu_device *adev = file_inode(f)->i_private;
3295 if (size & 0x3 || *pos & 0x3)
3301 r = get_user(value, (uint32_t *)buf);
3305 WREG32_DIDT(*pos >> 2, value);
3316 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3317 size_t size, loff_t *pos)
3319 struct amdgpu_device *adev = file_inode(f)->i_private;
3323 if (size & 0x3 || *pos & 0x3)
3329 value = RREG32_SMC(*pos);
3330 r = put_user(value, (uint32_t *)buf);
3343 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3344 size_t size, loff_t *pos)
3346 struct amdgpu_device *adev = file_inode(f)->i_private;
3350 if (size & 0x3 || *pos & 0x3)
3356 r = get_user(value, (uint32_t *)buf);
3360 WREG32_SMC(*pos, value);
3371 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3372 size_t size, loff_t *pos)
3374 struct amdgpu_device *adev = file_inode(f)->i_private;
3377 uint32_t *config, no_regs = 0;
3379 if (size & 0x3 || *pos & 0x3)
3382 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3386 /* version, increment each time something is added */
3387 config[no_regs++] = 3;
3388 config[no_regs++] = adev->gfx.config.max_shader_engines;
3389 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3390 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3391 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3392 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3393 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3394 config[no_regs++] = adev->gfx.config.max_gprs;
3395 config[no_regs++] = adev->gfx.config.max_gs_threads;
3396 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3397 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3398 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3399 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3400 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3401 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3402 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3403 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3404 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3405 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3406 config[no_regs++] = adev->gfx.config.num_gpus;
3407 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3408 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3409 config[no_regs++] = adev->gfx.config.gb_addr_config;
3410 config[no_regs++] = adev->gfx.config.num_rbs;
3413 config[no_regs++] = adev->rev_id;
3414 config[no_regs++] = adev->pg_flags;
3415 config[no_regs++] = adev->cg_flags;
3418 config[no_regs++] = adev->family;
3419 config[no_regs++] = adev->external_rev_id;
3422 config[no_regs++] = adev->pdev->device;
3423 config[no_regs++] = adev->pdev->revision;
3424 config[no_regs++] = adev->pdev->subsystem_device;
3425 config[no_regs++] = adev->pdev->subsystem_vendor;
3427 while (size && (*pos < no_regs * 4)) {
3430 value = config[*pos >> 2];
3431 r = put_user(value, (uint32_t *)buf);
3447 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3448 size_t size, loff_t *pos)
3450 struct amdgpu_device *adev = file_inode(f)->i_private;
3451 int idx, x, outsize, r, valuesize;
3452 uint32_t values[16];
3454 if (size & 3 || *pos & 0x3)
3457 if (amdgpu_dpm == 0)
3460 /* convert offset to sensor number */
3463 valuesize = sizeof(values);
3464 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3465 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3466 else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3467 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3472 if (size > valuesize)
3479 r = put_user(values[x++], (int32_t *)buf);
3486 return !r ? outsize : r;
3489 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3490 size_t size, loff_t *pos)
3492 struct amdgpu_device *adev = f->f_inode->i_private;
3495 uint32_t offset, se, sh, cu, wave, simd, data[32];
3497 if (size & 3 || *pos & 3)
3501 offset = (*pos & 0x7F);
3502 se = ((*pos >> 7) & 0xFF);
3503 sh = ((*pos >> 15) & 0xFF);
3504 cu = ((*pos >> 23) & 0xFF);
3505 wave = ((*pos >> 31) & 0xFF);
3506 simd = ((*pos >> 37) & 0xFF);
3508 /* switch to the specific se/sh/cu */
3509 mutex_lock(&adev->grbm_idx_mutex);
3510 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3513 if (adev->gfx.funcs->read_wave_data)
3514 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3516 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3517 mutex_unlock(&adev->grbm_idx_mutex);
3522 while (size && (offset < x * 4)) {
3525 value = data[offset >> 2];
3526 r = put_user(value, (uint32_t *)buf);
3539 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3540 size_t size, loff_t *pos)
3542 struct amdgpu_device *adev = f->f_inode->i_private;
3545 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3547 if (size & 3 || *pos & 3)
3551 offset = (*pos & 0xFFF); /* in dwords */
3552 se = ((*pos >> 12) & 0xFF);
3553 sh = ((*pos >> 20) & 0xFF);
3554 cu = ((*pos >> 28) & 0xFF);
3555 wave = ((*pos >> 36) & 0xFF);
3556 simd = ((*pos >> 44) & 0xFF);
3557 thread = ((*pos >> 52) & 0xFF);
3558 bank = ((*pos >> 60) & 1);
3560 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3564 /* switch to the specific se/sh/cu */
3565 mutex_lock(&adev->grbm_idx_mutex);
3566 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3569 if (adev->gfx.funcs->read_wave_vgprs)
3570 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3572 if (adev->gfx.funcs->read_wave_sgprs)
3573 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3576 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3577 mutex_unlock(&adev->grbm_idx_mutex);
3582 value = data[offset++];
3583 r = put_user(value, (uint32_t *)buf);
3599 static const struct file_operations amdgpu_debugfs_regs_fops = {
3600 .owner = THIS_MODULE,
3601 .read = amdgpu_debugfs_regs_read,
3602 .write = amdgpu_debugfs_regs_write,
3603 .llseek = default_llseek
3605 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3606 .owner = THIS_MODULE,
3607 .read = amdgpu_debugfs_regs_didt_read,
3608 .write = amdgpu_debugfs_regs_didt_write,
3609 .llseek = default_llseek
3611 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3612 .owner = THIS_MODULE,
3613 .read = amdgpu_debugfs_regs_pcie_read,
3614 .write = amdgpu_debugfs_regs_pcie_write,
3615 .llseek = default_llseek
3617 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3618 .owner = THIS_MODULE,
3619 .read = amdgpu_debugfs_regs_smc_read,
3620 .write = amdgpu_debugfs_regs_smc_write,
3621 .llseek = default_llseek
3624 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3625 .owner = THIS_MODULE,
3626 .read = amdgpu_debugfs_gca_config_read,
3627 .llseek = default_llseek
3630 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3631 .owner = THIS_MODULE,
3632 .read = amdgpu_debugfs_sensor_read,
3633 .llseek = default_llseek
3636 static const struct file_operations amdgpu_debugfs_wave_fops = {
3637 .owner = THIS_MODULE,
3638 .read = amdgpu_debugfs_wave_read,
3639 .llseek = default_llseek
3641 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3642 .owner = THIS_MODULE,
3643 .read = amdgpu_debugfs_gpr_read,
3644 .llseek = default_llseek
3647 static const struct file_operations *debugfs_regs[] = {
3648 &amdgpu_debugfs_regs_fops,
3649 &amdgpu_debugfs_regs_didt_fops,
3650 &amdgpu_debugfs_regs_pcie_fops,
3651 &amdgpu_debugfs_regs_smc_fops,
3652 &amdgpu_debugfs_gca_config_fops,
3653 &amdgpu_debugfs_sensors_fops,
3654 &amdgpu_debugfs_wave_fops,
3655 &amdgpu_debugfs_gpr_fops,
3658 static const char *debugfs_regs_names[] = {
3663 "amdgpu_gca_config",
3669 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3671 struct drm_minor *minor = adev->ddev->primary;
3672 struct dentry *ent, *root = minor->debugfs_root;
3675 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3676 ent = debugfs_create_file(debugfs_regs_names[i],
3677 S_IFREG | S_IRUGO, root,
3678 adev, debugfs_regs[i]);
3680 for (j = 0; j < i; j++) {
3681 debugfs_remove(adev->debugfs_regs[i]);
3682 adev->debugfs_regs[i] = NULL;
3684 return PTR_ERR(ent);
3688 i_size_write(ent->d_inode, adev->rmmio_size);
3689 adev->debugfs_regs[i] = ent;
3695 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3699 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3700 if (adev->debugfs_regs[i]) {
3701 debugfs_remove(adev->debugfs_regs[i]);
3702 adev->debugfs_regs[i] = NULL;
3707 static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3709 struct drm_info_node *node = (struct drm_info_node *) m->private;
3710 struct drm_device *dev = node->minor->dev;
3711 struct amdgpu_device *adev = dev->dev_private;
3714 /* hold on the scheduler */
3715 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3716 struct amdgpu_ring *ring = adev->rings[i];
3718 if (!ring || !ring->sched.thread)
3720 kthread_park(ring->sched.thread);
3723 seq_printf(m, "run ib test:\n");
3724 r = amdgpu_ib_ring_tests(adev);
3726 seq_printf(m, "ib ring tests failed (%d).\n", r);
3728 seq_printf(m, "ib ring tests passed.\n");
3730 /* go on the scheduler */
3731 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3732 struct amdgpu_ring *ring = adev->rings[i];
3734 if (!ring || !ring->sched.thread)
3736 kthread_unpark(ring->sched.thread);
3742 static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3743 {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3746 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3748 return amdgpu_debugfs_add_files(adev,
3749 amdgpu_debugfs_test_ib_ring_list, 1);
3752 int amdgpu_debugfs_init(struct drm_minor *minor)
3757 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3761 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3765 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }