2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 #include <linux/atomic.h>
32 #include <linux/wait.h>
33 #include <linux/list.h>
34 #include <linux/kref.h>
35 #include <linux/interval_tree.h>
36 #include <linux/hashtable.h>
37 #include <linux/fence.h>
39 #include <ttm/ttm_bo_api.h>
40 #include <ttm/ttm_bo_driver.h>
41 #include <ttm/ttm_placement.h>
42 #include <ttm/ttm_module.h>
43 #include <ttm/ttm_execbuf_util.h>
46 #include <drm/drm_gem.h>
47 #include <drm/amdgpu_drm.h>
49 #include "amd_shared.h"
50 #include "amdgpu_mode.h"
51 #include "amdgpu_ih.h"
52 #include "amdgpu_irq.h"
53 #include "amdgpu_ucode.h"
54 #include "amdgpu_gds.h"
56 #include "gpu_scheduler.h"
61 extern int amdgpu_modeset;
62 extern int amdgpu_vram_limit;
63 extern int amdgpu_gart_size;
64 extern int amdgpu_benchmarking;
65 extern int amdgpu_testing;
66 extern int amdgpu_audio;
67 extern int amdgpu_disp_priority;
68 extern int amdgpu_hw_i2c;
69 extern int amdgpu_pcie_gen2;
70 extern int amdgpu_msi;
71 extern int amdgpu_lockup_timeout;
72 extern int amdgpu_dpm;
73 extern int amdgpu_smc_load_fw;
74 extern int amdgpu_aspm;
75 extern int amdgpu_runtime_pm;
76 extern int amdgpu_hard_reset;
77 extern unsigned amdgpu_ip_block_mask;
78 extern int amdgpu_bapm;
79 extern int amdgpu_deep_color;
80 extern int amdgpu_vm_size;
81 extern int amdgpu_vm_block_size;
82 extern int amdgpu_enable_scheduler;
83 extern int amdgpu_sched_jobs;
84 extern int amdgpu_sched_hw_submission;
86 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
87 #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
88 #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
89 /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
90 #define AMDGPU_IB_POOL_SIZE 16
91 #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
92 #define AMDGPUFB_CONN_LIMIT 4
93 #define AMDGPU_BIOS_NUM_SCRATCH 8
95 /* max number of rings */
96 #define AMDGPU_MAX_RINGS 16
97 #define AMDGPU_MAX_GFX_RINGS 1
98 #define AMDGPU_MAX_COMPUTE_RINGS 8
99 #define AMDGPU_MAX_VCE_RINGS 2
101 /* number of hw syncs before falling back on blocking */
102 #define AMDGPU_NUM_SYNCS 4
104 /* hardcode that limit for now */
105 #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
107 /* hard reset data */
108 #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
111 #define AMDGPU_RESET_GFX (1 << 0)
112 #define AMDGPU_RESET_COMPUTE (1 << 1)
113 #define AMDGPU_RESET_DMA (1 << 2)
114 #define AMDGPU_RESET_CP (1 << 3)
115 #define AMDGPU_RESET_GRBM (1 << 4)
116 #define AMDGPU_RESET_DMA1 (1 << 5)
117 #define AMDGPU_RESET_RLC (1 << 6)
118 #define AMDGPU_RESET_SEM (1 << 7)
119 #define AMDGPU_RESET_IH (1 << 8)
120 #define AMDGPU_RESET_VMC (1 << 9)
121 #define AMDGPU_RESET_MC (1 << 10)
122 #define AMDGPU_RESET_DISPLAY (1 << 11)
123 #define AMDGPU_RESET_UVD (1 << 12)
124 #define AMDGPU_RESET_VCE (1 << 13)
125 #define AMDGPU_RESET_VCE1 (1 << 14)
128 #define AMDGPU_CG_BLOCK_GFX (1 << 0)
129 #define AMDGPU_CG_BLOCK_MC (1 << 1)
130 #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
131 #define AMDGPU_CG_BLOCK_UVD (1 << 3)
132 #define AMDGPU_CG_BLOCK_VCE (1 << 4)
133 #define AMDGPU_CG_BLOCK_HDP (1 << 5)
134 #define AMDGPU_CG_BLOCK_BIF (1 << 6)
137 #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
138 #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
139 #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
140 #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
141 #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
142 #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
143 #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
144 #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
145 #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
146 #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
147 #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
148 #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
149 #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
150 #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
151 #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
152 #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
153 #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
156 #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
157 #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
158 #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
159 #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
160 #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
161 #define AMDGPU_PG_SUPPORT_CP (1 << 5)
162 #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
163 #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
164 #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
165 #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
166 #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
168 /* GFX current status */
169 #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
170 #define AMDGPU_GFX_SAFE_MODE 0x00000001L
171 #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
172 #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
173 #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
175 /* max cursor sizes (in pixels) */
176 #define CIK_CURSOR_WIDTH 128
177 #define CIK_CURSOR_HEIGHT 128
179 struct amdgpu_device;
184 struct amdgpu_semaphore;
185 struct amdgpu_cs_parser;
187 struct amdgpu_irq_src;
191 AMDGPU_CP_IRQ_GFX_EOP = 0,
192 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
204 enum amdgpu_sdma_irq {
205 AMDGPU_SDMA_IRQ_TRAP0 = 0,
206 AMDGPU_SDMA_IRQ_TRAP1,
211 enum amdgpu_thermal_irq {
212 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
213 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
215 AMDGPU_THERMAL_IRQ_LAST
218 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
219 enum amd_ip_block_type block_type,
220 enum amd_clockgating_state state);
221 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
222 enum amd_ip_block_type block_type,
223 enum amd_powergating_state state);
225 struct amdgpu_ip_block_version {
226 enum amd_ip_block_type type;
230 const struct amd_ip_funcs *funcs;
233 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
234 enum amd_ip_block_type type,
235 u32 major, u32 minor);
237 const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
238 struct amdgpu_device *adev,
239 enum amd_ip_block_type type);
241 /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
242 struct amdgpu_buffer_funcs {
243 /* maximum bytes in a single operation */
244 uint32_t copy_max_bytes;
246 /* number of dw to reserve per operation */
247 unsigned copy_num_dw;
249 /* used for buffer migration */
250 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
251 /* src addr in bytes */
253 /* dst addr in bytes */
255 /* number of byte to transfer */
256 uint32_t byte_count);
258 /* maximum bytes in a single operation */
259 uint32_t fill_max_bytes;
261 /* number of dw to reserve per operation */
262 unsigned fill_num_dw;
264 /* used for buffer clearing */
265 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
266 /* value to write to memory */
268 /* dst addr in bytes */
270 /* number of byte to fill */
271 uint32_t byte_count);
274 /* provided by hw blocks that can write ptes, e.g., sdma */
275 struct amdgpu_vm_pte_funcs {
276 /* copy pte entries from GART */
277 void (*copy_pte)(struct amdgpu_ib *ib,
278 uint64_t pe, uint64_t src,
280 /* write pte one entry at a time with addr mapping */
281 void (*write_pte)(struct amdgpu_ib *ib,
283 uint64_t addr, unsigned count,
284 uint32_t incr, uint32_t flags);
285 /* for linear pte/pde updates without addr mapping */
286 void (*set_pte_pde)(struct amdgpu_ib *ib,
288 uint64_t addr, unsigned count,
289 uint32_t incr, uint32_t flags);
290 /* pad the indirect buffer to the necessary number of dw */
291 void (*pad_ib)(struct amdgpu_ib *ib);
294 /* provided by the gmc block */
295 struct amdgpu_gart_funcs {
296 /* flush the vm tlb via mmio */
297 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
299 /* write pte/pde updates using the cpu */
300 int (*set_pte_pde)(struct amdgpu_device *adev,
301 void *cpu_pt_addr, /* cpu addr of page table */
302 uint32_t gpu_page_idx, /* pte/pde to update */
303 uint64_t addr, /* addr to write into pte/pde */
304 uint32_t flags); /* access flags */
307 /* provided by the ih block */
308 struct amdgpu_ih_funcs {
309 /* ring read/write ptr handling, called from interrupt context */
310 u32 (*get_wptr)(struct amdgpu_device *adev);
311 void (*decode_iv)(struct amdgpu_device *adev,
312 struct amdgpu_iv_entry *entry);
313 void (*set_rptr)(struct amdgpu_device *adev);
316 /* provided by hw blocks that expose a ring buffer for commands */
317 struct amdgpu_ring_funcs {
318 /* ring read/write ptr handling */
319 u32 (*get_rptr)(struct amdgpu_ring *ring);
320 u32 (*get_wptr)(struct amdgpu_ring *ring);
321 void (*set_wptr)(struct amdgpu_ring *ring);
322 /* validating and patching of IBs */
323 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
324 /* command emit functions */
325 void (*emit_ib)(struct amdgpu_ring *ring,
326 struct amdgpu_ib *ib);
327 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
328 uint64_t seq, unsigned flags);
329 bool (*emit_semaphore)(struct amdgpu_ring *ring,
330 struct amdgpu_semaphore *semaphore,
332 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
334 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
335 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
336 uint32_t gds_base, uint32_t gds_size,
337 uint32_t gws_base, uint32_t gws_size,
338 uint32_t oa_base, uint32_t oa_size);
339 /* testing functions */
340 int (*test_ring)(struct amdgpu_ring *ring);
341 int (*test_ib)(struct amdgpu_ring *ring);
342 bool (*is_lockup)(struct amdgpu_ring *ring);
348 bool amdgpu_get_bios(struct amdgpu_device *adev);
349 bool amdgpu_read_bios(struct amdgpu_device *adev);
354 struct amdgpu_dummy_page {
358 int amdgpu_dummy_page_init(struct amdgpu_device *adev);
359 void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
366 #define AMDGPU_MAX_PPLL 3
368 struct amdgpu_clock {
369 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
370 struct amdgpu_pll spll;
371 struct amdgpu_pll mpll;
373 uint32_t default_mclk;
374 uint32_t default_sclk;
375 uint32_t default_dispclk;
376 uint32_t current_dispclk;
378 uint32_t max_pixel_clock;
384 struct amdgpu_fence_driver {
385 struct amdgpu_ring *ring;
387 volatile uint32_t *cpu_addr;
388 /* sync_seq is protected by ring emission lock */
389 uint64_t sync_seq[AMDGPU_MAX_RINGS];
392 struct amdgpu_irq_src *irq_src;
394 struct delayed_work lockup_work;
395 wait_queue_head_t fence_queue;
398 /* some special values for the owner field */
399 #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
400 #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
401 #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
403 #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
404 #define AMDGPU_FENCE_FLAG_INT (1 << 1)
406 struct amdgpu_fence {
410 struct amdgpu_ring *ring;
413 /* filp or special value for fence creator */
416 wait_queue_t fence_wake;
419 struct amdgpu_user_fence {
421 struct amdgpu_bo *bo;
422 /* write-back address offset to bo start */
426 int amdgpu_fence_driver_init(struct amdgpu_device *adev);
427 void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
428 void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
430 void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
431 int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
432 struct amdgpu_irq_src *irq_src,
434 void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
435 void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
436 int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
437 struct amdgpu_fence **fence);
438 void amdgpu_fence_process(struct amdgpu_ring *ring);
439 int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
440 int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
441 unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
443 signed long amdgpu_fence_wait_multiple(struct amdgpu_device *adev,
444 struct fence **array,
449 struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
450 void amdgpu_fence_unref(struct amdgpu_fence **fence);
452 bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454 void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
455 struct amdgpu_ring *ring);
457 static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
458 struct amdgpu_fence *b)
468 BUG_ON(a->ring != b->ring);
470 if (a->seq > b->seq) {
477 static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
478 struct amdgpu_fence *b)
488 BUG_ON(a->ring != b->ring);
490 return a->seq < b->seq;
493 int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
494 void *owner, struct amdgpu_fence **fence);
500 struct ttm_bo_global_ref bo_global_ref;
501 struct drm_global_reference mem_global_ref;
502 struct ttm_bo_device bdev;
503 bool mem_global_referenced;
506 #if defined(CONFIG_DEBUG_FS)
511 /* buffer handling */
512 const struct amdgpu_buffer_funcs *buffer_funcs;
513 struct amdgpu_ring *buffer_funcs_ring;
516 int amdgpu_copy_buffer(struct amdgpu_ring *ring,
520 struct reservation_object *resv,
521 struct amdgpu_fence **fence);
522 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
524 struct amdgpu_bo_list_entry {
525 struct amdgpu_bo *robj;
526 struct ttm_validate_buffer tv;
527 struct amdgpu_bo_va *bo_va;
528 unsigned prefered_domains;
529 unsigned allowed_domains;
533 struct amdgpu_bo_va_mapping {
534 struct list_head list;
535 struct interval_tree_node it;
540 /* bo virtual addresses in a specific vm */
541 struct amdgpu_bo_va {
542 /* protected by bo being reserved */
543 struct list_head bo_list;
544 struct fence *last_pt_update;
547 /* protected by vm mutex and spinlock */
548 struct list_head vm_status;
550 /* mappings for this bo_va */
551 struct list_head invalids;
552 struct list_head valids;
554 /* constant after initialization */
555 struct amdgpu_vm *vm;
556 struct amdgpu_bo *bo;
559 #define AMDGPU_GEM_DOMAIN_MAX 0x3
562 /* Protected by gem.mutex */
563 struct list_head list;
564 /* Protected by tbo.reserved */
566 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
567 struct ttm_placement placement;
568 struct ttm_buffer_object tbo;
569 struct ttm_bo_kmap_obj kmap;
577 /* list of all virtual address to which this bo
581 /* Constant after initialization */
582 struct amdgpu_device *adev;
583 struct drm_gem_object gem_base;
585 struct ttm_bo_kmap_obj dma_buf_vmap;
587 struct amdgpu_mn *mn;
588 struct list_head mn_list;
590 #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
592 void amdgpu_gem_object_free(struct drm_gem_object *obj);
593 int amdgpu_gem_object_open(struct drm_gem_object *obj,
594 struct drm_file *file_priv);
595 void amdgpu_gem_object_close(struct drm_gem_object *obj,
596 struct drm_file *file_priv);
597 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
598 struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
599 struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
600 struct dma_buf_attachment *attach,
601 struct sg_table *sg);
602 struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
603 struct drm_gem_object *gobj,
605 int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
606 void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
607 struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
608 void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
609 void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
610 int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
612 /* sub-allocation manager, it has to be protected by another lock.
613 * By conception this is an helper for other part of the driver
614 * like the indirect buffer or semaphore, which both have their
617 * Principe is simple, we keep a list of sub allocation in offset
618 * order (first entry has offset == 0, last entry has the highest
621 * When allocating new object we first check if there is room at
622 * the end total_size - (last_object_offset + last_object_size) >=
623 * alloc_size. If so we allocate new object there.
625 * When there is not enough room at the end, we start waiting for
626 * each sub object until we reach object_offset+object_size >=
627 * alloc_size, this object then become the sub object we return.
629 * Alignment can't be bigger than page size.
631 * Hole are not considered for allocation to keep things simple.
632 * Assumption is that there won't be hole (all object on same
635 struct amdgpu_sa_manager {
636 wait_queue_head_t wq;
637 struct amdgpu_bo *bo;
638 struct list_head *hole;
639 struct list_head flist[AMDGPU_MAX_RINGS];
640 struct list_head olist;
650 /* sub-allocation buffer */
651 struct amdgpu_sa_bo {
652 struct list_head olist;
653 struct list_head flist;
654 struct amdgpu_sa_manager *manager;
665 struct list_head objects;
668 int amdgpu_gem_init(struct amdgpu_device *adev);
669 void amdgpu_gem_fini(struct amdgpu_device *adev);
670 int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
671 int alignment, u32 initial_domain,
672 u64 flags, bool kernel,
673 struct drm_gem_object **obj);
675 int amdgpu_mode_dumb_create(struct drm_file *file_priv,
676 struct drm_device *dev,
677 struct drm_mode_create_dumb *args);
678 int amdgpu_mode_dumb_mmap(struct drm_file *filp,
679 struct drm_device *dev,
680 uint32_t handle, uint64_t *offset_p);
685 struct amdgpu_semaphore {
686 struct amdgpu_sa_bo *sa_bo;
691 int amdgpu_semaphore_create(struct amdgpu_device *adev,
692 struct amdgpu_semaphore **semaphore);
693 bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
694 struct amdgpu_semaphore *semaphore);
695 bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
696 struct amdgpu_semaphore *semaphore);
697 void amdgpu_semaphore_free(struct amdgpu_device *adev,
698 struct amdgpu_semaphore **semaphore,
699 struct fence *fence);
705 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
706 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
707 DECLARE_HASHTABLE(fences, 4);
708 struct amdgpu_fence *last_vm_update;
711 void amdgpu_sync_create(struct amdgpu_sync *sync);
712 int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
714 int amdgpu_sync_resv(struct amdgpu_device *adev,
715 struct amdgpu_sync *sync,
716 struct reservation_object *resv,
718 int amdgpu_sync_rings(struct amdgpu_sync *sync,
719 struct amdgpu_ring *ring);
720 int amdgpu_sync_wait(struct amdgpu_sync *sync);
721 void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
722 struct fence *fence);
725 * GART structures, functions & helpers
729 #define AMDGPU_GPU_PAGE_SIZE 4096
730 #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
731 #define AMDGPU_GPU_PAGE_SHIFT 12
732 #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
735 dma_addr_t table_addr;
736 struct amdgpu_bo *robj;
738 unsigned num_gpu_pages;
739 unsigned num_cpu_pages;
742 dma_addr_t *pages_addr;
744 const struct amdgpu_gart_funcs *gart_funcs;
747 int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
748 void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
749 int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
750 void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
751 int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
752 void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
753 int amdgpu_gart_init(struct amdgpu_device *adev);
754 void amdgpu_gart_fini(struct amdgpu_device *adev);
755 void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
757 int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
758 int pages, struct page **pagelist,
759 dma_addr_t *dma_addr, uint32_t flags);
762 * GPU MC structures, functions & helpers
765 resource_size_t aper_size;
766 resource_size_t aper_base;
767 resource_size_t agp_base;
768 /* for some chips with <= 32MB we need to lie
769 * about vram size near mc fb location */
771 u64 visible_vram_size;
782 const struct firmware *fw; /* MC firmware */
784 struct amdgpu_irq_src vm_fault;
789 * GPU doorbell structures, functions & helpers
791 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
793 AMDGPU_DOORBELL_KIQ = 0x000,
794 AMDGPU_DOORBELL_HIQ = 0x001,
795 AMDGPU_DOORBELL_DIQ = 0x002,
796 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
797 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
798 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
799 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
800 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
801 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
802 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
803 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
804 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
805 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
806 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
807 AMDGPU_DOORBELL_IH = 0x1E8,
808 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
809 AMDGPU_DOORBELL_INVALID = 0xFFFF
810 } AMDGPU_DOORBELL_ASSIGNMENT;
812 struct amdgpu_doorbell {
814 resource_size_t base;
815 resource_size_t size;
817 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
820 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
821 phys_addr_t *aperture_base,
822 size_t *aperture_size,
823 size_t *start_offset);
829 struct amdgpu_flip_work {
830 struct work_struct flip_work;
831 struct work_struct unpin_work;
832 struct amdgpu_device *adev;
835 struct drm_pending_vblank_event *event;
836 struct amdgpu_bo *old_rbo;
838 unsigned shared_count;
839 struct fence **shared;
848 struct amdgpu_sa_bo *sa_bo;
852 struct amdgpu_ring *ring;
853 struct amdgpu_fence *fence;
854 struct amdgpu_user_fence *user;
855 struct amdgpu_vm *vm;
856 struct amdgpu_ctx *ctx;
857 struct amdgpu_sync sync;
858 uint32_t gds_base, gds_size;
859 uint32_t gws_base, gws_size;
860 uint32_t oa_base, oa_size;
862 /* resulting sequence number */
866 enum amdgpu_ring_type {
867 AMDGPU_RING_TYPE_GFX,
868 AMDGPU_RING_TYPE_COMPUTE,
869 AMDGPU_RING_TYPE_SDMA,
870 AMDGPU_RING_TYPE_UVD,
874 extern struct amd_sched_backend_ops amdgpu_sched_ops;
876 int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
877 struct amdgpu_ring *ring,
878 struct amdgpu_ib *ibs,
880 int (*free_job)(struct amdgpu_job *),
882 struct fence **fence);
885 struct amdgpu_device *adev;
886 const struct amdgpu_ring_funcs *funcs;
887 struct amdgpu_fence_driver fence_drv;
888 struct amd_gpu_scheduler *scheduler;
890 spinlock_t fence_lock;
891 struct mutex *ring_lock;
892 struct amdgpu_bo *ring_obj;
893 volatile uint32_t *ring;
895 u64 next_rptr_gpu_addr;
896 volatile u32 *next_rptr_cpu_addr;
900 unsigned ring_free_dw;
903 atomic64_t last_activity;
910 u64 last_semaphore_signal_addr;
911 u64 last_semaphore_wait_addr;
915 struct amdgpu_bo *mqd_obj;
919 unsigned next_rptr_offs;
921 struct amdgpu_ctx *current_ctx;
922 enum amdgpu_ring_type type;
931 /* maximum number of VMIDs */
932 #define AMDGPU_NUM_VM 16
934 /* number of entries in page table */
935 #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
937 /* PTBs (Page Table Blocks) need to be aligned to 32K */
938 #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
939 #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
940 #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
942 #define AMDGPU_PTE_VALID (1 << 0)
943 #define AMDGPU_PTE_SYSTEM (1 << 1)
944 #define AMDGPU_PTE_SNOOPED (1 << 2)
947 #define AMDGPU_PTE_EXECUTABLE (1 << 4)
949 #define AMDGPU_PTE_READABLE (1 << 5)
950 #define AMDGPU_PTE_WRITEABLE (1 << 6)
952 /* PTE (Page Table Entry) fragment field for different page sizes */
953 #define AMDGPU_PTE_FRAG_4KB (0 << 7)
954 #define AMDGPU_PTE_FRAG_64KB (4 << 7)
955 #define AMDGPU_LOG2_PAGES_PER_FRAG 4
957 struct amdgpu_vm_pt {
958 struct amdgpu_bo *bo;
962 struct amdgpu_vm_id {
964 uint64_t pd_gpu_addr;
965 /* last flushed PD/PT update */
966 struct amdgpu_fence *flushed_updates;
967 /* last use of vmid */
968 struct amdgpu_fence *last_id_use;
976 /* protecting invalidated */
977 spinlock_t status_lock;
979 /* BOs moved, but not yet updated in the PT */
980 struct list_head invalidated;
982 /* BOs cleared in the PT because of a move */
983 struct list_head cleared;
985 /* BO mappings freed, but not yet updated in the PT */
986 struct list_head freed;
988 /* contains the page directory */
989 struct amdgpu_bo *page_directory;
990 unsigned max_pde_used;
991 struct fence *page_directory_fence;
993 /* array of page tables, one for each page directory entry */
994 struct amdgpu_vm_pt *page_tables;
996 /* for id and flush management per ring */
997 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
1000 struct amdgpu_vm_manager {
1001 struct amdgpu_fence *active[AMDGPU_NUM_VM];
1003 /* number of VMIDs */
1005 /* vram base address for page table entry */
1006 u64 vram_base_offset;
1007 /* is vm enabled? */
1009 /* for hw to save the PD addr on suspend/resume */
1010 uint32_t saved_table_addr[AMDGPU_NUM_VM];
1011 /* vm pte handling */
1012 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
1013 struct amdgpu_ring *vm_pte_funcs_ring;
1017 * context related structures
1020 #define AMDGPU_CTX_MAX_CS_PENDING 16
1022 struct amdgpu_ctx_ring {
1024 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
1025 struct amd_sched_entity entity;
1029 struct kref refcount;
1030 struct amdgpu_device *adev;
1031 unsigned reset_counter;
1032 spinlock_t ring_lock;
1033 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
1036 struct amdgpu_ctx_mgr {
1037 struct amdgpu_device *adev;
1039 /* protected by lock */
1040 struct idr ctx_handles;
1043 int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
1044 struct amdgpu_ctx *ctx);
1045 void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
1047 struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1048 int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1050 uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1051 struct fence *fence);
1052 struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1053 struct amdgpu_ring *ring, uint64_t seq);
1055 int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *filp);
1058 void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1059 void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
1062 * file private structure
1065 struct amdgpu_fpriv {
1066 struct amdgpu_vm vm;
1067 struct mutex bo_list_lock;
1068 struct idr bo_list_handles;
1069 struct amdgpu_ctx_mgr ctx_mgr;
1076 struct amdgpu_bo_list {
1078 struct amdgpu_bo *gds_obj;
1079 struct amdgpu_bo *gws_obj;
1080 struct amdgpu_bo *oa_obj;
1082 unsigned num_entries;
1083 struct amdgpu_bo_list_entry *array;
1086 struct amdgpu_bo_list *
1087 amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1088 void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1089 void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1094 #include "clearstate_defs.h"
1097 /* for power gating */
1098 struct amdgpu_bo *save_restore_obj;
1099 uint64_t save_restore_gpu_addr;
1100 volatile uint32_t *sr_ptr;
1101 const u32 *reg_list;
1103 /* for clear state */
1104 struct amdgpu_bo *clear_state_obj;
1105 uint64_t clear_state_gpu_addr;
1106 volatile uint32_t *cs_ptr;
1107 const struct cs_section_def *cs_data;
1108 u32 clear_state_size;
1110 struct amdgpu_bo *cp_table_obj;
1111 uint64_t cp_table_gpu_addr;
1112 volatile uint32_t *cp_table_ptr;
1117 struct amdgpu_bo *hpd_eop_obj;
1118 u64 hpd_eop_gpu_addr;
1125 * GPU scratch registers structures, functions & helpers
1127 struct amdgpu_scratch {
1135 * GFX configurations
1137 struct amdgpu_gca_config {
1138 unsigned max_shader_engines;
1139 unsigned max_tile_pipes;
1140 unsigned max_cu_per_sh;
1141 unsigned max_sh_per_se;
1142 unsigned max_backends_per_se;
1143 unsigned max_texture_channel_caches;
1145 unsigned max_gs_threads;
1146 unsigned max_hw_contexts;
1147 unsigned sc_prim_fifo_size_frontend;
1148 unsigned sc_prim_fifo_size_backend;
1149 unsigned sc_hiz_tile_fifo_size;
1150 unsigned sc_earlyz_tile_fifo_size;
1152 unsigned num_tile_pipes;
1153 unsigned backend_enable_mask;
1154 unsigned mem_max_burst_length_bytes;
1155 unsigned mem_row_size_in_kb;
1156 unsigned shader_engine_tile_size;
1158 unsigned multi_gpu_tile_size;
1159 unsigned mc_arb_ramcfg;
1160 unsigned gb_addr_config;
1162 uint32_t tile_mode_array[32];
1163 uint32_t macrotile_mode_array[16];
1167 struct mutex gpu_clock_mutex;
1168 struct amdgpu_gca_config config;
1169 struct amdgpu_rlc rlc;
1170 struct amdgpu_mec mec;
1171 struct amdgpu_scratch scratch;
1172 const struct firmware *me_fw; /* ME firmware */
1173 uint32_t me_fw_version;
1174 const struct firmware *pfp_fw; /* PFP firmware */
1175 uint32_t pfp_fw_version;
1176 const struct firmware *ce_fw; /* CE firmware */
1177 uint32_t ce_fw_version;
1178 const struct firmware *rlc_fw; /* RLC firmware */
1179 uint32_t rlc_fw_version;
1180 const struct firmware *mec_fw; /* MEC firmware */
1181 uint32_t mec_fw_version;
1182 const struct firmware *mec2_fw; /* MEC2 firmware */
1183 uint32_t mec2_fw_version;
1184 uint32_t me_feature_version;
1185 uint32_t ce_feature_version;
1186 uint32_t pfp_feature_version;
1187 uint32_t rlc_feature_version;
1188 uint32_t mec_feature_version;
1189 uint32_t mec2_feature_version;
1190 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1191 unsigned num_gfx_rings;
1192 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1193 unsigned num_compute_rings;
1194 struct amdgpu_irq_src eop_irq;
1195 struct amdgpu_irq_src priv_reg_irq;
1196 struct amdgpu_irq_src priv_inst_irq;
1198 uint32_t gfx_current_status;
1199 /* sync signal for const engine */
1200 unsigned ce_sync_offs;
1202 unsigned ce_ram_size;
1205 int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1206 unsigned size, struct amdgpu_ib *ib);
1207 void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1208 int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1209 struct amdgpu_ib *ib, void *owner);
1210 int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1211 void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1212 int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1213 /* Ring access between begin & end cannot sleep */
1214 void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1215 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1216 int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1217 void amdgpu_ring_commit(struct amdgpu_ring *ring);
1218 void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1219 void amdgpu_ring_undo(struct amdgpu_ring *ring);
1220 void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1221 void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1222 bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1223 unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1225 int amdgpu_ring_restore(struct amdgpu_ring *ring,
1226 unsigned size, uint32_t *data);
1227 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1228 unsigned ring_size, u32 nop, u32 align_mask,
1229 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1230 enum amdgpu_ring_type ring_type);
1231 void amdgpu_ring_fini(struct amdgpu_ring *ring);
1236 struct amdgpu_cs_chunk {
1240 void __user *user_ptr;
1243 struct amdgpu_cs_parser {
1244 struct amdgpu_device *adev;
1245 struct drm_file *filp;
1246 struct amdgpu_ctx *ctx;
1247 struct amdgpu_bo_list *bo_list;
1250 struct amdgpu_cs_chunk *chunks;
1252 struct amdgpu_bo_list_entry *vm_bos;
1253 struct list_head validated;
1255 struct amdgpu_ib *ibs;
1258 struct ww_acquire_ctx ticket;
1261 struct amdgpu_user_fence uf;
1265 struct amd_sched_job base;
1266 struct amdgpu_device *adev;
1267 struct drm_file *owner;
1268 struct amdgpu_ib *ibs;
1270 struct mutex job_lock;
1271 struct amdgpu_user_fence uf;
1272 int (*free_job)(struct amdgpu_job *sched_job);
1275 static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1277 return p->ibs[ib_idx].ptr[idx];
1283 #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1286 struct amdgpu_bo *wb_obj;
1287 volatile uint32_t *wb;
1289 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1290 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1293 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1294 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1297 * struct amdgpu_pm - power management datas
1298 * It keeps track of various data needed to take powermanagement decision.
1301 enum amdgpu_pm_state_type {
1302 /* not used for dpm */
1303 POWER_STATE_TYPE_DEFAULT,
1304 POWER_STATE_TYPE_POWERSAVE,
1305 /* user selectable states */
1306 POWER_STATE_TYPE_BATTERY,
1307 POWER_STATE_TYPE_BALANCED,
1308 POWER_STATE_TYPE_PERFORMANCE,
1309 /* internal states */
1310 POWER_STATE_TYPE_INTERNAL_UVD,
1311 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1312 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1313 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1314 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1315 POWER_STATE_TYPE_INTERNAL_BOOT,
1316 POWER_STATE_TYPE_INTERNAL_THERMAL,
1317 POWER_STATE_TYPE_INTERNAL_ACPI,
1318 POWER_STATE_TYPE_INTERNAL_ULV,
1319 POWER_STATE_TYPE_INTERNAL_3DPERF,
1322 enum amdgpu_int_thermal_type {
1324 THERMAL_TYPE_EXTERNAL,
1325 THERMAL_TYPE_EXTERNAL_GPIO,
1328 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1329 THERMAL_TYPE_EVERGREEN,
1333 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1338 enum amdgpu_dpm_auto_throttle_src {
1339 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1340 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1343 enum amdgpu_dpm_event_src {
1344 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1345 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1346 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1347 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1348 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1351 #define AMDGPU_MAX_VCE_LEVELS 6
1353 enum amdgpu_vce_level {
1354 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1355 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1356 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1357 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1358 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1359 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1363 u32 caps; /* vbios flags */
1364 u32 class; /* vbios flags */
1365 u32 class2; /* vbios flags */
1373 enum amdgpu_vce_level vce_level;
1378 struct amdgpu_dpm_thermal {
1379 /* thermal interrupt work */
1380 struct work_struct work;
1381 /* low temperature threshold */
1383 /* high temperature threshold */
1385 /* was last interrupt low to high or high to low */
1387 /* interrupt source */
1388 struct amdgpu_irq_src irq;
1391 enum amdgpu_clk_action
1397 struct amdgpu_blacklist_clocks
1401 enum amdgpu_clk_action action;
1404 struct amdgpu_clock_and_voltage_limits {
1411 struct amdgpu_clock_array {
1416 struct amdgpu_clock_voltage_dependency_entry {
1421 struct amdgpu_clock_voltage_dependency_table {
1423 struct amdgpu_clock_voltage_dependency_entry *entries;
1426 union amdgpu_cac_leakage_entry {
1438 struct amdgpu_cac_leakage_table {
1440 union amdgpu_cac_leakage_entry *entries;
1443 struct amdgpu_phase_shedding_limits_entry {
1449 struct amdgpu_phase_shedding_limits_table {
1451 struct amdgpu_phase_shedding_limits_entry *entries;
1454 struct amdgpu_uvd_clock_voltage_dependency_entry {
1460 struct amdgpu_uvd_clock_voltage_dependency_table {
1462 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1465 struct amdgpu_vce_clock_voltage_dependency_entry {
1471 struct amdgpu_vce_clock_voltage_dependency_table {
1473 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1476 struct amdgpu_ppm_table {
1478 u16 cpu_core_number;
1480 u32 small_ac_platform_tdp;
1482 u32 small_ac_platform_tdc;
1489 struct amdgpu_cac_tdp_table {
1491 u16 configurable_tdp;
1493 u16 battery_power_limit;
1494 u16 small_power_limit;
1495 u16 low_cac_leakage;
1496 u16 high_cac_leakage;
1497 u16 maximum_power_delivery_limit;
1500 struct amdgpu_dpm_dynamic_state {
1501 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1502 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1503 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1504 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1505 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1506 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1507 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1508 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1509 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1510 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1511 struct amdgpu_clock_array valid_sclk_values;
1512 struct amdgpu_clock_array valid_mclk_values;
1513 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1514 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1515 u32 mclk_sclk_ratio;
1516 u32 sclk_mclk_delta;
1517 u16 vddc_vddci_delta;
1518 u16 min_vddc_for_pcie_gen2;
1519 struct amdgpu_cac_leakage_table cac_leakage_table;
1520 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1521 struct amdgpu_ppm_table *ppm_table;
1522 struct amdgpu_cac_tdp_table *cac_tdp_table;
1525 struct amdgpu_dpm_fan {
1536 u16 default_max_fan_pwm;
1537 u16 default_fan_output_sensitivity;
1538 u16 fan_output_sensitivity;
1539 bool ucode_fan_control;
1542 enum amdgpu_pcie_gen {
1543 AMDGPU_PCIE_GEN1 = 0,
1544 AMDGPU_PCIE_GEN2 = 1,
1545 AMDGPU_PCIE_GEN3 = 2,
1546 AMDGPU_PCIE_GEN_INVALID = 0xffff
1549 enum amdgpu_dpm_forced_level {
1550 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1551 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1552 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1555 struct amdgpu_vce_state {
1566 struct amdgpu_dpm_funcs {
1567 int (*get_temperature)(struct amdgpu_device *adev);
1568 int (*pre_set_power_state)(struct amdgpu_device *adev);
1569 int (*set_power_state)(struct amdgpu_device *adev);
1570 void (*post_set_power_state)(struct amdgpu_device *adev);
1571 void (*display_configuration_changed)(struct amdgpu_device *adev);
1572 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1573 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1574 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1575 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1576 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1577 bool (*vblank_too_short)(struct amdgpu_device *adev);
1578 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1579 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
1580 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1581 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1582 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1583 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1584 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1588 struct amdgpu_ps *ps;
1589 /* number of valid power states */
1591 /* current power state that is active */
1592 struct amdgpu_ps *current_ps;
1593 /* requested power state */
1594 struct amdgpu_ps *requested_ps;
1595 /* boot up power state */
1596 struct amdgpu_ps *boot_ps;
1597 /* default uvd power state */
1598 struct amdgpu_ps *uvd_ps;
1599 /* vce requirements */
1600 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1601 enum amdgpu_vce_level vce_level;
1602 enum amdgpu_pm_state_type state;
1603 enum amdgpu_pm_state_type user_state;
1605 u32 voltage_response_time;
1606 u32 backbias_response_time;
1608 u32 new_active_crtcs;
1609 int new_active_crtc_count;
1610 u32 current_active_crtcs;
1611 int current_active_crtc_count;
1612 struct amdgpu_dpm_dynamic_state dyn_state;
1613 struct amdgpu_dpm_fan fan;
1616 u32 near_tdp_limit_adjusted;
1617 u32 sq_ramping_threshold;
1621 u16 load_line_slope;
1624 /* special states active */
1625 bool thermal_active;
1628 /* thermal handling */
1629 struct amdgpu_dpm_thermal thermal;
1631 enum amdgpu_dpm_forced_level forced_level;
1640 struct amdgpu_i2c_chan *i2c_bus;
1641 /* internal thermal controller on rv6xx+ */
1642 enum amdgpu_int_thermal_type int_thermal_type;
1643 struct device *int_hwmon_dev;
1644 /* fan control parameters */
1646 u8 fan_pulses_per_revolution;
1651 struct amdgpu_dpm dpm;
1652 const struct firmware *fw; /* SMC firmware */
1653 uint32_t fw_version;
1654 const struct amdgpu_dpm_funcs *funcs;
1660 #define AMDGPU_MAX_UVD_HANDLES 10
1661 #define AMDGPU_UVD_STACK_SIZE (1024*1024)
1662 #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1663 #define AMDGPU_UVD_FIRMWARE_OFFSET 256
1666 struct amdgpu_bo *vcpu_bo;
1670 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1671 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1672 struct delayed_work idle_work;
1673 const struct firmware *fw; /* UVD firmware */
1674 struct amdgpu_ring ring;
1675 struct amdgpu_irq_src irq;
1676 bool address_64_bit;
1682 #define AMDGPU_MAX_VCE_HANDLES 16
1683 #define AMDGPU_VCE_FIRMWARE_OFFSET 256
1685 #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1686 #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1689 struct amdgpu_bo *vcpu_bo;
1691 unsigned fw_version;
1692 unsigned fb_version;
1693 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1694 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
1695 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
1696 struct delayed_work idle_work;
1697 const struct firmware *fw; /* VCE firmware */
1698 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1699 struct amdgpu_irq_src irq;
1700 unsigned harvest_config;
1706 struct amdgpu_sdma {
1708 const struct firmware *fw;
1709 uint32_t fw_version;
1710 uint32_t feature_version;
1712 struct amdgpu_ring ring;
1718 struct amdgpu_firmware {
1719 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1721 struct amdgpu_bo *fw_buf;
1722 unsigned int fw_size;
1728 void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1734 void amdgpu_test_moves(struct amdgpu_device *adev);
1735 void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1736 struct amdgpu_ring *cpA,
1737 struct amdgpu_ring *cpB);
1738 void amdgpu_test_syncing(struct amdgpu_device *adev);
1743 #if defined(CONFIG_MMU_NOTIFIER)
1744 int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1745 void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1747 static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1751 static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1757 struct amdgpu_debugfs {
1758 struct drm_info_list *files;
1762 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1763 struct drm_info_list *files,
1765 int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1767 #if defined(CONFIG_DEBUG_FS)
1768 int amdgpu_debugfs_init(struct drm_minor *minor);
1769 void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1773 * amdgpu smumgr functions
1775 struct amdgpu_smumgr_funcs {
1776 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1777 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1778 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1784 struct amdgpu_smumgr {
1785 struct amdgpu_bo *toc_buf;
1786 struct amdgpu_bo *smu_buf;
1787 /* asic priv smu data */
1789 spinlock_t smu_lock;
1790 /* smumgr functions */
1791 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1792 /* ucode loading complete flag */
1797 * ASIC specific register table accessible by UMD
1799 struct amdgpu_allowed_register_entry {
1800 uint32_t reg_offset;
1805 struct amdgpu_cu_info {
1806 uint32_t number; /* total active CU number */
1807 uint32_t ao_cu_mask;
1808 uint32_t bitmap[4][4];
1813 * ASIC specific functions.
1815 struct amdgpu_asic_funcs {
1816 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1817 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1818 u32 sh_num, u32 reg_offset, u32 *value);
1819 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1820 int (*reset)(struct amdgpu_device *adev);
1821 /* wait for mc_idle */
1822 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1823 /* get the reference clock */
1824 u32 (*get_xclk)(struct amdgpu_device *adev);
1825 /* get the gpu clock counter */
1826 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1827 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1828 /* MM block clocks */
1829 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1830 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1836 int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *filp);
1838 int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *filp);
1841 int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *filp);
1843 int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
1845 int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847 int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *filp);
1849 int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *filp);
1851 int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *filp);
1853 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1854 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1856 int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1857 struct drm_file *filp);
1859 /* VRAM scratch page for HDP bug, default vram page */
1860 struct amdgpu_vram_scratch {
1861 struct amdgpu_bo *robj;
1862 volatile uint32_t *ptr;
1869 struct amdgpu_atif_notification_cfg {
1874 struct amdgpu_atif_notifications {
1875 bool display_switch;
1876 bool expansion_mode_change;
1878 bool forced_power_state;
1879 bool system_power_state;
1880 bool display_conf_change;
1882 bool brightness_change;
1883 bool dgpu_display_event;
1886 struct amdgpu_atif_functions {
1888 bool sbios_requests;
1889 bool select_active_disp;
1891 bool get_tv_standard;
1892 bool set_tv_standard;
1893 bool get_panel_expansion_mode;
1894 bool set_panel_expansion_mode;
1895 bool temperature_change;
1896 bool graphics_device_types;
1899 struct amdgpu_atif {
1900 struct amdgpu_atif_notifications notifications;
1901 struct amdgpu_atif_functions functions;
1902 struct amdgpu_atif_notification_cfg notification_cfg;
1903 struct amdgpu_encoder *encoder_for_bl;
1906 struct amdgpu_atcs_functions {
1910 bool pcie_bus_width;
1913 struct amdgpu_atcs {
1914 struct amdgpu_atcs_functions functions;
1920 void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1921 void amdgpu_cgs_destroy_device(void *cgs_device);
1925 * Core structure, functions and helpers.
1927 typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1928 typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1930 typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1931 typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1933 struct amdgpu_ip_block_status {
1939 struct amdgpu_device {
1941 struct drm_device *ddev;
1942 struct pci_dev *pdev;
1943 struct rw_semaphore exclusive_lock;
1946 enum amd_asic_type asic_type;
1949 uint32_t external_rev_id;
1950 unsigned long flags;
1952 const struct amdgpu_asic_funcs *asic_funcs;
1958 struct work_struct reset_work;
1959 struct notifier_block acpi_nb;
1960 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1961 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1962 unsigned debugfs_count;
1963 #if defined(CONFIG_DEBUG_FS)
1964 struct dentry *debugfs_regs;
1966 struct amdgpu_atif atif;
1967 struct amdgpu_atcs atcs;
1968 struct mutex srbm_mutex;
1969 /* GRBM index mutex. Protects concurrent access to GRBM index */
1970 struct mutex grbm_idx_mutex;
1971 struct dev_pm_domain vga_pm_domain;
1972 bool have_disp_power_ref;
1977 uint16_t bios_header_start;
1978 struct amdgpu_bo *stollen_vga_memory;
1979 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1981 /* Register/doorbell mmio */
1982 resource_size_t rmmio_base;
1983 resource_size_t rmmio_size;
1984 void __iomem *rmmio;
1985 /* protects concurrent MM_INDEX/DATA based register access */
1986 spinlock_t mmio_idx_lock;
1987 /* protects concurrent SMC based register access */
1988 spinlock_t smc_idx_lock;
1989 amdgpu_rreg_t smc_rreg;
1990 amdgpu_wreg_t smc_wreg;
1991 /* protects concurrent PCIE register access */
1992 spinlock_t pcie_idx_lock;
1993 amdgpu_rreg_t pcie_rreg;
1994 amdgpu_wreg_t pcie_wreg;
1995 /* protects concurrent UVD register access */
1996 spinlock_t uvd_ctx_idx_lock;
1997 amdgpu_rreg_t uvd_ctx_rreg;
1998 amdgpu_wreg_t uvd_ctx_wreg;
1999 /* protects concurrent DIDT register access */
2000 spinlock_t didt_idx_lock;
2001 amdgpu_rreg_t didt_rreg;
2002 amdgpu_wreg_t didt_wreg;
2003 /* protects concurrent ENDPOINT (audio) register access */
2004 spinlock_t audio_endpt_idx_lock;
2005 amdgpu_block_rreg_t audio_endpt_rreg;
2006 amdgpu_block_wreg_t audio_endpt_wreg;
2007 void __iomem *rio_mem;
2008 resource_size_t rio_mem_size;
2009 struct amdgpu_doorbell doorbell;
2011 /* clock/pll info */
2012 struct amdgpu_clock clock;
2015 struct amdgpu_mc mc;
2016 struct amdgpu_gart gart;
2017 struct amdgpu_dummy_page dummy_page;
2018 struct amdgpu_vm_manager vm_manager;
2020 /* memory management */
2021 struct amdgpu_mman mman;
2022 struct amdgpu_gem gem;
2023 struct amdgpu_vram_scratch vram_scratch;
2024 struct amdgpu_wb wb;
2025 atomic64_t vram_usage;
2026 atomic64_t vram_vis_usage;
2027 atomic64_t gtt_usage;
2028 atomic64_t num_bytes_moved;
2029 atomic_t gpu_reset_counter;
2032 struct amdgpu_mode_info mode_info;
2033 struct work_struct hotplug_work;
2034 struct amdgpu_irq_src crtc_irq;
2035 struct amdgpu_irq_src pageflip_irq;
2036 struct amdgpu_irq_src hpd_irq;
2039 unsigned fence_context;
2040 struct mutex ring_lock;
2042 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2044 struct amdgpu_sa_manager ring_tmp_bo;
2047 struct amdgpu_irq irq;
2050 struct amdgpu_pm pm;
2055 struct amdgpu_smumgr smu;
2058 struct amdgpu_gfx gfx;
2061 struct amdgpu_sdma sdma[2];
2062 struct amdgpu_irq_src sdma_trap_irq;
2063 struct amdgpu_irq_src sdma_illegal_inst_irq;
2067 struct amdgpu_uvd uvd;
2070 struct amdgpu_vce vce;
2073 struct amdgpu_firmware firmware;
2076 struct amdgpu_gds gds;
2078 const struct amdgpu_ip_block_version *ip_blocks;
2080 struct amdgpu_ip_block_status *ip_block_status;
2081 struct mutex mn_lock;
2082 DECLARE_HASHTABLE(mn_hash, 7);
2084 /* tracking pinned memory */
2088 /* amdkfd interface */
2089 struct kfd_dev *kfd;
2091 /* kernel conext for IB submission */
2092 struct amdgpu_ctx kernel_ctx;
2095 bool amdgpu_device_is_px(struct drm_device *dev);
2096 int amdgpu_device_init(struct amdgpu_device *adev,
2097 struct drm_device *ddev,
2098 struct pci_dev *pdev,
2100 void amdgpu_device_fini(struct amdgpu_device *adev);
2101 int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2103 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2104 bool always_indirect);
2105 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2106 bool always_indirect);
2107 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2108 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2110 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2111 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2116 extern const struct fence_ops amdgpu_fence_ops;
2117 static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2119 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2121 if (__f->base.ops == &amdgpu_fence_ops)
2128 * Registers read & write functions.
2130 #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2131 #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2132 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2133 #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2134 #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2135 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2136 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2137 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2138 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2139 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2140 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2141 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2142 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2143 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2144 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2145 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2146 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2147 #define WREG32_P(reg, val, mask) \
2149 uint32_t tmp_ = RREG32(reg); \
2151 tmp_ |= ((val) & ~(mask)); \
2152 WREG32(reg, tmp_); \
2154 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2155 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2156 #define WREG32_PLL_P(reg, val, mask) \
2158 uint32_t tmp_ = RREG32_PLL(reg); \
2160 tmp_ |= ((val) & ~(mask)); \
2161 WREG32_PLL(reg, tmp_); \
2163 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2164 #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2165 #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2167 #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2168 #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2170 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2171 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2173 #define REG_SET_FIELD(orig_val, reg, field, field_val) \
2174 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2175 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2177 #define REG_GET_FIELD(value, reg, field) \
2178 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2183 #define RBIOS8(i) (adev->bios[i])
2184 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2185 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2190 static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2192 if (ring->count_dw <= 0)
2193 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
2194 ring->ring[ring->wptr++] = v;
2195 ring->wptr &= ring->ptr_mask;
2197 ring->ring_free_dw--;
2203 #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2204 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2205 #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2206 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2207 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2208 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2209 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2210 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2211 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2212 #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2213 #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2214 #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2215 #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2216 #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2217 #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2218 #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2219 #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2220 #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2221 #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2222 #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2223 #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2224 #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2225 #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2226 #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2227 #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2228 #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
2229 #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2230 #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2231 #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
2232 #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2233 #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2234 #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2235 #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2236 #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2237 #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2238 #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2239 #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2240 #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2241 #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2242 #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2243 #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2244 #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2245 #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2246 #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2247 #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2248 #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2249 #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2250 #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2251 #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2252 #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2253 #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2254 #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2255 #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2256 #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2257 #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2258 #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2259 #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2260 #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2261 #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2262 #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2263 #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2264 #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
2265 #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
2266 #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2267 #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2268 #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2269 #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2270 #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2272 #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2274 /* Common functions */
2275 int amdgpu_gpu_reset(struct amdgpu_device *adev);
2276 void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2277 bool amdgpu_card_posted(struct amdgpu_device *adev);
2278 void amdgpu_update_display_priority(struct amdgpu_device *adev);
2279 bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2280 struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
2281 struct drm_file *filp,
2282 struct amdgpu_ctx *ctx,
2283 struct amdgpu_ib *ibs,
2286 int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2287 int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2288 u32 ip_instance, u32 ring,
2289 struct amdgpu_ring **out_ring);
2290 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2291 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2292 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2294 bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2295 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2296 uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2297 struct ttm_mem_reg *mem);
2298 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2299 void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2300 void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2301 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2302 const u32 *registers,
2303 const u32 array_size);
2305 bool amdgpu_device_is_px(struct drm_device *dev);
2307 #if defined(CONFIG_VGA_SWITCHEROO)
2308 void amdgpu_register_atpx_handler(void);
2309 void amdgpu_unregister_atpx_handler(void);
2311 static inline void amdgpu_register_atpx_handler(void) {}
2312 static inline void amdgpu_unregister_atpx_handler(void) {}
2318 extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2319 extern int amdgpu_max_kms_ioctl;
2321 int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2322 int amdgpu_driver_unload_kms(struct drm_device *dev);
2323 void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2324 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2325 void amdgpu_driver_postclose_kms(struct drm_device *dev,
2326 struct drm_file *file_priv);
2327 void amdgpu_driver_preclose_kms(struct drm_device *dev,
2328 struct drm_file *file_priv);
2329 int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2330 int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2331 u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2332 int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2333 void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2334 int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2336 struct timeval *vblank_time,
2338 long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2344 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2345 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2346 struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2347 struct amdgpu_vm *vm,
2348 struct list_head *head);
2349 int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2350 struct amdgpu_sync *sync);
2351 void amdgpu_vm_flush(struct amdgpu_ring *ring,
2352 struct amdgpu_vm *vm,
2353 struct amdgpu_fence *updates);
2354 void amdgpu_vm_fence(struct amdgpu_device *adev,
2355 struct amdgpu_vm *vm,
2356 struct amdgpu_fence *fence);
2357 uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2358 int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2359 struct amdgpu_vm *vm);
2360 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2361 struct amdgpu_vm *vm);
2362 int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
2363 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
2364 int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2365 struct amdgpu_bo_va *bo_va,
2366 struct ttm_mem_reg *mem);
2367 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2368 struct amdgpu_bo *bo);
2369 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2370 struct amdgpu_bo *bo);
2371 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2372 struct amdgpu_vm *vm,
2373 struct amdgpu_bo *bo);
2374 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2375 struct amdgpu_bo_va *bo_va,
2376 uint64_t addr, uint64_t offset,
2377 uint64_t size, uint32_t flags);
2378 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2379 struct amdgpu_bo_va *bo_va,
2381 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2382 struct amdgpu_bo_va *bo_va);
2385 * functions used by amdgpu_encoder.c
2387 struct amdgpu_afmt_acr {
2401 struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2404 #if defined(CONFIG_ACPI)
2405 int amdgpu_acpi_init(struct amdgpu_device *adev);
2406 void amdgpu_acpi_fini(struct amdgpu_device *adev);
2407 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2408 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2409 u8 perf_req, bool advertise);
2410 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2412 static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2413 static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2416 struct amdgpu_bo_va_mapping *
2417 amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2418 uint64_t addr, struct amdgpu_bo **bo);
2420 #include "amdgpu_object.h"