2 * Copyright (c) 2016 Mellanox Technologies Ltd. All rights reserved.
3 * Copyright (c) 2015 System Fabric Works, Inc. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include <linux/skbuff.h>
35 #include <crypto/hash.h>
39 #include "rxe_queue.h"
41 static int next_opcode(struct rxe_qp *qp, struct rxe_send_wqe *wqe,
44 static inline void retry_first_write_send(struct rxe_qp *qp,
45 struct rxe_send_wqe *wqe,
46 unsigned int mask, int npsn)
50 for (i = 0; i < npsn; i++) {
51 int to_send = (wqe->dma.resid > qp->mtu) ?
52 qp->mtu : wqe->dma.resid;
54 qp->req.opcode = next_opcode(qp, wqe,
57 if (wqe->wr.send_flags & IB_SEND_INLINE) {
58 wqe->dma.resid -= to_send;
59 wqe->dma.sge_offset += to_send;
61 advance_dma_data(&wqe->dma, to_send);
63 if (mask & WR_WRITE_MASK)
68 static void req_retry(struct rxe_qp *qp)
70 struct rxe_send_wqe *wqe;
71 unsigned int wqe_index;
76 qp->req.wqe_index = consumer_index(qp->sq.queue);
77 qp->req.psn = qp->comp.psn;
80 for (wqe_index = consumer_index(qp->sq.queue);
81 wqe_index != producer_index(qp->sq.queue);
82 wqe_index = next_index(qp->sq.queue, wqe_index)) {
83 wqe = addr_from_index(qp->sq.queue, wqe_index);
84 mask = wr_opcode_mask(wqe->wr.opcode, qp);
86 if (wqe->state == wqe_state_posted)
89 if (wqe->state == wqe_state_done)
92 wqe->iova = (mask & WR_ATOMIC_MASK) ?
93 wqe->wr.wr.atomic.remote_addr :
94 (mask & WR_READ_OR_WRITE_MASK) ?
95 wqe->wr.wr.rdma.remote_addr :
98 if (!first || (mask & WR_READ_MASK) == 0) {
99 wqe->dma.resid = wqe->dma.length;
100 wqe->dma.cur_sge = 0;
101 wqe->dma.sge_offset = 0;
107 if (mask & WR_WRITE_OR_SEND_MASK) {
108 npsn = (qp->comp.psn - wqe->first_psn) &
110 retry_first_write_send(qp, wqe, mask, npsn);
113 if (mask & WR_READ_MASK) {
114 npsn = (wqe->dma.length - wqe->dma.resid) /
116 wqe->iova += npsn * qp->mtu;
120 wqe->state = wqe_state_posted;
124 void rnr_nak_timer(struct timer_list *t)
126 struct rxe_qp *qp = from_timer(qp, t, rnr_nak_timer);
128 pr_debug("qp#%d rnr nak timer fired\n", qp_num(qp));
129 rxe_run_task(&qp->req.task, 1);
132 static struct rxe_send_wqe *req_next_wqe(struct rxe_qp *qp)
134 struct rxe_send_wqe *wqe = queue_head(qp->sq.queue);
137 if (unlikely(qp->req.state == QP_STATE_DRAIN)) {
138 /* check to see if we are drained;
139 * state_lock used by requester and completer
141 spin_lock_irqsave(&qp->state_lock, flags);
143 if (qp->req.state != QP_STATE_DRAIN) {
144 /* comp just finished */
145 spin_unlock_irqrestore(&qp->state_lock,
150 if (wqe && ((qp->req.wqe_index !=
151 consumer_index(qp->sq.queue)) ||
152 (wqe->state != wqe_state_posted))) {
153 /* comp not done yet */
154 spin_unlock_irqrestore(&qp->state_lock,
159 qp->req.state = QP_STATE_DRAINED;
160 spin_unlock_irqrestore(&qp->state_lock, flags);
162 if (qp->ibqp.event_handler) {
165 ev.device = qp->ibqp.device;
166 ev.element.qp = &qp->ibqp;
167 ev.event = IB_EVENT_SQ_DRAINED;
168 qp->ibqp.event_handler(&ev,
169 qp->ibqp.qp_context);
174 if (qp->req.wqe_index == producer_index(qp->sq.queue))
177 wqe = addr_from_index(qp->sq.queue, qp->req.wqe_index);
179 if (unlikely((qp->req.state == QP_STATE_DRAIN ||
180 qp->req.state == QP_STATE_DRAINED) &&
181 (wqe->state != wqe_state_processing)))
184 if (unlikely((wqe->wr.send_flags & IB_SEND_FENCE) &&
185 (qp->req.wqe_index != consumer_index(qp->sq.queue)))) {
186 qp->req.wait_fence = 1;
190 wqe->mask = wr_opcode_mask(wqe->wr.opcode, qp);
194 static int next_opcode_rc(struct rxe_qp *qp, u32 opcode, int fits)
197 case IB_WR_RDMA_WRITE:
198 if (qp->req.opcode == IB_OPCODE_RC_RDMA_WRITE_FIRST ||
199 qp->req.opcode == IB_OPCODE_RC_RDMA_WRITE_MIDDLE)
201 IB_OPCODE_RC_RDMA_WRITE_LAST :
202 IB_OPCODE_RC_RDMA_WRITE_MIDDLE;
205 IB_OPCODE_RC_RDMA_WRITE_ONLY :
206 IB_OPCODE_RC_RDMA_WRITE_FIRST;
208 case IB_WR_RDMA_WRITE_WITH_IMM:
209 if (qp->req.opcode == IB_OPCODE_RC_RDMA_WRITE_FIRST ||
210 qp->req.opcode == IB_OPCODE_RC_RDMA_WRITE_MIDDLE)
212 IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE :
213 IB_OPCODE_RC_RDMA_WRITE_MIDDLE;
216 IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE :
217 IB_OPCODE_RC_RDMA_WRITE_FIRST;
220 if (qp->req.opcode == IB_OPCODE_RC_SEND_FIRST ||
221 qp->req.opcode == IB_OPCODE_RC_SEND_MIDDLE)
223 IB_OPCODE_RC_SEND_LAST :
224 IB_OPCODE_RC_SEND_MIDDLE;
227 IB_OPCODE_RC_SEND_ONLY :
228 IB_OPCODE_RC_SEND_FIRST;
230 case IB_WR_SEND_WITH_IMM:
231 if (qp->req.opcode == IB_OPCODE_RC_SEND_FIRST ||
232 qp->req.opcode == IB_OPCODE_RC_SEND_MIDDLE)
234 IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE :
235 IB_OPCODE_RC_SEND_MIDDLE;
238 IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE :
239 IB_OPCODE_RC_SEND_FIRST;
241 case IB_WR_RDMA_READ:
242 return IB_OPCODE_RC_RDMA_READ_REQUEST;
244 case IB_WR_ATOMIC_CMP_AND_SWP:
245 return IB_OPCODE_RC_COMPARE_SWAP;
247 case IB_WR_ATOMIC_FETCH_AND_ADD:
248 return IB_OPCODE_RC_FETCH_ADD;
250 case IB_WR_SEND_WITH_INV:
251 if (qp->req.opcode == IB_OPCODE_RC_SEND_FIRST ||
252 qp->req.opcode == IB_OPCODE_RC_SEND_MIDDLE)
253 return fits ? IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE :
254 IB_OPCODE_RC_SEND_MIDDLE;
256 return fits ? IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE :
257 IB_OPCODE_RC_SEND_FIRST;
259 case IB_WR_LOCAL_INV:
266 static int next_opcode_uc(struct rxe_qp *qp, u32 opcode, int fits)
269 case IB_WR_RDMA_WRITE:
270 if (qp->req.opcode == IB_OPCODE_UC_RDMA_WRITE_FIRST ||
271 qp->req.opcode == IB_OPCODE_UC_RDMA_WRITE_MIDDLE)
273 IB_OPCODE_UC_RDMA_WRITE_LAST :
274 IB_OPCODE_UC_RDMA_WRITE_MIDDLE;
277 IB_OPCODE_UC_RDMA_WRITE_ONLY :
278 IB_OPCODE_UC_RDMA_WRITE_FIRST;
280 case IB_WR_RDMA_WRITE_WITH_IMM:
281 if (qp->req.opcode == IB_OPCODE_UC_RDMA_WRITE_FIRST ||
282 qp->req.opcode == IB_OPCODE_UC_RDMA_WRITE_MIDDLE)
284 IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE :
285 IB_OPCODE_UC_RDMA_WRITE_MIDDLE;
288 IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE :
289 IB_OPCODE_UC_RDMA_WRITE_FIRST;
292 if (qp->req.opcode == IB_OPCODE_UC_SEND_FIRST ||
293 qp->req.opcode == IB_OPCODE_UC_SEND_MIDDLE)
295 IB_OPCODE_UC_SEND_LAST :
296 IB_OPCODE_UC_SEND_MIDDLE;
299 IB_OPCODE_UC_SEND_ONLY :
300 IB_OPCODE_UC_SEND_FIRST;
302 case IB_WR_SEND_WITH_IMM:
303 if (qp->req.opcode == IB_OPCODE_UC_SEND_FIRST ||
304 qp->req.opcode == IB_OPCODE_UC_SEND_MIDDLE)
306 IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE :
307 IB_OPCODE_UC_SEND_MIDDLE;
310 IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE :
311 IB_OPCODE_UC_SEND_FIRST;
317 static int next_opcode(struct rxe_qp *qp, struct rxe_send_wqe *wqe,
320 int fits = (wqe->dma.resid <= qp->mtu);
322 switch (qp_type(qp)) {
324 return next_opcode_rc(qp, opcode, fits);
327 return next_opcode_uc(qp, opcode, fits);
334 return IB_OPCODE_UD_SEND_ONLY;
336 case IB_WR_SEND_WITH_IMM:
337 return IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
348 static inline int check_init_depth(struct rxe_qp *qp, struct rxe_send_wqe *wqe)
352 if (wqe->has_rd_atomic)
355 qp->req.need_rd_atomic = 1;
356 depth = atomic_dec_return(&qp->req.rd_atomic);
359 qp->req.need_rd_atomic = 0;
360 wqe->has_rd_atomic = 1;
364 atomic_inc(&qp->req.rd_atomic);
368 static inline int get_mtu(struct rxe_qp *qp)
370 struct rxe_dev *rxe = to_rdev(qp->ibqp.device);
372 if ((qp_type(qp) == IB_QPT_RC) || (qp_type(qp) == IB_QPT_UC))
375 return rxe->port.mtu_cap;
378 static struct sk_buff *init_req_packet(struct rxe_qp *qp,
379 struct rxe_send_wqe *wqe,
380 int opcode, int payload,
381 struct rxe_pkt_info *pkt)
383 struct rxe_dev *rxe = to_rdev(qp->ibqp.device);
384 struct rxe_port *port = &rxe->port;
386 struct rxe_send_wr *ibwr = &wqe->wr;
388 int pad = (-payload) & 0x3;
395 /* length from start of bth to end of icrc */
396 paylen = rxe_opcode[opcode].length + payload + pad + RXE_ICRC_SIZE;
398 /* pkt->hdr, rxe, port_num and mask are initialized in ifc
401 pkt->opcode = opcode;
403 pkt->psn = qp->req.psn;
404 pkt->mask = rxe_opcode[opcode].mask;
405 pkt->paylen = paylen;
410 av = rxe_get_av(pkt);
411 skb = rxe_init_packet(rxe, av, paylen, pkt);
416 solicited = (ibwr->send_flags & IB_SEND_SOLICITED) &&
417 (pkt->mask & RXE_END_MASK) &&
418 ((pkt->mask & (RXE_SEND_MASK)) ||
419 (pkt->mask & (RXE_WRITE_MASK | RXE_IMMDT_MASK)) ==
420 (RXE_WRITE_MASK | RXE_IMMDT_MASK));
422 pkey = (qp_type(qp) == IB_QPT_GSI) ?
423 port->pkey_tbl[ibwr->wr.ud.pkey_index] :
424 port->pkey_tbl[qp->attr.pkey_index];
426 qp_num = (pkt->mask & RXE_DETH_MASK) ? ibwr->wr.ud.remote_qpn :
427 qp->attr.dest_qp_num;
429 ack_req = ((pkt->mask & RXE_END_MASK) ||
430 (qp->req.noack_pkts++ > RXE_MAX_PKT_PER_ACK));
432 qp->req.noack_pkts = 0;
434 bth_init(pkt, pkt->opcode, solicited, 0, pad, pkey, qp_num,
437 /* init optional headers */
438 if (pkt->mask & RXE_RETH_MASK) {
439 reth_set_rkey(pkt, ibwr->wr.rdma.rkey);
440 reth_set_va(pkt, wqe->iova);
441 reth_set_len(pkt, wqe->dma.resid);
444 if (pkt->mask & RXE_IMMDT_MASK)
445 immdt_set_imm(pkt, ibwr->ex.imm_data);
447 if (pkt->mask & RXE_IETH_MASK)
448 ieth_set_rkey(pkt, ibwr->ex.invalidate_rkey);
450 if (pkt->mask & RXE_ATMETH_MASK) {
451 atmeth_set_va(pkt, wqe->iova);
452 if (opcode == IB_OPCODE_RC_COMPARE_SWAP ||
453 opcode == IB_OPCODE_RD_COMPARE_SWAP) {
454 atmeth_set_swap_add(pkt, ibwr->wr.atomic.swap);
455 atmeth_set_comp(pkt, ibwr->wr.atomic.compare_add);
457 atmeth_set_swap_add(pkt, ibwr->wr.atomic.compare_add);
459 atmeth_set_rkey(pkt, ibwr->wr.atomic.rkey);
462 if (pkt->mask & RXE_DETH_MASK) {
463 if (qp->ibqp.qp_num == 1)
464 deth_set_qkey(pkt, GSI_QKEY);
466 deth_set_qkey(pkt, ibwr->wr.ud.remote_qkey);
467 deth_set_sqp(pkt, qp->ibqp.qp_num);
473 static int fill_packet(struct rxe_qp *qp, struct rxe_send_wqe *wqe,
474 struct rxe_pkt_info *pkt, struct sk_buff *skb,
477 struct rxe_dev *rxe = to_rdev(qp->ibqp.device);
482 err = rxe_prepare(pkt, skb, &crc);
486 if (pkt->mask & RXE_WRITE_OR_SEND) {
487 if (wqe->wr.send_flags & IB_SEND_INLINE) {
488 u8 *tmp = &wqe->dma.inline_data[wqe->dma.sge_offset];
490 crc = rxe_crc32(rxe, crc, tmp, paylen);
491 memcpy(payload_addr(pkt), tmp, paylen);
493 wqe->dma.resid -= paylen;
494 wqe->dma.sge_offset += paylen;
496 err = copy_data(qp->pd, 0, &wqe->dma,
497 payload_addr(pkt), paylen,
504 p = payload_addr(pkt) + paylen + bth_pad(pkt);
511 static void update_wqe_state(struct rxe_qp *qp,
512 struct rxe_send_wqe *wqe,
513 struct rxe_pkt_info *pkt)
515 if (pkt->mask & RXE_END_MASK) {
516 if (qp_type(qp) == IB_QPT_RC)
517 wqe->state = wqe_state_pending;
519 wqe->state = wqe_state_processing;
523 static void update_wqe_psn(struct rxe_qp *qp,
524 struct rxe_send_wqe *wqe,
525 struct rxe_pkt_info *pkt,
528 /* number of packets left to send including current one */
529 int num_pkt = (wqe->dma.resid + payload + qp->mtu - 1) / qp->mtu;
531 /* handle zero length packet case */
535 if (pkt->mask & RXE_START_MASK) {
536 wqe->first_psn = qp->req.psn;
537 wqe->last_psn = (qp->req.psn + num_pkt - 1) & BTH_PSN_MASK;
540 if (pkt->mask & RXE_READ_MASK)
541 qp->req.psn = (wqe->first_psn + num_pkt) & BTH_PSN_MASK;
543 qp->req.psn = (qp->req.psn + 1) & BTH_PSN_MASK;
546 static void save_state(struct rxe_send_wqe *wqe,
548 struct rxe_send_wqe *rollback_wqe,
551 rollback_wqe->state = wqe->state;
552 rollback_wqe->first_psn = wqe->first_psn;
553 rollback_wqe->last_psn = wqe->last_psn;
554 *rollback_psn = qp->req.psn;
557 static void rollback_state(struct rxe_send_wqe *wqe,
559 struct rxe_send_wqe *rollback_wqe,
562 wqe->state = rollback_wqe->state;
563 wqe->first_psn = rollback_wqe->first_psn;
564 wqe->last_psn = rollback_wqe->last_psn;
565 qp->req.psn = rollback_psn;
568 static void update_state(struct rxe_qp *qp, struct rxe_send_wqe *wqe,
569 struct rxe_pkt_info *pkt, int payload)
571 qp->req.opcode = pkt->opcode;
573 if (pkt->mask & RXE_END_MASK)
574 qp->req.wqe_index = next_index(qp->sq.queue, qp->req.wqe_index);
576 qp->need_req_skb = 0;
578 if (qp->qp_timeout_jiffies && !timer_pending(&qp->retrans_timer))
579 mod_timer(&qp->retrans_timer,
580 jiffies + qp->qp_timeout_jiffies);
583 int rxe_requester(void *arg)
585 struct rxe_qp *qp = (struct rxe_qp *)arg;
586 struct rxe_pkt_info pkt;
588 struct rxe_send_wqe *wqe;
589 enum rxe_hdr_mask mask;
594 struct rxe_send_wqe rollback_wqe;
600 if (unlikely(!qp->valid || qp->req.state == QP_STATE_ERROR))
603 if (unlikely(qp->req.state == QP_STATE_RESET)) {
604 qp->req.wqe_index = consumer_index(qp->sq.queue);
606 qp->req.need_rd_atomic = 0;
607 qp->req.wait_psn = 0;
608 qp->req.need_retry = 0;
612 if (unlikely(qp->req.need_retry)) {
614 qp->req.need_retry = 0;
617 wqe = req_next_wqe(qp);
621 if (wqe->mask & WR_REG_MASK) {
622 if (wqe->wr.opcode == IB_WR_LOCAL_INV) {
623 struct rxe_dev *rxe = to_rdev(qp->ibqp.device);
626 rmr = rxe_pool_get_index(&rxe->mr_pool,
627 wqe->wr.ex.invalidate_rkey >> 8);
629 pr_err("No mr for key %#x\n",
630 wqe->wr.ex.invalidate_rkey);
631 wqe->state = wqe_state_error;
632 wqe->status = IB_WC_MW_BIND_ERR;
635 rmr->state = RXE_MEM_STATE_FREE;
637 wqe->state = wqe_state_done;
638 wqe->status = IB_WC_SUCCESS;
639 } else if (wqe->wr.opcode == IB_WR_REG_MR) {
640 struct rxe_mem *rmr = to_rmr(wqe->wr.wr.reg.mr);
642 rmr->state = RXE_MEM_STATE_VALID;
643 rmr->access = wqe->wr.wr.reg.access;
644 rmr->lkey = wqe->wr.wr.reg.key;
645 rmr->rkey = wqe->wr.wr.reg.key;
646 rmr->iova = wqe->wr.wr.reg.mr->iova;
647 wqe->state = wqe_state_done;
648 wqe->status = IB_WC_SUCCESS;
652 if ((wqe->wr.send_flags & IB_SEND_SIGNALED) ||
653 qp->sq_sig_type == IB_SIGNAL_ALL_WR)
654 rxe_run_task(&qp->comp.task, 1);
655 qp->req.wqe_index = next_index(qp->sq.queue,
660 if (unlikely(qp_type(qp) == IB_QPT_RC &&
661 qp->req.psn > (qp->comp.psn + RXE_MAX_UNACKED_PSNS))) {
662 qp->req.wait_psn = 1;
666 /* Limit the number of inflight SKBs per QP */
667 if (unlikely(atomic_read(&qp->skb_out) >
668 RXE_INFLIGHT_SKBS_PER_QP_HIGH)) {
669 qp->need_req_skb = 1;
673 opcode = next_opcode(qp, wqe, wqe->wr.opcode);
674 if (unlikely(opcode < 0)) {
675 wqe->status = IB_WC_LOC_QP_OP_ERR;
679 mask = rxe_opcode[opcode].mask;
680 if (unlikely(mask & RXE_READ_OR_ATOMIC)) {
681 if (check_init_depth(qp, wqe))
686 payload = (mask & RXE_WRITE_OR_SEND) ? wqe->dma.resid : 0;
688 if (qp_type(qp) == IB_QPT_UD) {
689 /* C10-93.1.1: If the total sum of all the buffer lengths specified for a
690 * UD message exceeds the MTU of the port as returned by QueryHCA, the CI
691 * shall not emit any packets for this message. Further, the CI shall not
692 * generate an error due to this condition.
695 /* fake a successful UD send */
696 wqe->first_psn = qp->req.psn;
697 wqe->last_psn = qp->req.psn;
698 qp->req.psn = (qp->req.psn + 1) & BTH_PSN_MASK;
699 qp->req.opcode = IB_OPCODE_UD_SEND_ONLY;
700 qp->req.wqe_index = next_index(qp->sq.queue,
702 wqe->state = wqe_state_done;
703 wqe->status = IB_WC_SUCCESS;
704 __rxe_do_task(&qp->comp.task);
711 skb = init_req_packet(qp, wqe, opcode, payload, &pkt);
712 if (unlikely(!skb)) {
713 pr_err("qp#%d Failed allocating skb\n", qp_num(qp));
717 if (fill_packet(qp, wqe, &pkt, skb, payload)) {
718 pr_debug("qp#%d Error during fill packet\n", qp_num(qp));
724 * To prevent a race on wqe access between requester and completer,
725 * wqe members state and psn need to be set before calling
727 * Otherwise, completer might initiate an unjustified retry flow.
729 save_state(wqe, qp, &rollback_wqe, &rollback_psn);
730 update_wqe_state(qp, wqe, &pkt);
731 update_wqe_psn(qp, wqe, &pkt, payload);
732 ret = rxe_xmit_packet(qp, &pkt, skb);
734 qp->need_req_skb = 1;
736 rollback_state(wqe, qp, &rollback_wqe, rollback_psn);
738 if (ret == -EAGAIN) {
739 rxe_run_task(&qp->req.task, 1);
746 update_state(qp, wqe, &pkt, payload);
751 wqe->status = IB_WC_LOC_PROT_ERR;
752 wqe->state = wqe_state_error;
753 __rxe_do_task(&qp->comp.task);