2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
33 #include "amdgpu_ras.h"
34 #include "amdgpu_atomfirmware.h"
35 #include "amdgpu_xgmi.h"
36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37 #include "nbio_v4_3.h"
39 #include "amdgpu_reset.h"
41 #ifdef CONFIG_X86_MCE_AMD
44 static bool notifier_registered;
46 static const char *RAS_FS_NAME = "ras";
48 const char *ras_error_string[] = {
52 "multi_uncorrectable",
56 const char *ras_block_string[] = {
76 const char *ras_mca_block_string[] = {
83 struct amdgpu_ras_block_list {
85 struct list_head node;
87 struct amdgpu_ras_block_object *ras_obj;
90 const char *get_ras_block_str(struct ras_common_if *ras_block)
95 if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
96 return "OUT OF RANGE";
98 if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
99 return ras_mca_block_string[ras_block->sub_block_index];
101 return ras_block_string[ras_block->block];
104 #define ras_block_str(_BLOCK_) \
105 (((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
107 #define ras_err_str(i) (ras_error_string[ffs(i)])
109 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
111 /* inject address is 52 bits */
112 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52)
114 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
115 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL)
117 enum amdgpu_ras_retire_page_reservation {
118 AMDGPU_RAS_RETIRE_PAGE_RESERVED,
119 AMDGPU_RAS_RETIRE_PAGE_PENDING,
120 AMDGPU_RAS_RETIRE_PAGE_FAULT,
123 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
125 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
127 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
129 #ifdef CONFIG_X86_MCE_AMD
130 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
131 struct mce_notifier_adev_list {
132 struct amdgpu_device *devs[MAX_GPU_INSTANCE];
135 static struct mce_notifier_adev_list mce_adev_list;
138 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
140 if (adev && amdgpu_ras_get_context(adev))
141 amdgpu_ras_get_context(adev)->error_query_ready = ready;
144 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
146 if (adev && amdgpu_ras_get_context(adev))
147 return amdgpu_ras_get_context(adev)->error_query_ready;
152 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
154 struct ras_err_data err_data = {0, 0, 0, NULL};
155 struct eeprom_table_record err_rec;
157 if ((address >= adev->gmc.mc_vram_size) ||
158 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
160 "RAS WARN: input address 0x%llx is invalid.\n",
165 if (amdgpu_ras_check_bad_page(adev, address)) {
167 "RAS WARN: 0x%llx has already been marked as bad page!\n",
172 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
173 err_data.err_addr = &err_rec;
174 amdgpu_umc_fill_error_record(&err_data, address,
175 (address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0);
177 if (amdgpu_bad_page_threshold != 0) {
178 amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
179 err_data.err_addr_cnt);
180 amdgpu_ras_save_bad_pages(adev, NULL);
183 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
184 dev_warn(adev->dev, "Clear EEPROM:\n");
185 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
190 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
191 size_t size, loff_t *pos)
193 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
194 struct ras_query_if info = {
200 if (amdgpu_ras_query_error_status(obj->adev, &info))
203 /* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
204 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
205 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
206 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
207 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
210 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
212 "ce", info.ce_count);
217 s = min_t(u64, s, size);
220 if (copy_to_user(buf, &val[*pos], s))
228 static const struct file_operations amdgpu_ras_debugfs_ops = {
229 .owner = THIS_MODULE,
230 .read = amdgpu_ras_debugfs_read,
232 .llseek = default_llseek
235 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
239 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
241 if (strcmp(name, ras_block_string[i]) == 0)
247 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
248 const char __user *buf, size_t size,
249 loff_t *pos, struct ras_debug_if *data)
251 ssize_t s = min_t(u64, 64, size);
264 memset(str, 0, sizeof(str));
265 memset(data, 0, sizeof(*data));
267 if (copy_from_user(str, buf, s))
270 if (sscanf(str, "disable %32s", block_name) == 1)
272 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
274 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
276 else if (strstr(str, "retire_page") != NULL)
278 else if (str[0] && str[1] && str[2] && str[3])
279 /* ascii string, but commands are not matched. */
284 if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
285 sscanf(str, "%*s %llu", &address) != 1)
289 data->inject.address = address;
294 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
297 data->head.block = block_id;
298 /* only ue and ce errors are supported */
299 if (!memcmp("ue", err, 2))
300 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
301 else if (!memcmp("ce", err, 2))
302 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
309 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
310 &sub_block, &address, &value) != 3 &&
311 sscanf(str, "%*s %*s %*s %u %llu %llu",
312 &sub_block, &address, &value) != 3)
314 data->head.sub_block_index = sub_block;
315 data->inject.address = address;
316 data->inject.value = value;
319 if (size < sizeof(*data))
322 if (copy_from_user(data, buf, sizeof(*data)))
330 * DOC: AMDGPU RAS debugfs control interface
332 * The control interface accepts struct ras_debug_if which has two members.
334 * First member: ras_debug_if::head or ras_debug_if::inject.
336 * head is used to indicate which IP block will be under control.
338 * head has four members, they are block, type, sub_block_index, name.
339 * block: which IP will be under control.
340 * type: what kind of error will be enabled/disabled/injected.
341 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
342 * name: the name of IP.
344 * inject has two more members than head, they are address, value.
345 * As their names indicate, inject operation will write the
346 * value to the address.
348 * The second member: struct ras_debug_if::op.
349 * It has three kinds of operations.
351 * - 0: disable RAS on the block. Take ::head as its data.
352 * - 1: enable RAS on the block. Take ::head as its data.
353 * - 2: inject errors on the block. Take ::inject as its data.
355 * How to use the interface?
359 * Copy the struct ras_debug_if in your code and initialize it.
360 * Write the struct to the control interface.
364 * .. code-block:: bash
366 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
367 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
368 * echo "inject <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
370 * Where N, is the card which you want to affect.
372 * "disable" requires only the block.
373 * "enable" requires the block and error type.
374 * "inject" requires the block, error type, address, and value.
376 * The block is one of: umc, sdma, gfx, etc.
377 * see ras_block_string[] for details
379 * The error type is one of: ue, ce, where,
380 * ue is multi-uncorrectable
381 * ce is single-correctable
383 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
384 * The address and value are hexadecimal numbers, leading 0x is optional.
388 * .. code-block:: bash
390 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
391 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
392 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
394 * How to check the result of the operation?
396 * To check disable/enable, see "ras" features at,
397 * /sys/class/drm/card[0/1/2...]/device/ras/features
399 * To check inject, see the corresponding error count at,
400 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
403 * Operations are only allowed on blocks which are supported.
404 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
405 * to see which blocks support RAS on a particular asic.
408 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
409 const char __user *buf,
410 size_t size, loff_t *pos)
412 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
413 struct ras_debug_if data;
416 if (!amdgpu_ras_get_error_query_ready(adev)) {
417 dev_warn(adev->dev, "RAS WARN: error injection "
418 "currently inaccessible\n");
422 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
427 ret = amdgpu_reserve_page_direct(adev, data.inject.address);
434 if (!amdgpu_ras_is_supported(adev, data.head.block))
439 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
442 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
445 if ((data.inject.address >= adev->gmc.mc_vram_size) ||
446 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
447 dev_warn(adev->dev, "RAS WARN: input address "
448 "0x%llx is invalid.",
449 data.inject.address);
454 /* umc ce/ue error injection for a bad page is not allowed */
455 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
456 amdgpu_ras_check_bad_page(adev, data.inject.address)) {
457 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
458 "already been marked as bad!\n",
459 data.inject.address);
463 /* data.inject.address is offset instead of absolute gpu address */
464 ret = amdgpu_ras_error_inject(adev, &data.inject);
478 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
480 * Some boards contain an EEPROM which is used to persistently store a list of
481 * bad pages which experiences ECC errors in vram. This interface provides
482 * a way to reset the EEPROM, e.g., after testing error injection.
486 * .. code-block:: bash
488 * echo 1 > ../ras/ras_eeprom_reset
490 * will reset EEPROM table to 0 entries.
493 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
494 const char __user *buf,
495 size_t size, loff_t *pos)
497 struct amdgpu_device *adev =
498 (struct amdgpu_device *)file_inode(f)->i_private;
501 ret = amdgpu_ras_eeprom_reset_table(
502 &(amdgpu_ras_get_context(adev)->eeprom_control));
505 /* Something was written to EEPROM.
507 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
514 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
515 .owner = THIS_MODULE,
517 .write = amdgpu_ras_debugfs_ctrl_write,
518 .llseek = default_llseek
521 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
522 .owner = THIS_MODULE,
524 .write = amdgpu_ras_debugfs_eeprom_write,
525 .llseek = default_llseek
529 * DOC: AMDGPU RAS sysfs Error Count Interface
531 * It allows the user to read the error count for each IP block on the gpu through
532 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
534 * It outputs the multiple lines which report the uncorrected (ue) and corrected
537 * The format of one line is below,
543 * .. code-block:: bash
549 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
550 struct device_attribute *attr, char *buf)
552 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
553 struct ras_query_if info = {
557 if (!amdgpu_ras_get_error_query_ready(obj->adev))
558 return sysfs_emit(buf, "Query currently inaccessible\n");
560 if (amdgpu_ras_query_error_status(obj->adev, &info))
563 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
564 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
565 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
566 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
569 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
570 "ce", info.ce_count);
575 #define get_obj(obj) do { (obj)->use++; } while (0)
576 #define alive_obj(obj) ((obj)->use)
578 static inline void put_obj(struct ras_manager *obj)
580 if (obj && (--obj->use == 0))
581 list_del(&obj->node);
582 if (obj && (obj->use < 0))
583 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
586 /* make one obj and return it. */
587 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
588 struct ras_common_if *head)
590 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
591 struct ras_manager *obj;
593 if (!adev->ras_enabled || !con)
596 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
599 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
600 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
603 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
605 obj = &con->objs[head->block];
607 /* already exist. return obj? */
613 list_add(&obj->node, &con->head);
619 /* return an obj equal to head, or the first when head is NULL */
620 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
621 struct ras_common_if *head)
623 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
624 struct ras_manager *obj;
627 if (!adev->ras_enabled || !con)
631 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
634 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
635 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
638 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
640 obj = &con->objs[head->block];
645 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
656 /* feature ctl begin */
657 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
658 struct ras_common_if *head)
660 return adev->ras_hw_enabled & BIT(head->block);
663 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
664 struct ras_common_if *head)
666 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
668 return con->features & BIT(head->block);
672 * if obj is not created, then create one.
673 * set feature enable flag.
675 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
676 struct ras_common_if *head, int enable)
678 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
679 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
681 /* If hardware does not support ras, then do not create obj.
682 * But if hardware support ras, we can create the obj.
683 * Ras framework checks con->hw_supported to see if it need do
684 * corresponding initialization.
685 * IP checks con->support to see if it need disable ras.
687 if (!amdgpu_ras_is_feature_allowed(adev, head))
692 obj = amdgpu_ras_create_obj(adev, head);
696 /* In case we create obj somewhere else */
699 con->features |= BIT(head->block);
701 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
702 con->features &= ~BIT(head->block);
710 static int amdgpu_ras_check_feature_allowed(struct amdgpu_device *adev,
711 struct ras_common_if *head)
713 if (amdgpu_ras_is_feature_allowed(adev, head) ||
714 amdgpu_ras_is_poison_mode_supported(adev))
720 /* wrapper of psp_ras_enable_features */
721 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
722 struct ras_common_if *head, bool enable)
724 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
725 union ta_ras_cmd_input *info;
731 if (head->block == AMDGPU_RAS_BLOCK__GFX) {
732 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
737 info->disable_features = (struct ta_ras_disable_features_input) {
738 .block_id = amdgpu_ras_block_to_ta(head->block),
739 .error_type = amdgpu_ras_error_to_ta(head->type),
742 info->enable_features = (struct ta_ras_enable_features_input) {
743 .block_id = amdgpu_ras_block_to_ta(head->block),
744 .error_type = amdgpu_ras_error_to_ta(head->type),
749 /* Do not enable if it is not allowed. */
750 if (enable && !amdgpu_ras_check_feature_allowed(adev, head))
753 /* Only enable ras feature operation handle on host side */
754 if (head->block == AMDGPU_RAS_BLOCK__GFX &&
755 !amdgpu_sriov_vf(adev) &&
756 !amdgpu_ras_intr_triggered()) {
757 ret = psp_ras_enable_features(&adev->psp, info, enable);
759 dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
760 enable ? "enable":"disable",
761 get_ras_block_str(head),
762 amdgpu_ras_is_poison_mode_supported(adev), ret);
768 __amdgpu_ras_feature_enable(adev, head, enable);
770 if (head->block == AMDGPU_RAS_BLOCK__GFX)
775 /* Only used in device probe stage and called only once. */
776 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
777 struct ras_common_if *head, bool enable)
779 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
785 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
787 /* There is no harm to issue a ras TA cmd regardless of
788 * the currecnt ras state.
789 * If current state == target state, it will do nothing
790 * But sometimes it requests driver to reset and repost
791 * with error code -EAGAIN.
793 ret = amdgpu_ras_feature_enable(adev, head, 1);
794 /* With old ras TA, we might fail to enable ras.
795 * Log it and just setup the object.
796 * TODO need remove this WA in the future.
798 if (ret == -EINVAL) {
799 ret = __amdgpu_ras_feature_enable(adev, head, 1);
802 "RAS INFO: %s setup object\n",
803 get_ras_block_str(head));
806 /* setup the object then issue a ras TA disable cmd.*/
807 ret = __amdgpu_ras_feature_enable(adev, head, 1);
811 /* gfx block ras dsiable cmd must send to ras-ta */
812 if (head->block == AMDGPU_RAS_BLOCK__GFX)
813 con->features |= BIT(head->block);
815 ret = amdgpu_ras_feature_enable(adev, head, 0);
817 /* clean gfx block ras features flag */
818 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
819 con->features &= ~BIT(head->block);
822 ret = amdgpu_ras_feature_enable(adev, head, enable);
827 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
830 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
831 struct ras_manager *obj, *tmp;
833 list_for_each_entry_safe(obj, tmp, &con->head, node) {
835 * aka just release the obj and corresponding flags
838 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
841 if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
846 return con->features;
849 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
852 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
854 const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
856 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
857 struct ras_common_if head = {
859 .type = default_ras_type,
860 .sub_block_index = 0,
863 if (i == AMDGPU_RAS_BLOCK__MCA)
868 * bypass psp. vbios enable ras for us.
869 * so just create the obj
871 if (__amdgpu_ras_feature_enable(adev, &head, 1))
874 if (amdgpu_ras_feature_enable(adev, &head, 1))
879 for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
880 struct ras_common_if head = {
881 .block = AMDGPU_RAS_BLOCK__MCA,
882 .type = default_ras_type,
883 .sub_block_index = i,
888 * bypass psp. vbios enable ras for us.
889 * so just create the obj
891 if (__amdgpu_ras_feature_enable(adev, &head, 1))
894 if (amdgpu_ras_feature_enable(adev, &head, 1))
899 return con->features;
901 /* feature ctl end */
903 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
904 enum amdgpu_ras_block block)
909 if (block_obj->ras_comm.block == block)
915 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
916 enum amdgpu_ras_block block, uint32_t sub_block_index)
918 struct amdgpu_ras_block_list *node, *tmp;
919 struct amdgpu_ras_block_object *obj;
921 if (block >= AMDGPU_RAS_BLOCK__LAST)
924 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
925 if (!node->ras_obj) {
926 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
931 if (obj->ras_block_match) {
932 if (obj->ras_block_match(obj, block, sub_block_index) == 0)
935 if (amdgpu_ras_block_match_default(obj, block) == 0)
943 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
945 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
949 * choosing right query method according to
950 * whether smu support query error information
952 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
953 if (ret == -EOPNOTSUPP) {
954 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
955 adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
956 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
958 /* umc query_ras_error_address is also responsible for clearing
961 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
962 adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
963 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
966 adev->umc.ras->ecc_info_query_ras_error_count)
967 adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
970 adev->umc.ras->ecc_info_query_ras_error_address)
971 adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
975 /* query/inject/cure begin */
976 int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
977 struct ras_query_if *info)
979 struct amdgpu_ras_block_object *block_obj = NULL;
980 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
981 struct ras_err_data err_data = {0, 0, 0, NULL};
986 if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
987 amdgpu_ras_get_ecc_info(adev, &err_data);
989 block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
990 if (!block_obj || !block_obj->hw_ops) {
991 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
992 get_ras_block_str(&info->head));
996 if (block_obj->hw_ops->query_ras_error_count)
997 block_obj->hw_ops->query_ras_error_count(adev, &err_data);
999 if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
1000 (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
1001 (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
1002 if (block_obj->hw_ops->query_ras_error_status)
1003 block_obj->hw_ops->query_ras_error_status(adev);
1007 obj->err_data.ue_count += err_data.ue_count;
1008 obj->err_data.ce_count += err_data.ce_count;
1010 info->ue_count = obj->err_data.ue_count;
1011 info->ce_count = obj->err_data.ce_count;
1013 if (err_data.ce_count) {
1014 if (adev->smuio.funcs &&
1015 adev->smuio.funcs->get_socket_id &&
1016 adev->smuio.funcs->get_die_id) {
1017 dev_info(adev->dev, "socket: %d, die: %d "
1018 "%ld correctable hardware errors "
1019 "detected in %s block, no user "
1020 "action is needed.\n",
1021 adev->smuio.funcs->get_socket_id(adev),
1022 adev->smuio.funcs->get_die_id(adev),
1023 obj->err_data.ce_count,
1024 get_ras_block_str(&info->head));
1026 dev_info(adev->dev, "%ld correctable hardware errors "
1027 "detected in %s block, no user "
1028 "action is needed.\n",
1029 obj->err_data.ce_count,
1030 get_ras_block_str(&info->head));
1033 if (err_data.ue_count) {
1034 if (adev->smuio.funcs &&
1035 adev->smuio.funcs->get_socket_id &&
1036 adev->smuio.funcs->get_die_id) {
1037 dev_info(adev->dev, "socket: %d, die: %d "
1038 "%ld uncorrectable hardware errors "
1039 "detected in %s block\n",
1040 adev->smuio.funcs->get_socket_id(adev),
1041 adev->smuio.funcs->get_die_id(adev),
1042 obj->err_data.ue_count,
1043 get_ras_block_str(&info->head));
1045 dev_info(adev->dev, "%ld uncorrectable hardware errors "
1046 "detected in %s block\n",
1047 obj->err_data.ue_count,
1048 get_ras_block_str(&info->head));
1055 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1056 enum amdgpu_ras_block block)
1058 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1060 if (!amdgpu_ras_is_supported(adev, block))
1063 if (!block_obj || !block_obj->hw_ops) {
1064 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1065 ras_block_str(block));
1069 if (block_obj->hw_ops->reset_ras_error_count)
1070 block_obj->hw_ops->reset_ras_error_count(adev);
1072 if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1073 (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1074 if (block_obj->hw_ops->reset_ras_error_status)
1075 block_obj->hw_ops->reset_ras_error_status(adev);
1081 /* wrapper of psp_ras_trigger_error */
1082 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1083 struct ras_inject_if *info)
1085 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1086 struct ta_ras_trigger_error_input block_info = {
1087 .block_id = amdgpu_ras_block_to_ta(info->head.block),
1088 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1089 .sub_block_index = info->head.sub_block_index,
1090 .address = info->address,
1091 .value = info->value,
1094 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1096 info->head.sub_block_index);
1098 /* inject on guest isn't allowed, return success directly */
1099 if (amdgpu_sriov_vf(adev))
1105 if (!block_obj || !block_obj->hw_ops) {
1106 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1107 get_ras_block_str(&info->head));
1111 /* Calculate XGMI relative offset */
1112 if (adev->gmc.xgmi.num_physical_nodes > 1) {
1113 block_info.address =
1114 amdgpu_xgmi_get_relative_phy_addr(adev,
1115 block_info.address);
1118 if (info->head.block == AMDGPU_RAS_BLOCK__GFX) {
1119 if (block_obj->hw_ops->ras_error_inject)
1120 ret = block_obj->hw_ops->ras_error_inject(adev, info);
1122 /* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */
1123 if (block_obj->hw_ops->ras_error_inject)
1124 ret = block_obj->hw_ops->ras_error_inject(adev, &block_info);
1125 else /*If not defined .ras_error_inject, use default ras_error_inject*/
1126 ret = psp_ras_trigger_error(&adev->psp, &block_info);
1130 dev_err(adev->dev, "ras inject %s failed %d\n",
1131 get_ras_block_str(&info->head), ret);
1137 * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP
1138 * @adev: pointer to AMD GPU device
1139 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1140 * @ue_count: pointer to an integer to be set to the count of uncorrectible errors.
1141 * @query_info: pointer to ras_query_if
1143 * Return 0 for query success or do nothing, otherwise return an error
1146 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev,
1147 unsigned long *ce_count,
1148 unsigned long *ue_count,
1149 struct ras_query_if *query_info)
1154 /* do nothing if query_info is not specified */
1157 ret = amdgpu_ras_query_error_status(adev, query_info);
1161 *ce_count += query_info->ce_count;
1162 *ue_count += query_info->ue_count;
1164 /* some hardware/IP supports read to clear
1165 * no need to explictly reset the err status after the query call */
1166 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1167 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
1168 if (amdgpu_ras_reset_error_status(adev, query_info->head.block))
1170 "Failed to reset error counter and error status\n");
1177 * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP
1178 * @adev: pointer to AMD GPU device
1179 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1180 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1182 * @query_info: pointer to ras_query_if if the query request is only for
1183 * specific ip block; if info is NULL, then the qurey request is for
1184 * all the ip blocks that support query ras error counters/status
1186 * If set, @ce_count or @ue_count, count and return the corresponding
1187 * error counts in those integer pointers. Return 0 if the device
1188 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1190 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1191 unsigned long *ce_count,
1192 unsigned long *ue_count,
1193 struct ras_query_if *query_info)
1195 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1196 struct ras_manager *obj;
1197 unsigned long ce, ue;
1200 if (!adev->ras_enabled || !con)
1203 /* Don't count since no reporting.
1205 if (!ce_count && !ue_count)
1211 /* query all the ip blocks that support ras query interface */
1212 list_for_each_entry(obj, &con->head, node) {
1213 struct ras_query_if info = {
1217 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info);
1220 /* query specific ip block */
1221 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info);
1235 /* query/inject/cure end */
1240 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1241 struct ras_badpage **bps, unsigned int *count);
1243 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1246 case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1248 case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1250 case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1257 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1259 * It allows user to read the bad pages of vram on the gpu through
1260 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1262 * It outputs multiple lines, and each line stands for one gpu page.
1264 * The format of one line is below,
1265 * gpu pfn : gpu page size : flags
1267 * gpu pfn and gpu page size are printed in hex format.
1268 * flags can be one of below character,
1270 * R: reserved, this gpu page is reserved and not able to use.
1272 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1273 * in next window of page_reserve.
1275 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1279 * .. code-block:: bash
1281 * 0x00000001 : 0x00001000 : R
1282 * 0x00000002 : 0x00001000 : P
1286 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1287 struct kobject *kobj, struct bin_attribute *attr,
1288 char *buf, loff_t ppos, size_t count)
1290 struct amdgpu_ras *con =
1291 container_of(attr, struct amdgpu_ras, badpages_attr);
1292 struct amdgpu_device *adev = con->adev;
1293 const unsigned int element_size =
1294 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1295 unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1296 unsigned int end = div64_ul(ppos + count - 1, element_size);
1298 struct ras_badpage *bps = NULL;
1299 unsigned int bps_count = 0;
1301 memset(buf, 0, count);
1303 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1306 for (; start < end && start < bps_count; start++)
1307 s += scnprintf(&buf[s], element_size + 1,
1308 "0x%08x : 0x%08x : %1s\n",
1311 amdgpu_ras_badpage_flags_str(bps[start].flags));
1318 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1319 struct device_attribute *attr, char *buf)
1321 struct amdgpu_ras *con =
1322 container_of(attr, struct amdgpu_ras, features_attr);
1324 return sysfs_emit(buf, "feature mask: 0x%x\n", con->features);
1327 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1329 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1331 sysfs_remove_file_from_group(&adev->dev->kobj,
1332 &con->badpages_attr.attr,
1336 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1338 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1339 struct attribute *attrs[] = {
1340 &con->features_attr.attr,
1343 struct attribute_group group = {
1344 .name = RAS_FS_NAME,
1348 sysfs_remove_group(&adev->dev->kobj, &group);
1353 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1354 struct ras_common_if *head)
1356 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1358 if (!obj || obj->attr_inuse)
1363 snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1364 "%s_err_count", head->name);
1366 obj->sysfs_attr = (struct device_attribute){
1368 .name = obj->fs_data.sysfs_name,
1371 .show = amdgpu_ras_sysfs_read,
1373 sysfs_attr_init(&obj->sysfs_attr.attr);
1375 if (sysfs_add_file_to_group(&adev->dev->kobj,
1376 &obj->sysfs_attr.attr,
1382 obj->attr_inuse = 1;
1387 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1388 struct ras_common_if *head)
1390 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1392 if (!obj || !obj->attr_inuse)
1395 sysfs_remove_file_from_group(&adev->dev->kobj,
1396 &obj->sysfs_attr.attr,
1398 obj->attr_inuse = 0;
1404 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1406 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1407 struct ras_manager *obj, *tmp;
1409 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1410 amdgpu_ras_sysfs_remove(adev, &obj->head);
1413 if (amdgpu_bad_page_threshold != 0)
1414 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1416 amdgpu_ras_sysfs_remove_feature_node(adev);
1423 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1425 * Normally when there is an uncorrectable error, the driver will reset
1426 * the GPU to recover. However, in the event of an unrecoverable error,
1427 * the driver provides an interface to reboot the system automatically
1430 * The following file in debugfs provides that interface:
1431 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1435 * .. code-block:: bash
1437 * echo true > .../ras/auto_reboot
1441 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1443 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1444 struct drm_minor *minor = adev_to_drm(adev)->primary;
1447 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1448 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1449 &amdgpu_ras_debugfs_ctrl_ops);
1450 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1451 &amdgpu_ras_debugfs_eeprom_ops);
1452 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1453 &con->bad_page_cnt_threshold);
1454 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1455 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1456 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1457 &amdgpu_ras_debugfs_eeprom_size_ops);
1458 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1460 &amdgpu_ras_debugfs_eeprom_table_ops);
1461 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1464 * After one uncorrectable error happens, usually GPU recovery will
1465 * be scheduled. But due to the known problem in GPU recovery failing
1466 * to bring GPU back, below interface provides one direct way to
1467 * user to reboot system automatically in such case within
1468 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1469 * will never be called.
1471 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1474 * User could set this not to clean up hardware's error count register
1475 * of RAS IPs during ras recovery.
1477 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1478 &con->disable_ras_err_cnt_harvest);
1482 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1483 struct ras_fs_if *head,
1486 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1493 memcpy(obj->fs_data.debugfs_name,
1495 sizeof(obj->fs_data.debugfs_name));
1497 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1498 obj, &amdgpu_ras_debugfs_ops);
1501 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1503 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1505 struct ras_manager *obj;
1506 struct ras_fs_if fs_info;
1509 * it won't be called in resume path, no need to check
1510 * suspend and gpu reset status
1512 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1515 dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1517 list_for_each_entry(obj, &con->head, node) {
1518 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1519 (obj->attr_inuse == 1)) {
1520 sprintf(fs_info.debugfs_name, "%s_err_inject",
1521 get_ras_block_str(&obj->head));
1522 fs_info.head = obj->head;
1523 amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1531 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1532 amdgpu_ras_sysfs_badpages_read, NULL, 0);
1533 static DEVICE_ATTR(features, S_IRUGO,
1534 amdgpu_ras_sysfs_features_read, NULL);
1535 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1537 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1538 struct attribute_group group = {
1539 .name = RAS_FS_NAME,
1541 struct attribute *attrs[] = {
1542 &con->features_attr.attr,
1545 struct bin_attribute *bin_attrs[] = {
1551 /* add features entry */
1552 con->features_attr = dev_attr_features;
1553 group.attrs = attrs;
1554 sysfs_attr_init(attrs[0]);
1556 if (amdgpu_bad_page_threshold != 0) {
1557 /* add bad_page_features entry */
1558 bin_attr_gpu_vram_bad_pages.private = NULL;
1559 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1560 bin_attrs[0] = &con->badpages_attr;
1561 group.bin_attrs = bin_attrs;
1562 sysfs_bin_attr_init(bin_attrs[0]);
1565 r = sysfs_create_group(&adev->dev->kobj, &group);
1567 dev_err(adev->dev, "Failed to create RAS sysfs group!");
1572 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1574 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1575 struct ras_manager *con_obj, *ip_obj, *tmp;
1577 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1578 list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1579 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
1585 amdgpu_ras_sysfs_remove_all(adev);
1592 /* For the hardware that cannot enable bif ring for both ras_controller_irq
1593 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
1594 * register to check whether the interrupt is triggered or not, and properly
1595 * ack the interrupt if it is there
1597 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
1599 /* Fatal error events are handled on host side */
1600 if (amdgpu_sriov_vf(adev) ||
1601 !amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF))
1604 if (adev->nbio.ras &&
1605 adev->nbio.ras->handle_ras_controller_intr_no_bifring)
1606 adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
1608 if (adev->nbio.ras &&
1609 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
1610 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
1613 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
1614 struct amdgpu_iv_entry *entry)
1616 bool poison_stat = false;
1617 struct amdgpu_device *adev = obj->adev;
1618 struct amdgpu_ras_block_object *block_obj =
1619 amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
1624 /* both query_poison_status and handle_poison_consumption are optional,
1625 * but at least one of them should be implemented if we need poison
1626 * consumption handler
1628 if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) {
1629 poison_stat = block_obj->hw_ops->query_poison_status(adev);
1631 /* Not poison consumption interrupt, no need to handle it */
1632 dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
1633 block_obj->ras_comm.name);
1639 if (!adev->gmc.xgmi.connected_to_cpu)
1640 amdgpu_umc_poison_handler(adev, false);
1642 if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption)
1643 poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
1645 /* gpu reset is fallback for failed and default cases */
1647 dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
1648 block_obj->ras_comm.name);
1649 amdgpu_ras_reset_gpu(adev);
1651 amdgpu_gfx_poison_consumption_handler(adev, entry);
1655 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
1656 struct amdgpu_iv_entry *entry)
1658 dev_info(obj->adev->dev,
1659 "Poison is created, no user action is needed.\n");
1662 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
1663 struct amdgpu_iv_entry *entry)
1665 struct ras_ih_data *data = &obj->ih_data;
1666 struct ras_err_data err_data = {0, 0, 0, NULL};
1672 /* Let IP handle its data, maybe we need get the output
1673 * from the callback to update the error type/count, etc
1675 ret = data->cb(obj->adev, &err_data, entry);
1676 /* ue will trigger an interrupt, and in that case
1677 * we need do a reset to recovery the whole system.
1678 * But leave IP do that recovery, here we just dispatch
1681 if (ret == AMDGPU_RAS_SUCCESS) {
1682 /* these counts could be left as 0 if
1683 * some blocks do not count error number
1685 obj->err_data.ue_count += err_data.ue_count;
1686 obj->err_data.ce_count += err_data.ce_count;
1690 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1692 struct ras_ih_data *data = &obj->ih_data;
1693 struct amdgpu_iv_entry entry;
1695 while (data->rptr != data->wptr) {
1697 memcpy(&entry, &data->ring[data->rptr],
1698 data->element_size);
1701 data->rptr = (data->aligned_element_size +
1702 data->rptr) % data->ring_size;
1704 if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
1705 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1706 amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
1708 amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
1710 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1711 amdgpu_ras_interrupt_umc_handler(obj, &entry);
1713 dev_warn(obj->adev->dev,
1714 "No RAS interrupt handler for non-UMC block with poison disabled.\n");
1719 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1721 struct ras_ih_data *data =
1722 container_of(work, struct ras_ih_data, ih_work);
1723 struct ras_manager *obj =
1724 container_of(data, struct ras_manager, ih_data);
1726 amdgpu_ras_interrupt_handler(obj);
1729 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1730 struct ras_dispatch_if *info)
1732 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1733 struct ras_ih_data *data = &obj->ih_data;
1738 if (data->inuse == 0)
1741 /* Might be overflow... */
1742 memcpy(&data->ring[data->wptr], info->entry,
1743 data->element_size);
1746 data->wptr = (data->aligned_element_size +
1747 data->wptr) % data->ring_size;
1749 schedule_work(&data->ih_work);
1754 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1755 struct ras_common_if *head)
1757 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1758 struct ras_ih_data *data;
1763 data = &obj->ih_data;
1764 if (data->inuse == 0)
1767 cancel_work_sync(&data->ih_work);
1770 memset(data, 0, sizeof(*data));
1776 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1777 struct ras_common_if *head)
1779 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1780 struct ras_ih_data *data;
1781 struct amdgpu_ras_block_object *ras_obj;
1784 /* in case we registe the IH before enable ras feature */
1785 obj = amdgpu_ras_create_obj(adev, head);
1791 ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
1793 data = &obj->ih_data;
1794 /* add the callback.etc */
1795 *data = (struct ras_ih_data) {
1797 .cb = ras_obj->ras_cb,
1798 .element_size = sizeof(struct amdgpu_iv_entry),
1803 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1805 data->aligned_element_size = ALIGN(data->element_size, 8);
1806 /* the ring can store 64 iv entries. */
1807 data->ring_size = 64 * data->aligned_element_size;
1808 data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1820 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1822 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1823 struct ras_manager *obj, *tmp;
1825 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1826 amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1833 /* traversal all IPs except NBIO to query error counter */
1834 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1836 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1837 struct ras_manager *obj;
1839 if (!adev->ras_enabled || !con)
1842 list_for_each_entry(obj, &con->head, node) {
1843 struct ras_query_if info = {
1848 * PCIE_BIF IP has one different isr by ras controller
1849 * interrupt, the specific ras counter query will be
1850 * done in that isr. So skip such block from common
1851 * sync flood interrupt isr calling.
1853 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1857 * this is a workaround for aldebaran, skip send msg to
1858 * smu to get ecc_info table due to smu handle get ecc
1859 * info table failed temporarily.
1860 * should be removed until smu fix handle ecc_info table.
1862 if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
1863 (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
1866 amdgpu_ras_query_error_status(adev, &info);
1868 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1869 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4) &&
1870 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 0)) {
1871 if (amdgpu_ras_reset_error_status(adev, info.head.block))
1872 dev_warn(adev->dev, "Failed to reset error counter and error status");
1877 /* Parse RdRspStatus and WrRspStatus */
1878 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1879 struct ras_query_if *info)
1881 struct amdgpu_ras_block_object *block_obj;
1883 * Only two block need to query read/write
1884 * RspStatus at current state
1886 if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
1887 (info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1890 block_obj = amdgpu_ras_get_ras_block(adev,
1892 info->head.sub_block_index);
1894 if (!block_obj || !block_obj->hw_ops) {
1895 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1896 get_ras_block_str(&info->head));
1900 if (block_obj->hw_ops->query_ras_error_status)
1901 block_obj->hw_ops->query_ras_error_status(adev);
1905 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1907 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1908 struct ras_manager *obj;
1910 if (!adev->ras_enabled || !con)
1913 list_for_each_entry(obj, &con->head, node) {
1914 struct ras_query_if info = {
1918 amdgpu_ras_error_status_query(adev, &info);
1922 /* recovery begin */
1924 /* return 0 on success.
1925 * caller need free bps.
1927 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1928 struct ras_badpage **bps, unsigned int *count)
1930 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1931 struct ras_err_handler_data *data;
1933 int ret = 0, status;
1935 if (!con || !con->eh_data || !bps || !count)
1938 mutex_lock(&con->recovery_lock);
1939 data = con->eh_data;
1940 if (!data || data->count == 0) {
1946 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1952 for (; i < data->count; i++) {
1953 (*bps)[i] = (struct ras_badpage){
1954 .bp = data->bps[i].retired_page,
1955 .size = AMDGPU_GPU_PAGE_SIZE,
1956 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1958 status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1959 data->bps[i].retired_page);
1960 if (status == -EBUSY)
1961 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1962 else if (status == -ENOENT)
1963 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1966 *count = data->count;
1968 mutex_unlock(&con->recovery_lock);
1972 static void amdgpu_ras_do_recovery(struct work_struct *work)
1974 struct amdgpu_ras *ras =
1975 container_of(work, struct amdgpu_ras, recovery_work);
1976 struct amdgpu_device *remote_adev = NULL;
1977 struct amdgpu_device *adev = ras->adev;
1978 struct list_head device_list, *device_list_handle = NULL;
1980 if (!ras->disable_ras_err_cnt_harvest) {
1981 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1983 /* Build list of devices to query RAS related errors */
1984 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1985 device_list_handle = &hive->device_list;
1987 INIT_LIST_HEAD(&device_list);
1988 list_add_tail(&adev->gmc.xgmi.head, &device_list);
1989 device_list_handle = &device_list;
1992 list_for_each_entry(remote_adev,
1993 device_list_handle, gmc.xgmi.head) {
1994 amdgpu_ras_query_err_status(remote_adev);
1995 amdgpu_ras_log_on_err_counter(remote_adev);
1998 amdgpu_put_xgmi_hive(hive);
2001 if (amdgpu_device_should_recover_gpu(ras->adev)) {
2002 struct amdgpu_reset_context reset_context;
2003 memset(&reset_context, 0, sizeof(reset_context));
2005 reset_context.method = AMD_RESET_METHOD_NONE;
2006 reset_context.reset_req_dev = adev;
2008 /* Perform full reset in fatal error mode */
2009 if (!amdgpu_ras_is_poison_mode_supported(ras->adev))
2010 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2012 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2014 amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
2016 atomic_set(&ras->in_recovery, 0);
2019 /* alloc/realloc bps array */
2020 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
2021 struct ras_err_handler_data *data, int pages)
2023 unsigned int old_space = data->count + data->space_left;
2024 unsigned int new_space = old_space + pages;
2025 unsigned int align_space = ALIGN(new_space, 512);
2026 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
2033 memcpy(bps, data->bps,
2034 data->count * sizeof(*data->bps));
2039 data->space_left += align_space - old_space;
2043 /* it deal with vram only. */
2044 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
2045 struct eeprom_table_record *bps, int pages)
2047 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2048 struct ras_err_handler_data *data;
2052 if (!con || !con->eh_data || !bps || pages <= 0)
2055 mutex_lock(&con->recovery_lock);
2056 data = con->eh_data;
2060 for (i = 0; i < pages; i++) {
2061 if (amdgpu_ras_check_bad_page_unlock(con,
2062 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2065 if (!data->space_left &&
2066 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2071 amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2072 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2073 AMDGPU_GPU_PAGE_SIZE);
2075 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
2080 mutex_unlock(&con->recovery_lock);
2086 * write error record array to eeprom, the function should be
2087 * protected by recovery_lock
2088 * new_cnt: new added UE count, excluding reserved bad pages, can be NULL
2090 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
2091 unsigned long *new_cnt)
2093 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2094 struct ras_err_handler_data *data;
2095 struct amdgpu_ras_eeprom_control *control;
2098 if (!con || !con->eh_data) {
2105 mutex_lock(&con->recovery_lock);
2106 control = &con->eeprom_control;
2107 data = con->eh_data;
2108 save_count = data->count - control->ras_num_recs;
2109 mutex_unlock(&con->recovery_lock);
2112 *new_cnt = save_count / adev->umc.retire_unit;
2114 /* only new entries are saved */
2115 if (save_count > 0) {
2116 if (amdgpu_ras_eeprom_append(control,
2117 &data->bps[control->ras_num_recs],
2119 dev_err(adev->dev, "Failed to save EEPROM table data!");
2123 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
2130 * read error record array in eeprom and reserve enough space for
2131 * storing new bad pages
2133 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
2135 struct amdgpu_ras_eeprom_control *control =
2136 &adev->psp.ras_context.ras->eeprom_control;
2137 struct eeprom_table_record *bps;
2140 /* no bad page record, skip eeprom access */
2141 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2144 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
2148 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2150 dev_err(adev->dev, "Failed to load EEPROM table records!");
2152 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
2158 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
2161 struct ras_err_handler_data *data = con->eh_data;
2164 addr >>= AMDGPU_GPU_PAGE_SHIFT;
2165 for (i = 0; i < data->count; i++)
2166 if (addr == data->bps[i].retired_page)
2173 * check if an address belongs to bad page
2175 * Note: this check is only for umc block
2177 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
2180 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2183 if (!con || !con->eh_data)
2186 mutex_lock(&con->recovery_lock);
2187 ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2188 mutex_unlock(&con->recovery_lock);
2192 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2195 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2198 * Justification of value bad_page_cnt_threshold in ras structure
2200 * Generally, 0 <= amdgpu_bad_page_threshold <= max record length
2201 * in eeprom or amdgpu_bad_page_threshold == -2, introduce two
2202 * scenarios accordingly.
2204 * Bad page retirement enablement:
2205 * - If amdgpu_bad_page_threshold = -2,
2206 * bad_page_cnt_threshold = typical value by formula.
2208 * - When the value from user is 0 < amdgpu_bad_page_threshold <
2209 * max record length in eeprom, use it directly.
2211 * Bad page retirement disablement:
2212 * - If amdgpu_bad_page_threshold = 0, bad page retirement
2213 * functionality is disabled, and bad_page_cnt_threshold will
2217 if (amdgpu_bad_page_threshold < 0) {
2218 u64 val = adev->gmc.mc_vram_size;
2220 do_div(val, RAS_BAD_PAGE_COVER);
2221 con->bad_page_cnt_threshold = min(lower_32_bits(val),
2224 con->bad_page_cnt_threshold = min_t(int, max_count,
2225 amdgpu_bad_page_threshold);
2229 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2231 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2232 struct ras_err_handler_data **data;
2233 u32 max_eeprom_records_count = 0;
2234 bool exc_err_limit = false;
2237 if (!con || amdgpu_sriov_vf(adev))
2240 /* Allow access to RAS EEPROM via debugfs, when the ASIC
2241 * supports RAS and debugfs is enabled, but when
2242 * adev->ras_enabled is unset, i.e. when "ras_enable"
2243 * module parameter is set to 0.
2247 if (!adev->ras_enabled)
2250 data = &con->eh_data;
2251 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
2257 mutex_init(&con->recovery_lock);
2258 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
2259 atomic_set(&con->in_recovery, 0);
2260 con->eeprom_control.bad_channel_bitmap = 0;
2262 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
2263 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2265 /* Todo: During test the SMU might fail to read the eeprom through I2C
2266 * when the GPU is pending on XGMI reset during probe time
2267 * (Mostly after second bus reset), skip it now
2269 if (adev->gmc.xgmi.pending_reset)
2271 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2273 * This calling fails when exc_err_limit is true or
2276 if (exc_err_limit || ret)
2279 if (con->eeprom_control.ras_num_recs) {
2280 ret = amdgpu_ras_load_bad_pages(adev);
2284 amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2286 if (con->update_channel_flag == true) {
2287 amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
2288 con->update_channel_flag = false;
2292 #ifdef CONFIG_X86_MCE_AMD
2293 if ((adev->asic_type == CHIP_ALDEBARAN) &&
2294 (adev->gmc.xgmi.connected_to_cpu))
2295 amdgpu_register_bad_pages_mca_notifier(adev);
2300 kfree((*data)->bps);
2302 con->eh_data = NULL;
2304 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2307 * Except error threshold exceeding case, other failure cases in this
2308 * function would not fail amdgpu driver init.
2318 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2320 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2321 struct ras_err_handler_data *data = con->eh_data;
2323 /* recovery_init failed to init it, fini is useless */
2327 cancel_work_sync(&con->recovery_work);
2329 mutex_lock(&con->recovery_lock);
2330 con->eh_data = NULL;
2333 mutex_unlock(&con->recovery_lock);
2339 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2341 if (amdgpu_sriov_vf(adev)) {
2342 switch (adev->ip_versions[MP0_HWIP][0]) {
2343 case IP_VERSION(13, 0, 2):
2350 if (adev->asic_type == CHIP_IP_DISCOVERY) {
2351 switch (adev->ip_versions[MP0_HWIP][0]) {
2352 case IP_VERSION(13, 0, 0):
2353 case IP_VERSION(13, 0, 10):
2360 return adev->asic_type == CHIP_VEGA10 ||
2361 adev->asic_type == CHIP_VEGA20 ||
2362 adev->asic_type == CHIP_ARCTURUS ||
2363 adev->asic_type == CHIP_ALDEBARAN ||
2364 adev->asic_type == CHIP_SIENNA_CICHLID;
2368 * this is workaround for vega20 workstation sku,
2369 * force enable gfx ras, ignore vbios gfx ras flag
2370 * due to GC EDC can not write
2372 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2374 struct atom_context *ctx = adev->mode_info.atom_context;
2379 if (strnstr(ctx->vbios_version, "D16406",
2380 sizeof(ctx->vbios_version)) ||
2381 strnstr(ctx->vbios_version, "D36002",
2382 sizeof(ctx->vbios_version)))
2383 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2387 * check hardware's ras ability which will be saved in hw_supported.
2388 * if hardware does not support ras, we can skip some ras initializtion and
2389 * forbid some ras operations from IP.
2390 * if software itself, say boot parameter, limit the ras ability. We still
2391 * need allow IP do some limited operations, like disable. In such case,
2392 * we have to initialize ras as normal. but need check if operation is
2393 * allowed or not in each function.
2395 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2397 adev->ras_hw_enabled = adev->ras_enabled = 0;
2399 if (!adev->is_atom_fw ||
2400 !amdgpu_ras_asic_supported(adev))
2403 if (!adev->gmc.xgmi.connected_to_cpu) {
2404 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2405 dev_info(adev->dev, "MEM ECC is active.\n");
2406 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2407 1 << AMDGPU_RAS_BLOCK__DF);
2409 dev_info(adev->dev, "MEM ECC is not presented.\n");
2412 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2413 dev_info(adev->dev, "SRAM ECC is active.\n");
2414 if (!amdgpu_sriov_vf(adev))
2415 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2416 1 << AMDGPU_RAS_BLOCK__DF);
2418 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
2419 1 << AMDGPU_RAS_BLOCK__SDMA |
2420 1 << AMDGPU_RAS_BLOCK__GFX);
2422 /* VCN/JPEG RAS can be supported on both bare metal and
2425 if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0) ||
2426 adev->ip_versions[VCN_HWIP][0] == IP_VERSION(4, 0, 0))
2427 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
2428 1 << AMDGPU_RAS_BLOCK__JPEG);
2430 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
2431 1 << AMDGPU_RAS_BLOCK__JPEG);
2434 * XGMI RAS is not supported if xgmi num physical nodes
2437 if (!adev->gmc.xgmi.num_physical_nodes)
2438 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL);
2440 dev_info(adev->dev, "SRAM ECC is not presented.\n");
2443 /* driver only manages a few IP blocks RAS feature
2444 * when GPU is connected cpu through XGMI */
2445 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2446 1 << AMDGPU_RAS_BLOCK__SDMA |
2447 1 << AMDGPU_RAS_BLOCK__MMHUB);
2450 amdgpu_ras_get_quirks(adev);
2452 /* hw_supported needs to be aligned with RAS block mask. */
2453 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2455 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
2456 adev->ras_hw_enabled & amdgpu_ras_mask;
2459 static void amdgpu_ras_counte_dw(struct work_struct *work)
2461 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
2462 ras_counte_delay_work.work);
2463 struct amdgpu_device *adev = con->adev;
2464 struct drm_device *dev = adev_to_drm(adev);
2465 unsigned long ce_count, ue_count;
2468 res = pm_runtime_get_sync(dev->dev);
2472 /* Cache new values.
2474 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) {
2475 atomic_set(&con->ras_ce_count, ce_count);
2476 atomic_set(&con->ras_ue_count, ue_count);
2479 pm_runtime_mark_last_busy(dev->dev);
2481 pm_runtime_put_autosuspend(dev->dev);
2484 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev)
2486 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2487 bool df_poison, umc_poison;
2489 /* poison setting is useless on SRIOV guest */
2490 if (amdgpu_sriov_vf(adev) || !con)
2493 /* Init poison supported flag, the default value is false */
2494 if (adev->gmc.xgmi.connected_to_cpu) {
2495 /* enabled by default when GPU is connected to CPU */
2496 con->poison_supported = true;
2497 } else if (adev->df.funcs &&
2498 adev->df.funcs->query_ras_poison_mode &&
2500 adev->umc.ras->query_ras_poison_mode) {
2502 adev->df.funcs->query_ras_poison_mode(adev);
2504 adev->umc.ras->query_ras_poison_mode(adev);
2506 /* Only poison is set in both DF and UMC, we can support it */
2507 if (df_poison && umc_poison)
2508 con->poison_supported = true;
2509 else if (df_poison != umc_poison)
2511 "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
2512 df_poison, umc_poison);
2516 int amdgpu_ras_init(struct amdgpu_device *adev)
2518 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2524 con = kmalloc(sizeof(struct amdgpu_ras) +
2525 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
2526 sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2527 GFP_KERNEL|__GFP_ZERO);
2532 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
2533 atomic_set(&con->ras_ce_count, 0);
2534 atomic_set(&con->ras_ue_count, 0);
2536 con->objs = (struct ras_manager *)(con + 1);
2538 amdgpu_ras_set_context(adev, con);
2540 amdgpu_ras_check_supported(adev);
2542 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2543 /* set gfx block ras context feature for VEGA20 Gaming
2544 * send ras disable cmd to ras ta during ras late init.
2546 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2547 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
2556 con->update_channel_flag = false;
2558 INIT_LIST_HEAD(&con->head);
2559 /* Might need get this flag from vbios. */
2560 con->flags = RAS_DEFAULT_FLAGS;
2562 /* initialize nbio ras function ahead of any other
2563 * ras functions so hardware fatal error interrupt
2564 * can be enabled as early as possible */
2565 switch (adev->ip_versions[NBIO_HWIP][0]) {
2566 case IP_VERSION(7, 4, 0):
2567 case IP_VERSION(7, 4, 1):
2568 case IP_VERSION(7, 4, 4):
2569 if (!adev->gmc.xgmi.connected_to_cpu)
2570 adev->nbio.ras = &nbio_v7_4_ras;
2572 case IP_VERSION(4, 3, 0):
2573 if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
2574 /* unlike other generation of nbio ras,
2575 * nbio v4_3 only support fatal error interrupt
2576 * to inform software that DF is freezed due to
2577 * system fatal error event. driver should not
2578 * enable nbio ras in such case. Instead,
2580 adev->nbio.ras = &nbio_v4_3_ras;
2583 /* nbio ras is not available */
2587 /* nbio ras block needs to be enabled ahead of other ras blocks
2588 * to handle fatal error */
2589 r = amdgpu_nbio_ras_sw_init(adev);
2593 if (adev->nbio.ras &&
2594 adev->nbio.ras->init_ras_controller_interrupt) {
2595 r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2600 if (adev->nbio.ras &&
2601 adev->nbio.ras->init_ras_err_event_athub_interrupt) {
2602 r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2607 amdgpu_ras_query_poison_mode(adev);
2609 if (amdgpu_ras_fs_init(adev)) {
2614 dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2615 "hardware ability[%x] ras_mask[%x]\n",
2616 adev->ras_hw_enabled, adev->ras_enabled);
2620 amdgpu_ras_set_context(adev, NULL);
2626 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2628 if (adev->gmc.xgmi.connected_to_cpu)
2633 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
2634 struct ras_common_if *ras_block)
2636 struct ras_query_if info = {
2640 if (!amdgpu_persistent_edc_harvesting_supported(adev))
2643 if (amdgpu_ras_query_error_status(adev, &info) != 0)
2644 DRM_WARN("RAS init harvest failure");
2646 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
2647 DRM_WARN("RAS init harvest reset failure");
2652 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
2654 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2659 return con->poison_supported;
2662 /* helper function to handle common stuff in ip late init phase */
2663 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
2664 struct ras_common_if *ras_block)
2666 struct amdgpu_ras_block_object *ras_obj = NULL;
2667 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2668 struct ras_query_if *query_info;
2669 unsigned long ue_count, ce_count;
2672 /* disable RAS feature per IP block if it is not supported */
2673 if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2674 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2678 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2680 if (adev->in_suspend || amdgpu_in_reset(adev)) {
2681 /* in resume phase, if fail to enable ras,
2682 * clean up all ras fs nodes, and disable ras */
2688 /* check for errors on warm reset edc persisant supported ASIC */
2689 amdgpu_persistent_edc_harvesting(adev, ras_block);
2691 /* in resume phase, no need to create ras fs node */
2692 if (adev->in_suspend || amdgpu_in_reset(adev))
2695 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2696 if (ras_obj->ras_cb || (ras_obj->hw_ops &&
2697 (ras_obj->hw_ops->query_poison_status ||
2698 ras_obj->hw_ops->handle_poison_consumption))) {
2699 r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2704 r = amdgpu_ras_sysfs_create(adev, ras_block);
2708 /* Those are the cached values at init.
2710 query_info = kzalloc(sizeof(struct ras_query_if), GFP_KERNEL);
2713 memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if));
2715 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) {
2716 atomic_set(&con->ras_ce_count, ce_count);
2717 atomic_set(&con->ras_ue_count, ue_count);
2724 if (ras_obj->ras_cb)
2725 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2727 amdgpu_ras_feature_enable(adev, ras_block, 0);
2731 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2732 struct ras_common_if *ras_block)
2734 return amdgpu_ras_block_late_init(adev, ras_block);
2737 /* helper function to remove ras fs node and interrupt handler */
2738 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
2739 struct ras_common_if *ras_block)
2741 struct amdgpu_ras_block_object *ras_obj;
2745 amdgpu_ras_sysfs_remove(adev, ras_block);
2747 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2748 if (ras_obj->ras_cb)
2749 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2752 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
2753 struct ras_common_if *ras_block)
2755 return amdgpu_ras_block_late_fini(adev, ras_block);
2758 /* do some init work after IP late init as dependence.
2759 * and it runs in resume/gpu reset/booting up cases.
2761 void amdgpu_ras_resume(struct amdgpu_device *adev)
2763 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2764 struct ras_manager *obj, *tmp;
2766 if (!adev->ras_enabled || !con) {
2767 /* clean ras context for VEGA20 Gaming after send ras disable cmd */
2768 amdgpu_release_ras_context(adev);
2773 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2774 /* Set up all other IPs which are not implemented. There is a
2775 * tricky thing that IP's actual ras error type should be
2776 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2777 * ERROR_NONE make sense anyway.
2779 amdgpu_ras_enable_all_features(adev, 1);
2781 /* We enable ras on all hw_supported block, but as boot
2782 * parameter might disable some of them and one or more IP has
2783 * not implemented yet. So we disable them on behalf.
2785 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2786 if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2787 amdgpu_ras_feature_enable(adev, &obj->head, 0);
2788 /* there should be no any reference. */
2789 WARN_ON(alive_obj(obj));
2795 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2797 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2799 if (!adev->ras_enabled || !con)
2802 amdgpu_ras_disable_all_features(adev, 0);
2803 /* Make sure all ras objects are disabled. */
2805 amdgpu_ras_disable_all_features(adev, 1);
2808 int amdgpu_ras_late_init(struct amdgpu_device *adev)
2810 struct amdgpu_ras_block_list *node, *tmp;
2811 struct amdgpu_ras_block_object *obj;
2814 /* Guest side doesn't need init ras feature */
2815 if (amdgpu_sriov_vf(adev))
2818 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
2819 if (!node->ras_obj) {
2820 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
2824 obj = node->ras_obj;
2825 if (obj->ras_late_init) {
2826 r = obj->ras_late_init(adev, &obj->ras_comm);
2828 dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
2829 obj->ras_comm.name, r);
2833 amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2839 /* do some fini work before IP fini as dependence */
2840 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2842 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2844 if (!adev->ras_enabled || !con)
2848 /* Need disable ras on all IPs here before ip [hw/sw]fini */
2850 amdgpu_ras_disable_all_features(adev, 0);
2851 amdgpu_ras_recovery_fini(adev);
2855 int amdgpu_ras_fini(struct amdgpu_device *adev)
2857 struct amdgpu_ras_block_list *ras_node, *tmp;
2858 struct amdgpu_ras_block_object *obj = NULL;
2859 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2861 if (!adev->ras_enabled || !con)
2864 list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
2865 if (ras_node->ras_obj) {
2866 obj = ras_node->ras_obj;
2867 if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
2869 obj->ras_fini(adev, &obj->ras_comm);
2871 amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2874 /* Clear ras blocks from ras_list and free ras block list node */
2875 list_del(&ras_node->node);
2879 amdgpu_ras_fs_fini(adev);
2880 amdgpu_ras_interrupt_remove_all(adev);
2882 WARN(con->features, "Feature mask is not cleared");
2885 amdgpu_ras_disable_all_features(adev, 1);
2887 cancel_delayed_work_sync(&con->ras_counte_delay_work);
2889 amdgpu_ras_set_context(adev, NULL);
2895 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2897 amdgpu_ras_check_supported(adev);
2898 if (!adev->ras_hw_enabled)
2901 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2902 dev_info(adev->dev, "uncorrectable hardware error"
2903 "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2905 amdgpu_ras_reset_gpu(adev);
2909 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2911 if (adev->asic_type == CHIP_VEGA20 &&
2912 adev->pm.fw_version <= 0x283400) {
2913 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2914 amdgpu_ras_intr_triggered();
2920 void amdgpu_release_ras_context(struct amdgpu_device *adev)
2922 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2927 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2928 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
2929 amdgpu_ras_set_context(adev, NULL);
2934 #ifdef CONFIG_X86_MCE_AMD
2935 static struct amdgpu_device *find_adev(uint32_t node_id)
2938 struct amdgpu_device *adev = NULL;
2940 for (i = 0; i < mce_adev_list.num_gpu; i++) {
2941 adev = mce_adev_list.devs[i];
2943 if (adev && adev->gmc.xgmi.connected_to_cpu &&
2944 adev->gmc.xgmi.physical_node_id == node_id)
2952 #define GET_MCA_IPID_GPUID(m) (((m) >> 44) & 0xF)
2953 #define GET_UMC_INST(m) (((m) >> 21) & 0x7)
2954 #define GET_CHAN_INDEX(m) ((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
2955 #define GPU_ID_OFFSET 8
2957 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
2958 unsigned long val, void *data)
2960 struct mce *m = (struct mce *)data;
2961 struct amdgpu_device *adev = NULL;
2962 uint32_t gpu_id = 0;
2963 uint32_t umc_inst = 0, ch_inst = 0;
2966 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
2967 * and error occurred in DramECC (Extended error code = 0) then only
2968 * process the error, else bail out.
2970 if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
2971 (XEC(m->status, 0x3f) == 0x0)))
2975 * If it is correctable error, return.
2977 if (mce_is_correctable(m))
2981 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
2983 gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
2985 adev = find_adev(gpu_id);
2987 DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
2993 * If it is uncorrectable error, then find out UMC instance and
2996 umc_inst = GET_UMC_INST(m->ipid);
2997 ch_inst = GET_CHAN_INDEX(m->ipid);
2999 dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
3002 if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst))
3008 static struct notifier_block amdgpu_bad_page_nb = {
3009 .notifier_call = amdgpu_bad_page_notifier,
3010 .priority = MCE_PRIO_UC,
3013 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
3016 * Add the adev to the mce_adev_list.
3017 * During mode2 reset, amdgpu device is temporarily
3018 * removed from the mgpu_info list which can cause
3019 * page retirement to fail.
3020 * Use this list instead of mgpu_info to find the amdgpu
3021 * device on which the UMC error was reported.
3023 mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
3026 * Register the x86 notifier only once
3027 * with MCE subsystem.
3029 if (notifier_registered == false) {
3030 mce_register_decode_chain(&amdgpu_bad_page_nb);
3031 notifier_registered = true;
3036 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
3041 return adev->psp.ras_context.ras;
3044 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
3049 adev->psp.ras_context.ras = ras_con;
3053 /* check if ras is supported on block, say, sdma, gfx */
3054 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
3058 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3060 if (block >= AMDGPU_RAS_BLOCK_COUNT)
3063 ret = ras && (adev->ras_enabled & (1 << block));
3065 /* For the special asic with mem ecc enabled but sram ecc
3066 * not enabled, even if the ras block is not supported on
3067 * .ras_enabled, if the asic supports poison mode and the
3068 * ras block has ras configuration, it can be considered
3069 * that the ras block supports ras function.
3072 amdgpu_ras_is_poison_mode_supported(adev) &&
3073 amdgpu_ras_get_ras_block(adev, block, 0))
3079 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
3081 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3083 if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
3084 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
3089 /* Register each ip ras block into amdgpu ras */
3090 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
3091 struct amdgpu_ras_block_object *ras_block_obj)
3093 struct amdgpu_ras_block_list *ras_node;
3094 if (!adev || !ras_block_obj)
3097 ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
3101 INIT_LIST_HEAD(&ras_node->node);
3102 ras_node->ras_obj = ras_block_obj;
3103 list_add_tail(&ras_node->node, &adev->ras_list);