2 * Copyright 2011 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
31 #include <linux/firmware.h>
32 #include <linux/module.h>
37 #include "amdgpu_pm.h"
38 #include "amdgpu_uvd.h"
40 #include "uvd/uvd_4_2_d.h"
42 /* 1 second timeout */
43 #define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
45 /* Firmware versions for VI */
46 #define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
47 #define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
48 #define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
49 #define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
51 /* Polaris10/11 firmware version */
52 #define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
55 #ifdef CONFIG_DRM_AMDGPU_CIK
56 #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
57 #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
58 #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
59 #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
60 #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
62 #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
63 #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
64 #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
65 #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
66 #define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
67 #define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
70 * amdgpu_uvd_cs_ctx - Command submission parser context
72 * Used for emulating virtual memory support on UVD 4.2.
74 struct amdgpu_uvd_cs_ctx {
75 struct amdgpu_cs_parser *parser;
77 unsigned data0, data1;
81 /* does the IB has a msg command */
84 /* minimum buffer sizes */
88 #ifdef CONFIG_DRM_AMDGPU_CIK
89 MODULE_FIRMWARE(FIRMWARE_BONAIRE);
90 MODULE_FIRMWARE(FIRMWARE_KABINI);
91 MODULE_FIRMWARE(FIRMWARE_KAVERI);
92 MODULE_FIRMWARE(FIRMWARE_HAWAII);
93 MODULE_FIRMWARE(FIRMWARE_MULLINS);
95 MODULE_FIRMWARE(FIRMWARE_TONGA);
96 MODULE_FIRMWARE(FIRMWARE_CARRIZO);
97 MODULE_FIRMWARE(FIRMWARE_FIJI);
98 MODULE_FIRMWARE(FIRMWARE_STONEY);
99 MODULE_FIRMWARE(FIRMWARE_POLARIS10);
100 MODULE_FIRMWARE(FIRMWARE_POLARIS11);
102 static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
104 int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
106 struct amdgpu_ring *ring;
107 struct amd_sched_rq *rq;
108 unsigned long bo_size;
110 const struct common_firmware_header *hdr;
111 unsigned version_major, version_minor, family_id;
114 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
116 switch (adev->asic_type) {
117 #ifdef CONFIG_DRM_AMDGPU_CIK
119 fw_name = FIRMWARE_BONAIRE;
122 fw_name = FIRMWARE_KABINI;
125 fw_name = FIRMWARE_KAVERI;
128 fw_name = FIRMWARE_HAWAII;
131 fw_name = FIRMWARE_MULLINS;
135 fw_name = FIRMWARE_TONGA;
138 fw_name = FIRMWARE_FIJI;
141 fw_name = FIRMWARE_CARRIZO;
144 fw_name = FIRMWARE_STONEY;
147 fw_name = FIRMWARE_POLARIS10;
150 fw_name = FIRMWARE_POLARIS11;
156 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
158 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
163 r = amdgpu_ucode_validate(adev->uvd.fw);
165 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
167 release_firmware(adev->uvd.fw);
172 /* Set the default UVD handles that the firmware can handle */
173 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
175 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
176 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
177 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
178 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
179 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
180 version_major, version_minor, family_id);
183 * Limit the number of UVD handles depending on microcode major
184 * and minor versions. The firmware version which has 40 UVD
185 * instances support is 1.80. So all subsequent versions should
186 * also have the same support.
188 if ((version_major > 0x01) ||
189 ((version_major == 0x01) && (version_minor >= 0x50)))
190 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
192 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
195 if ((adev->asic_type == CHIP_POLARIS10 ||
196 adev->asic_type == CHIP_POLARIS11) &&
197 (adev->uvd.fw_version < FW_1_66_16))
198 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
199 version_major, version_minor);
201 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
202 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
203 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
204 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
205 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
206 &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
208 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
212 ring = &adev->uvd.ring;
213 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
214 r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
215 rq, amdgpu_sched_jobs);
217 DRM_ERROR("Failed setting up UVD run queue.\n");
221 for (i = 0; i < adev->uvd.max_handles; ++i) {
222 atomic_set(&adev->uvd.handles[i], 0);
223 adev->uvd.filp[i] = NULL;
226 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
227 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
228 adev->uvd.address_64_bit = true;
230 switch (adev->asic_type) {
232 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
235 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
238 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
241 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
244 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
250 int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
252 kfree(adev->uvd.saved_bo);
254 amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
256 amdgpu_bo_free_kernel(&adev->uvd.vcpu_bo,
258 (void **)&adev->uvd.cpu_addr);
260 amdgpu_ring_fini(&adev->uvd.ring);
262 release_firmware(adev->uvd.fw);
267 int amdgpu_uvd_suspend(struct amdgpu_device *adev)
273 if (adev->uvd.vcpu_bo == NULL)
276 for (i = 0; i < adev->uvd.max_handles; ++i)
277 if (atomic_read(&adev->uvd.handles[i]))
280 if (i == AMDGPU_MAX_UVD_HANDLES)
283 cancel_delayed_work_sync(&adev->uvd.idle_work);
285 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
286 ptr = adev->uvd.cpu_addr;
288 adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
289 if (!adev->uvd.saved_bo)
292 memcpy_fromio(adev->uvd.saved_bo, ptr, size);
297 int amdgpu_uvd_resume(struct amdgpu_device *adev)
302 if (adev->uvd.vcpu_bo == NULL)
305 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
306 ptr = adev->uvd.cpu_addr;
308 if (adev->uvd.saved_bo != NULL) {
309 memcpy_toio(ptr, adev->uvd.saved_bo, size);
310 kfree(adev->uvd.saved_bo);
311 adev->uvd.saved_bo = NULL;
313 const struct common_firmware_header *hdr;
316 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
317 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
318 memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
319 le32_to_cpu(hdr->ucode_size_bytes));
320 size -= le32_to_cpu(hdr->ucode_size_bytes);
321 ptr += le32_to_cpu(hdr->ucode_size_bytes);
322 memset_io(ptr, 0, size);
328 void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
330 struct amdgpu_ring *ring = &adev->uvd.ring;
333 for (i = 0; i < adev->uvd.max_handles; ++i) {
334 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
335 if (handle != 0 && adev->uvd.filp[i] == filp) {
338 r = amdgpu_uvd_get_destroy_msg(ring, handle,
341 DRM_ERROR("Error destroying UVD (%d)!\n", r);
345 fence_wait(fence, false);
348 adev->uvd.filp[i] = NULL;
349 atomic_set(&adev->uvd.handles[i], 0);
354 static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
357 for (i = 0; i < abo->placement.num_placement; ++i) {
358 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
359 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
364 * amdgpu_uvd_cs_pass1 - first parsing round
366 * @ctx: UVD parser context
368 * Make sure UVD message and feedback buffers are in VRAM and
369 * nobody is violating an 256MB boundary.
371 static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
373 struct amdgpu_bo_va_mapping *mapping;
374 struct amdgpu_bo *bo;
375 uint32_t cmd, lo, hi;
379 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
380 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
381 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
383 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
384 if (mapping == NULL) {
385 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
389 if (!ctx->parser->adev->uvd.address_64_bit) {
390 /* check if it's a message or feedback command */
391 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
392 if (cmd == 0x0 || cmd == 0x3) {
393 /* yes, force it into VRAM */
394 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
395 amdgpu_ttm_placement_from_domain(bo, domain);
397 amdgpu_uvd_force_into_uvd_segment(bo);
399 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
406 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
408 * @msg: pointer to message structure
409 * @buf_sizes: returned buffer sizes
411 * Peek into the decode message and calculate the necessary buffer sizes.
413 static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
414 unsigned buf_sizes[])
416 unsigned stream_type = msg[4];
417 unsigned width = msg[6];
418 unsigned height = msg[7];
419 unsigned dpb_size = msg[9];
420 unsigned pitch = msg[28];
421 unsigned level = msg[57];
423 unsigned width_in_mb = width / 16;
424 unsigned height_in_mb = ALIGN(height / 16, 2);
425 unsigned fs_in_mb = width_in_mb * height_in_mb;
427 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
428 unsigned min_ctx_size = ~0;
430 image_size = width * height;
431 image_size += image_size / 2;
432 image_size = ALIGN(image_size, 1024);
434 switch (stream_type) {
438 num_dpb_buffer = 8100 / fs_in_mb;
441 num_dpb_buffer = 18000 / fs_in_mb;
444 num_dpb_buffer = 20480 / fs_in_mb;
447 num_dpb_buffer = 32768 / fs_in_mb;
450 num_dpb_buffer = 34816 / fs_in_mb;
453 num_dpb_buffer = 110400 / fs_in_mb;
456 num_dpb_buffer = 184320 / fs_in_mb;
459 num_dpb_buffer = 184320 / fs_in_mb;
463 if (num_dpb_buffer > 17)
466 /* reference picture buffer */
467 min_dpb_size = image_size * num_dpb_buffer;
469 /* macroblock context buffer */
470 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
472 /* IT surface buffer */
473 min_dpb_size += width_in_mb * height_in_mb * 32;
478 /* reference picture buffer */
479 min_dpb_size = image_size * 3;
482 min_dpb_size += width_in_mb * height_in_mb * 128;
484 /* IT surface buffer */
485 min_dpb_size += width_in_mb * 64;
487 /* DB surface buffer */
488 min_dpb_size += width_in_mb * 128;
491 tmp = max(width_in_mb, height_in_mb);
492 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
497 /* reference picture buffer */
498 min_dpb_size = image_size * 3;
503 /* reference picture buffer */
504 min_dpb_size = image_size * 3;
507 min_dpb_size += width_in_mb * height_in_mb * 64;
509 /* IT surface buffer */
510 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
513 case 7: /* H264 Perf */
516 num_dpb_buffer = 8100 / fs_in_mb;
519 num_dpb_buffer = 18000 / fs_in_mb;
522 num_dpb_buffer = 20480 / fs_in_mb;
525 num_dpb_buffer = 32768 / fs_in_mb;
528 num_dpb_buffer = 34816 / fs_in_mb;
531 num_dpb_buffer = 110400 / fs_in_mb;
534 num_dpb_buffer = 184320 / fs_in_mb;
537 num_dpb_buffer = 184320 / fs_in_mb;
541 if (num_dpb_buffer > 17)
544 /* reference picture buffer */
545 min_dpb_size = image_size * num_dpb_buffer;
547 if (!adev->uvd.use_ctx_buf){
548 /* macroblock context buffer */
550 width_in_mb * height_in_mb * num_dpb_buffer * 192;
552 /* IT surface buffer */
553 min_dpb_size += width_in_mb * height_in_mb * 32;
555 /* macroblock context buffer */
557 width_in_mb * height_in_mb * num_dpb_buffer * 192;
562 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
563 image_size = ALIGN(image_size, 256);
565 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
566 min_dpb_size = image_size * num_dpb_buffer;
567 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
568 * 16 * num_dpb_buffer + 52 * 1024;
572 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
577 DRM_ERROR("Invalid UVD decoding target pitch!\n");
581 if (dpb_size < min_dpb_size) {
582 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
583 dpb_size, min_dpb_size);
587 buf_sizes[0x1] = dpb_size;
588 buf_sizes[0x2] = image_size;
589 buf_sizes[0x4] = min_ctx_size;
594 * amdgpu_uvd_cs_msg - handle UVD message
596 * @ctx: UVD parser context
597 * @bo: buffer object containing the message
598 * @offset: offset into the buffer object
600 * Peek into the UVD message and extract the session id.
601 * Make sure that we don't open up to many sessions.
603 static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
604 struct amdgpu_bo *bo, unsigned offset)
606 struct amdgpu_device *adev = ctx->parser->adev;
607 int32_t *msg, msg_type, handle;
613 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
617 r = amdgpu_bo_kmap(bo, &ptr);
619 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
629 DRM_ERROR("Invalid UVD handle!\n");
635 /* it's a create msg, calc image size (width * height) */
636 amdgpu_bo_kunmap(bo);
638 /* try to alloc a new handle */
639 for (i = 0; i < adev->uvd.max_handles; ++i) {
640 if (atomic_read(&adev->uvd.handles[i]) == handle) {
641 DRM_ERROR("Handle 0x%x already in use!\n", handle);
645 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
646 adev->uvd.filp[i] = ctx->parser->filp;
651 DRM_ERROR("No more free UVD handles!\n");
655 /* it's a decode msg, calc buffer sizes */
656 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
657 amdgpu_bo_kunmap(bo);
661 /* validate the handle */
662 for (i = 0; i < adev->uvd.max_handles; ++i) {
663 if (atomic_read(&adev->uvd.handles[i]) == handle) {
664 if (adev->uvd.filp[i] != ctx->parser->filp) {
665 DRM_ERROR("UVD handle collision detected!\n");
672 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
676 /* it's a destroy msg, free the handle */
677 for (i = 0; i < adev->uvd.max_handles; ++i)
678 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
679 amdgpu_bo_kunmap(bo);
683 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
691 * amdgpu_uvd_cs_pass2 - second parsing round
693 * @ctx: UVD parser context
695 * Patch buffer addresses, make sure buffer sizes are correct.
697 static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
699 struct amdgpu_bo_va_mapping *mapping;
700 struct amdgpu_bo *bo;
701 uint32_t cmd, lo, hi;
706 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
707 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
708 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
710 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
714 start = amdgpu_bo_gpu_offset(bo);
716 end = (mapping->it.last + 1 - mapping->it.start);
717 end = end * AMDGPU_GPU_PAGE_SIZE + start;
719 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
722 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
723 lower_32_bits(start));
724 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
725 upper_32_bits(start));
727 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
729 if ((end - start) < ctx->buf_sizes[cmd]) {
730 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
731 (unsigned)(end - start),
732 ctx->buf_sizes[cmd]);
736 } else if (cmd == 0x206) {
737 if ((end - start) < ctx->buf_sizes[4]) {
738 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
739 (unsigned)(end - start),
743 } else if ((cmd != 0x100) && (cmd != 0x204)) {
744 DRM_ERROR("invalid UVD command %X!\n", cmd);
748 if (!ctx->parser->adev->uvd.address_64_bit) {
749 if ((start >> 28) != ((end - 1) >> 28)) {
750 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
755 if ((cmd == 0 || cmd == 0x3) &&
756 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
757 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
764 ctx->has_msg_cmd = true;
765 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
768 } else if (!ctx->has_msg_cmd) {
769 DRM_ERROR("Message needed before other commands are send!\n");
777 * amdgpu_uvd_cs_reg - parse register writes
779 * @ctx: UVD parser context
780 * @cb: callback function
782 * Parse the register writes, call cb on each complete command.
784 static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
785 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
787 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
791 for (i = 0; i <= ctx->count; ++i) {
792 unsigned reg = ctx->reg + i;
794 if (ctx->idx >= ib->length_dw) {
795 DRM_ERROR("Register command after end of CS!\n");
800 case mmUVD_GPCOM_VCPU_DATA0:
801 ctx->data0 = ctx->idx;
803 case mmUVD_GPCOM_VCPU_DATA1:
804 ctx->data1 = ctx->idx;
806 case mmUVD_GPCOM_VCPU_CMD:
811 case mmUVD_ENGINE_CNTL:
815 DRM_ERROR("Invalid reg 0x%X!\n", reg);
824 * amdgpu_uvd_cs_packets - parse UVD packets
826 * @ctx: UVD parser context
827 * @cb: callback function
829 * Parse the command stream packets.
831 static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
832 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
834 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
837 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
838 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
839 unsigned type = CP_PACKET_GET_TYPE(cmd);
842 ctx->reg = CP_PACKET0_GET_REG(cmd);
843 ctx->count = CP_PACKET_GET_COUNT(cmd);
844 r = amdgpu_uvd_cs_reg(ctx, cb);
852 DRM_ERROR("Unknown packet type %d !\n", type);
860 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
862 * @parser: Command submission parser context
864 * Parse the command stream, patch in addresses as necessary.
866 int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
868 struct amdgpu_uvd_cs_ctx ctx = {};
869 unsigned buf_sizes[] = {
871 [0x00000001] = 0xFFFFFFFF,
872 [0x00000002] = 0xFFFFFFFF,
874 [0x00000004] = 0xFFFFFFFF,
876 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
879 if (ib->length_dw % 16) {
880 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
885 r = amdgpu_cs_sysvm_access_required(parser);
890 ctx.buf_sizes = buf_sizes;
893 /* first round, make sure the buffers are actually in the UVD segment */
894 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
898 /* second round, patch buffer addresses into the command stream */
899 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
903 if (!ctx.has_msg_cmd) {
904 DRM_ERROR("UVD-IBs need a msg command!\n");
911 static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
912 bool direct, struct fence **fence)
914 struct ttm_validate_buffer tv;
915 struct ww_acquire_ctx ticket;
916 struct list_head head;
917 struct amdgpu_job *job;
918 struct amdgpu_ib *ib;
919 struct fence *f = NULL;
920 struct amdgpu_device *adev = ring->adev;
924 memset(&tv, 0, sizeof(tv));
927 INIT_LIST_HEAD(&head);
928 list_add(&tv.head, &head);
930 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
934 if (!bo->adev->uvd.address_64_bit) {
935 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
936 amdgpu_uvd_force_into_uvd_segment(bo);
939 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
943 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
948 addr = amdgpu_bo_gpu_offset(bo);
949 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
951 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
952 ib->ptr[3] = addr >> 32;
953 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
955 for (i = 6; i < 16; i += 2) {
956 ib->ptr[i] = PACKET0(mmUVD_NO_OP, 0);
962 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
963 job->fence = fence_get(f);
967 amdgpu_job_free(job);
969 r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
970 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
975 ttm_eu_fence_buffer_objects(&ticket, &head, f);
978 *fence = fence_get(f);
979 amdgpu_bo_unref(&bo);
985 amdgpu_job_free(job);
988 ttm_eu_backoff_reservation(&ticket, &head);
992 /* multiple fence commands without any stream commands in between can
993 crash the vcpu so just try to emmit a dummy create/destroy msg to
995 int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
996 struct fence **fence)
998 struct amdgpu_device *adev = ring->adev;
999 struct amdgpu_bo *bo;
1003 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1004 AMDGPU_GEM_DOMAIN_VRAM,
1005 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
1010 r = amdgpu_bo_reserve(bo, false);
1012 amdgpu_bo_unref(&bo);
1016 r = amdgpu_bo_kmap(bo, (void **)&msg);
1018 amdgpu_bo_unreserve(bo);
1019 amdgpu_bo_unref(&bo);
1023 /* stitch together an UVD create msg */
1024 msg[0] = cpu_to_le32(0x00000de4);
1025 msg[1] = cpu_to_le32(0x00000000);
1026 msg[2] = cpu_to_le32(handle);
1027 msg[3] = cpu_to_le32(0x00000000);
1028 msg[4] = cpu_to_le32(0x00000000);
1029 msg[5] = cpu_to_le32(0x00000000);
1030 msg[6] = cpu_to_le32(0x00000000);
1031 msg[7] = cpu_to_le32(0x00000780);
1032 msg[8] = cpu_to_le32(0x00000440);
1033 msg[9] = cpu_to_le32(0x00000000);
1034 msg[10] = cpu_to_le32(0x01b37000);
1035 for (i = 11; i < 1024; ++i)
1036 msg[i] = cpu_to_le32(0x0);
1038 amdgpu_bo_kunmap(bo);
1039 amdgpu_bo_unreserve(bo);
1041 return amdgpu_uvd_send_msg(ring, bo, true, fence);
1044 int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
1045 bool direct, struct fence **fence)
1047 struct amdgpu_device *adev = ring->adev;
1048 struct amdgpu_bo *bo;
1052 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1053 AMDGPU_GEM_DOMAIN_VRAM,
1054 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
1059 r = amdgpu_bo_reserve(bo, false);
1061 amdgpu_bo_unref(&bo);
1065 r = amdgpu_bo_kmap(bo, (void **)&msg);
1067 amdgpu_bo_unreserve(bo);
1068 amdgpu_bo_unref(&bo);
1072 /* stitch together an UVD destroy msg */
1073 msg[0] = cpu_to_le32(0x00000de4);
1074 msg[1] = cpu_to_le32(0x00000002);
1075 msg[2] = cpu_to_le32(handle);
1076 msg[3] = cpu_to_le32(0x00000000);
1077 for (i = 4; i < 1024; ++i)
1078 msg[i] = cpu_to_le32(0x0);
1080 amdgpu_bo_kunmap(bo);
1081 amdgpu_bo_unreserve(bo);
1083 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
1086 static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1088 struct amdgpu_device *adev =
1089 container_of(work, struct amdgpu_device, uvd.idle_work.work);
1090 unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
1093 if (adev->pm.dpm_enabled) {
1094 amdgpu_dpm_enable_uvd(adev, false);
1096 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1099 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1103 void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
1105 struct amdgpu_device *adev = ring->adev;
1106 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1109 if (adev->pm.dpm_enabled) {
1110 amdgpu_dpm_enable_uvd(adev, true);
1112 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1117 void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1119 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1123 * amdgpu_uvd_ring_test_ib - test ib execution
1125 * @ring: amdgpu_ring pointer
1127 * Test if we can successfully execute an IB
1129 int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1131 struct fence *fence;
1134 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
1136 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
1140 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1142 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
1146 r = fence_wait_timeout(fence, false, timeout);
1148 DRM_ERROR("amdgpu: IB test timed out.\n");
1151 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
1153 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);