3 * JZ4740 SD/MMC controller driver
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 * You should have received a copy of the GNU General Public License along
11 * with this program; if not, write to the Free Software Foundation, Inc.,
12 * 675 Mass Ave, Cambridge, MA 02139, USA.
16 #include <linux/mmc/host.h>
17 #include <linux/mmc/slot-gpio.h>
18 #include <linux/err.h>
20 #include <linux/irq.h>
21 #include <linux/interrupt.h>
22 #include <linux/module.h>
23 #include <linux/platform_device.h>
24 #include <linux/delay.h>
25 #include <linux/scatterlist.h>
26 #include <linux/clk.h>
28 #include <linux/bitops.h>
29 #include <linux/gpio.h>
30 #include <asm/mach-jz4740/gpio.h>
31 #include <asm/cacheflush.h>
32 #include <linux/dma-mapping.h>
34 #include <asm/mach-jz4740/jz4740_mmc.h>
36 #define JZ_REG_MMC_STRPCL 0x00
37 #define JZ_REG_MMC_STATUS 0x04
38 #define JZ_REG_MMC_CLKRT 0x08
39 #define JZ_REG_MMC_CMDAT 0x0C
40 #define JZ_REG_MMC_RESTO 0x10
41 #define JZ_REG_MMC_RDTO 0x14
42 #define JZ_REG_MMC_BLKLEN 0x18
43 #define JZ_REG_MMC_NOB 0x1C
44 #define JZ_REG_MMC_SNOB 0x20
45 #define JZ_REG_MMC_IMASK 0x24
46 #define JZ_REG_MMC_IREG 0x28
47 #define JZ_REG_MMC_CMD 0x2C
48 #define JZ_REG_MMC_ARG 0x30
49 #define JZ_REG_MMC_RESP_FIFO 0x34
50 #define JZ_REG_MMC_RXFIFO 0x38
51 #define JZ_REG_MMC_TXFIFO 0x3C
53 #define JZ_MMC_STRPCL_EXIT_MULTIPLE BIT(7)
54 #define JZ_MMC_STRPCL_EXIT_TRANSFER BIT(6)
55 #define JZ_MMC_STRPCL_START_READWAIT BIT(5)
56 #define JZ_MMC_STRPCL_STOP_READWAIT BIT(4)
57 #define JZ_MMC_STRPCL_RESET BIT(3)
58 #define JZ_MMC_STRPCL_START_OP BIT(2)
59 #define JZ_MMC_STRPCL_CLOCK_CONTROL (BIT(1) | BIT(0))
60 #define JZ_MMC_STRPCL_CLOCK_STOP BIT(0)
61 #define JZ_MMC_STRPCL_CLOCK_START BIT(1)
64 #define JZ_MMC_STATUS_IS_RESETTING BIT(15)
65 #define JZ_MMC_STATUS_SDIO_INT_ACTIVE BIT(14)
66 #define JZ_MMC_STATUS_PRG_DONE BIT(13)
67 #define JZ_MMC_STATUS_DATA_TRAN_DONE BIT(12)
68 #define JZ_MMC_STATUS_END_CMD_RES BIT(11)
69 #define JZ_MMC_STATUS_DATA_FIFO_AFULL BIT(10)
70 #define JZ_MMC_STATUS_IS_READWAIT BIT(9)
71 #define JZ_MMC_STATUS_CLK_EN BIT(8)
72 #define JZ_MMC_STATUS_DATA_FIFO_FULL BIT(7)
73 #define JZ_MMC_STATUS_DATA_FIFO_EMPTY BIT(6)
74 #define JZ_MMC_STATUS_CRC_RES_ERR BIT(5)
75 #define JZ_MMC_STATUS_CRC_READ_ERROR BIT(4)
76 #define JZ_MMC_STATUS_TIMEOUT_WRITE BIT(3)
77 #define JZ_MMC_STATUS_CRC_WRITE_ERROR BIT(2)
78 #define JZ_MMC_STATUS_TIMEOUT_RES BIT(1)
79 #define JZ_MMC_STATUS_TIMEOUT_READ BIT(0)
81 #define JZ_MMC_STATUS_READ_ERROR_MASK (BIT(4) | BIT(0))
82 #define JZ_MMC_STATUS_WRITE_ERROR_MASK (BIT(3) | BIT(2))
85 #define JZ_MMC_CMDAT_IO_ABORT BIT(11)
86 #define JZ_MMC_CMDAT_BUS_WIDTH_4BIT BIT(10)
87 #define JZ_MMC_CMDAT_DMA_EN BIT(8)
88 #define JZ_MMC_CMDAT_INIT BIT(7)
89 #define JZ_MMC_CMDAT_BUSY BIT(6)
90 #define JZ_MMC_CMDAT_STREAM BIT(5)
91 #define JZ_MMC_CMDAT_WRITE BIT(4)
92 #define JZ_MMC_CMDAT_DATA_EN BIT(3)
93 #define JZ_MMC_CMDAT_RESPONSE_FORMAT (BIT(2) | BIT(1) | BIT(0))
94 #define JZ_MMC_CMDAT_RSP_R1 1
95 #define JZ_MMC_CMDAT_RSP_R2 2
96 #define JZ_MMC_CMDAT_RSP_R3 3
98 #define JZ_MMC_IRQ_SDIO BIT(7)
99 #define JZ_MMC_IRQ_TXFIFO_WR_REQ BIT(6)
100 #define JZ_MMC_IRQ_RXFIFO_RD_REQ BIT(5)
101 #define JZ_MMC_IRQ_END_CMD_RES BIT(2)
102 #define JZ_MMC_IRQ_PRG_DONE BIT(1)
103 #define JZ_MMC_IRQ_DATA_TRAN_DONE BIT(0)
106 #define JZ_MMC_CLK_RATE 24000000
108 enum jz4740_mmc_state {
109 JZ4740_MMC_STATE_READ_RESPONSE,
110 JZ4740_MMC_STATE_TRANSFER_DATA,
111 JZ4740_MMC_STATE_SEND_STOP,
112 JZ4740_MMC_STATE_DONE,
115 struct jz4740_mmc_host {
116 struct mmc_host *mmc;
117 struct platform_device *pdev;
118 struct jz4740_mmc_platform_data *pdata;
125 struct mmc_request *req;
126 struct mmc_command *cmd;
128 unsigned long waiting;
136 struct timer_list timeout_timer;
137 struct sg_mapping_iter miter;
138 enum jz4740_mmc_state state;
141 static void jz4740_mmc_set_irq_enabled(struct jz4740_mmc_host *host,
142 unsigned int irq, bool enabled)
146 spin_lock_irqsave(&host->lock, flags);
148 host->irq_mask &= ~irq;
150 host->irq_mask |= irq;
151 spin_unlock_irqrestore(&host->lock, flags);
153 writew(host->irq_mask, host->base + JZ_REG_MMC_IMASK);
156 static void jz4740_mmc_clock_enable(struct jz4740_mmc_host *host,
159 uint16_t val = JZ_MMC_STRPCL_CLOCK_START;
162 val |= JZ_MMC_STRPCL_START_OP;
164 writew(val, host->base + JZ_REG_MMC_STRPCL);
167 static void jz4740_mmc_clock_disable(struct jz4740_mmc_host *host)
170 unsigned int timeout = 1000;
172 writew(JZ_MMC_STRPCL_CLOCK_STOP, host->base + JZ_REG_MMC_STRPCL);
174 status = readl(host->base + JZ_REG_MMC_STATUS);
175 } while (status & JZ_MMC_STATUS_CLK_EN && --timeout);
178 static void jz4740_mmc_reset(struct jz4740_mmc_host *host)
181 unsigned int timeout = 1000;
183 writew(JZ_MMC_STRPCL_RESET, host->base + JZ_REG_MMC_STRPCL);
186 status = readl(host->base + JZ_REG_MMC_STATUS);
187 } while (status & JZ_MMC_STATUS_IS_RESETTING && --timeout);
190 static void jz4740_mmc_request_done(struct jz4740_mmc_host *host)
192 struct mmc_request *req;
197 mmc_request_done(host->mmc, req);
200 static unsigned int jz4740_mmc_poll_irq(struct jz4740_mmc_host *host,
203 unsigned int timeout = 0x800;
207 status = readw(host->base + JZ_REG_MMC_IREG);
208 } while (!(status & irq) && --timeout);
211 set_bit(0, &host->waiting);
212 mod_timer(&host->timeout_timer, jiffies + 5*HZ);
213 jz4740_mmc_set_irq_enabled(host, irq, true);
220 static void jz4740_mmc_transfer_check_state(struct jz4740_mmc_host *host,
221 struct mmc_data *data)
225 status = readl(host->base + JZ_REG_MMC_STATUS);
226 if (status & JZ_MMC_STATUS_WRITE_ERROR_MASK) {
227 if (status & (JZ_MMC_STATUS_TIMEOUT_WRITE)) {
228 host->req->cmd->error = -ETIMEDOUT;
229 data->error = -ETIMEDOUT;
231 host->req->cmd->error = -EIO;
234 } else if (status & JZ_MMC_STATUS_READ_ERROR_MASK) {
235 if (status & (JZ_MMC_STATUS_TIMEOUT_READ)) {
236 host->req->cmd->error = -ETIMEDOUT;
237 data->error = -ETIMEDOUT;
239 host->req->cmd->error = -EIO;
245 static bool jz4740_mmc_write_data(struct jz4740_mmc_host *host,
246 struct mmc_data *data)
248 struct sg_mapping_iter *miter = &host->miter;
249 void __iomem *fifo_addr = host->base + JZ_REG_MMC_TXFIFO;
254 while (sg_miter_next(miter)) {
256 i = miter->length / 4;
260 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
261 if (unlikely(timeout))
264 writel(buf[0], fifo_addr);
265 writel(buf[1], fifo_addr);
266 writel(buf[2], fifo_addr);
267 writel(buf[3], fifo_addr);
268 writel(buf[4], fifo_addr);
269 writel(buf[5], fifo_addr);
270 writel(buf[6], fifo_addr);
271 writel(buf[7], fifo_addr);
276 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
277 if (unlikely(timeout))
281 writel(*buf, fifo_addr);
286 data->bytes_xfered += miter->length;
288 sg_miter_stop(miter);
293 miter->consumed = (void *)buf - miter->addr;
294 data->bytes_xfered += miter->consumed;
295 sg_miter_stop(miter);
300 static bool jz4740_mmc_read_data(struct jz4740_mmc_host *host,
301 struct mmc_data *data)
303 struct sg_mapping_iter *miter = &host->miter;
304 void __iomem *fifo_addr = host->base + JZ_REG_MMC_RXFIFO;
309 unsigned int timeout;
311 while (sg_miter_next(miter)) {
317 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
318 if (unlikely(timeout))
321 buf[0] = readl(fifo_addr);
322 buf[1] = readl(fifo_addr);
323 buf[2] = readl(fifo_addr);
324 buf[3] = readl(fifo_addr);
325 buf[4] = readl(fifo_addr);
326 buf[5] = readl(fifo_addr);
327 buf[6] = readl(fifo_addr);
328 buf[7] = readl(fifo_addr);
335 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
336 if (unlikely(timeout))
340 *buf++ = readl(fifo_addr);
343 if (unlikely(i > 0)) {
344 d = readl(fifo_addr);
348 data->bytes_xfered += miter->length;
350 /* This can go away once MIPS implements
351 * flush_kernel_dcache_page */
352 flush_dcache_page(miter->page);
354 sg_miter_stop(miter);
356 /* For whatever reason there is sometime one word more in the fifo then
359 status = readl(host->base + JZ_REG_MMC_STATUS);
360 while (!(status & JZ_MMC_STATUS_DATA_FIFO_EMPTY) && --timeout) {
361 d = readl(fifo_addr);
362 status = readl(host->base + JZ_REG_MMC_STATUS);
368 miter->consumed = (void *)buf - miter->addr;
369 data->bytes_xfered += miter->consumed;
370 sg_miter_stop(miter);
375 static void jz4740_mmc_timeout(unsigned long data)
377 struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)data;
379 if (!test_and_clear_bit(0, &host->waiting))
382 jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, false);
384 host->req->cmd->error = -ETIMEDOUT;
385 jz4740_mmc_request_done(host);
388 static void jz4740_mmc_read_response(struct jz4740_mmc_host *host,
389 struct mmc_command *cmd)
393 void __iomem *fifo_addr = host->base + JZ_REG_MMC_RESP_FIFO;
395 if (cmd->flags & MMC_RSP_136) {
396 tmp = readw(fifo_addr);
397 for (i = 0; i < 4; ++i) {
398 cmd->resp[i] = tmp << 24;
399 tmp = readw(fifo_addr);
400 cmd->resp[i] |= tmp << 8;
401 tmp = readw(fifo_addr);
402 cmd->resp[i] |= tmp >> 8;
405 cmd->resp[0] = readw(fifo_addr) << 24;
406 cmd->resp[0] |= readw(fifo_addr) << 8;
407 cmd->resp[0] |= readw(fifo_addr) & 0xff;
411 static void jz4740_mmc_send_command(struct jz4740_mmc_host *host,
412 struct mmc_command *cmd)
414 uint32_t cmdat = host->cmdat;
416 host->cmdat &= ~JZ_MMC_CMDAT_INIT;
417 jz4740_mmc_clock_disable(host);
421 if (cmd->flags & MMC_RSP_BUSY)
422 cmdat |= JZ_MMC_CMDAT_BUSY;
424 switch (mmc_resp_type(cmd)) {
427 cmdat |= JZ_MMC_CMDAT_RSP_R1;
430 cmdat |= JZ_MMC_CMDAT_RSP_R2;
433 cmdat |= JZ_MMC_CMDAT_RSP_R3;
440 cmdat |= JZ_MMC_CMDAT_DATA_EN;
441 if (cmd->data->flags & MMC_DATA_WRITE)
442 cmdat |= JZ_MMC_CMDAT_WRITE;
443 if (cmd->data->flags & MMC_DATA_STREAM)
444 cmdat |= JZ_MMC_CMDAT_STREAM;
446 writew(cmd->data->blksz, host->base + JZ_REG_MMC_BLKLEN);
447 writew(cmd->data->blocks, host->base + JZ_REG_MMC_NOB);
450 writeb(cmd->opcode, host->base + JZ_REG_MMC_CMD);
451 writel(cmd->arg, host->base + JZ_REG_MMC_ARG);
452 writel(cmdat, host->base + JZ_REG_MMC_CMDAT);
454 jz4740_mmc_clock_enable(host, 1);
457 static void jz_mmc_prepare_data_transfer(struct jz4740_mmc_host *host)
459 struct mmc_command *cmd = host->req->cmd;
460 struct mmc_data *data = cmd->data;
463 if (data->flags & MMC_DATA_READ)
464 direction = SG_MITER_TO_SG;
466 direction = SG_MITER_FROM_SG;
468 sg_miter_start(&host->miter, data->sg, data->sg_len, direction);
472 static irqreturn_t jz_mmc_irq_worker(int irq, void *devid)
474 struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)devid;
475 struct mmc_command *cmd = host->req->cmd;
476 struct mmc_request *req = host->req;
477 bool timeout = false;
480 host->state = JZ4740_MMC_STATE_DONE;
482 switch (host->state) {
483 case JZ4740_MMC_STATE_READ_RESPONSE:
484 if (cmd->flags & MMC_RSP_PRESENT)
485 jz4740_mmc_read_response(host, cmd);
490 jz_mmc_prepare_data_transfer(host);
492 case JZ4740_MMC_STATE_TRANSFER_DATA:
493 if (cmd->data->flags & MMC_DATA_READ)
494 timeout = jz4740_mmc_read_data(host, cmd->data);
496 timeout = jz4740_mmc_write_data(host, cmd->data);
498 if (unlikely(timeout)) {
499 host->state = JZ4740_MMC_STATE_TRANSFER_DATA;
503 jz4740_mmc_transfer_check_state(host, cmd->data);
505 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_DATA_TRAN_DONE);
506 if (unlikely(timeout)) {
507 host->state = JZ4740_MMC_STATE_SEND_STOP;
510 writew(JZ_MMC_IRQ_DATA_TRAN_DONE, host->base + JZ_REG_MMC_IREG);
512 case JZ4740_MMC_STATE_SEND_STOP:
516 jz4740_mmc_send_command(host, req->stop);
518 timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_PRG_DONE);
520 host->state = JZ4740_MMC_STATE_DONE;
523 case JZ4740_MMC_STATE_DONE:
528 jz4740_mmc_request_done(host);
533 static irqreturn_t jz_mmc_irq(int irq, void *devid)
535 struct jz4740_mmc_host *host = devid;
536 struct mmc_command *cmd = host->cmd;
537 uint16_t irq_reg, status, tmp;
539 irq_reg = readw(host->base + JZ_REG_MMC_IREG);
542 irq_reg &= ~host->irq_mask;
544 tmp &= ~(JZ_MMC_IRQ_TXFIFO_WR_REQ | JZ_MMC_IRQ_RXFIFO_RD_REQ |
545 JZ_MMC_IRQ_PRG_DONE | JZ_MMC_IRQ_DATA_TRAN_DONE);
548 writew(tmp & ~irq_reg, host->base + JZ_REG_MMC_IREG);
550 if (irq_reg & JZ_MMC_IRQ_SDIO) {
551 writew(JZ_MMC_IRQ_SDIO, host->base + JZ_REG_MMC_IREG);
552 mmc_signal_sdio_irq(host->mmc);
553 irq_reg &= ~JZ_MMC_IRQ_SDIO;
556 if (host->req && cmd && irq_reg) {
557 if (test_and_clear_bit(0, &host->waiting)) {
558 del_timer(&host->timeout_timer);
560 status = readl(host->base + JZ_REG_MMC_STATUS);
562 if (status & JZ_MMC_STATUS_TIMEOUT_RES) {
563 cmd->error = -ETIMEDOUT;
564 } else if (status & JZ_MMC_STATUS_CRC_RES_ERR) {
566 } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
567 JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
569 cmd->data->error = -EIO;
573 jz4740_mmc_set_irq_enabled(host, irq_reg, false);
574 writew(irq_reg, host->base + JZ_REG_MMC_IREG);
576 return IRQ_WAKE_THREAD;
583 static int jz4740_mmc_set_clock_rate(struct jz4740_mmc_host *host, int rate)
588 jz4740_mmc_clock_disable(host);
589 clk_set_rate(host->clk, JZ_MMC_CLK_RATE);
591 real_rate = clk_get_rate(host->clk);
593 while (real_rate > rate && div < 7) {
598 writew(div, host->base + JZ_REG_MMC_CLKRT);
602 static void jz4740_mmc_request(struct mmc_host *mmc, struct mmc_request *req)
604 struct jz4740_mmc_host *host = mmc_priv(mmc);
608 writew(0xffff, host->base + JZ_REG_MMC_IREG);
610 writew(JZ_MMC_IRQ_END_CMD_RES, host->base + JZ_REG_MMC_IREG);
611 jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, true);
613 host->state = JZ4740_MMC_STATE_READ_RESPONSE;
614 set_bit(0, &host->waiting);
615 mod_timer(&host->timeout_timer, jiffies + 5*HZ);
616 jz4740_mmc_send_command(host, req->cmd);
619 static void jz4740_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
621 struct jz4740_mmc_host *host = mmc_priv(mmc);
623 jz4740_mmc_set_clock_rate(host, ios->clock);
625 switch (ios->power_mode) {
627 jz4740_mmc_reset(host);
628 if (gpio_is_valid(host->pdata->gpio_power))
629 gpio_set_value(host->pdata->gpio_power,
630 !host->pdata->power_active_low);
631 host->cmdat |= JZ_MMC_CMDAT_INIT;
632 clk_prepare_enable(host->clk);
637 if (gpio_is_valid(host->pdata->gpio_power))
638 gpio_set_value(host->pdata->gpio_power,
639 host->pdata->power_active_low);
640 clk_disable_unprepare(host->clk);
644 switch (ios->bus_width) {
645 case MMC_BUS_WIDTH_1:
646 host->cmdat &= ~JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
648 case MMC_BUS_WIDTH_4:
649 host->cmdat |= JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
656 static void jz4740_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
658 struct jz4740_mmc_host *host = mmc_priv(mmc);
659 jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_SDIO, enable);
662 static const struct mmc_host_ops jz4740_mmc_ops = {
663 .request = jz4740_mmc_request,
664 .set_ios = jz4740_mmc_set_ios,
665 .get_ro = mmc_gpio_get_ro,
666 .get_cd = mmc_gpio_get_cd,
667 .enable_sdio_irq = jz4740_mmc_enable_sdio_irq,
670 static const struct jz_gpio_bulk_request jz4740_mmc_pins[] = {
671 JZ_GPIO_BULK_PIN(MSC_CMD),
672 JZ_GPIO_BULK_PIN(MSC_CLK),
673 JZ_GPIO_BULK_PIN(MSC_DATA0),
674 JZ_GPIO_BULK_PIN(MSC_DATA1),
675 JZ_GPIO_BULK_PIN(MSC_DATA2),
676 JZ_GPIO_BULK_PIN(MSC_DATA3),
679 static int jz4740_mmc_request_gpio(struct device *dev, int gpio,
680 const char *name, bool output, int value)
684 if (!gpio_is_valid(gpio))
687 ret = gpio_request(gpio, name);
689 dev_err(dev, "Failed to request %s gpio: %d\n", name, ret);
694 gpio_direction_output(gpio, value);
696 gpio_direction_input(gpio);
701 static int jz4740_mmc_request_gpios(struct mmc_host *mmc,
702 struct platform_device *pdev)
704 struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
710 if (!pdata->card_detect_active_low)
711 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
712 if (!pdata->read_only_active_low)
713 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
715 if (gpio_is_valid(pdata->gpio_card_detect)) {
716 ret = mmc_gpio_request_cd(mmc, pdata->gpio_card_detect, 0);
721 if (gpio_is_valid(pdata->gpio_read_only)) {
722 ret = mmc_gpio_request_ro(mmc, pdata->gpio_read_only);
727 return jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_power,
728 "MMC read only", true, pdata->power_active_low);
731 static void jz4740_mmc_free_gpios(struct platform_device *pdev)
733 struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
738 if (gpio_is_valid(pdata->gpio_power))
739 gpio_free(pdata->gpio_power);
742 static inline size_t jz4740_mmc_num_pins(struct jz4740_mmc_host *host)
744 size_t num_pins = ARRAY_SIZE(jz4740_mmc_pins);
745 if (host->pdata && host->pdata->data_1bit)
751 static int jz4740_mmc_probe(struct platform_device* pdev)
754 struct mmc_host *mmc;
755 struct jz4740_mmc_host *host;
756 struct jz4740_mmc_platform_data *pdata;
757 struct resource *res;
759 pdata = pdev->dev.platform_data;
761 mmc = mmc_alloc_host(sizeof(struct jz4740_mmc_host), &pdev->dev);
763 dev_err(&pdev->dev, "Failed to alloc mmc host structure\n");
767 host = mmc_priv(mmc);
770 host->irq = platform_get_irq(pdev, 0);
773 dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
777 host->clk = devm_clk_get(&pdev->dev, "mmc");
778 if (IS_ERR(host->clk)) {
779 ret = PTR_ERR(host->clk);
780 dev_err(&pdev->dev, "Failed to get mmc clock\n");
784 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
785 host->base = devm_ioremap_resource(&pdev->dev, res);
786 if (IS_ERR(host->base)) {
787 ret = PTR_ERR(host->base);
791 ret = jz_gpio_bulk_request(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
793 dev_err(&pdev->dev, "Failed to request mmc pins: %d\n", ret);
797 ret = jz4740_mmc_request_gpios(mmc, pdev);
799 goto err_gpio_bulk_free;
801 mmc->ops = &jz4740_mmc_ops;
802 mmc->f_min = JZ_MMC_CLK_RATE / 128;
803 mmc->f_max = JZ_MMC_CLK_RATE;
804 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
805 mmc->caps = (pdata && pdata->data_1bit) ? 0 : MMC_CAP_4_BIT_DATA;
806 mmc->caps |= MMC_CAP_SDIO_IRQ;
808 mmc->max_blk_size = (1 << 10) - 1;
809 mmc->max_blk_count = (1 << 15) - 1;
810 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
813 mmc->max_seg_size = mmc->max_req_size;
817 spin_lock_init(&host->lock);
818 host->irq_mask = 0xffff;
820 ret = request_threaded_irq(host->irq, jz_mmc_irq, jz_mmc_irq_worker, 0,
821 dev_name(&pdev->dev), host);
823 dev_err(&pdev->dev, "Failed to request irq: %d\n", ret);
827 jz4740_mmc_reset(host);
828 jz4740_mmc_clock_disable(host);
829 setup_timer(&host->timeout_timer, jz4740_mmc_timeout,
830 (unsigned long)host);
831 /* It is not important when it times out, it just needs to timeout. */
832 set_timer_slack(&host->timeout_timer, HZ);
834 platform_set_drvdata(pdev, host);
835 ret = mmc_add_host(mmc);
838 dev_err(&pdev->dev, "Failed to add mmc host: %d\n", ret);
841 dev_info(&pdev->dev, "JZ SD/MMC card driver registered\n");
846 free_irq(host->irq, host);
848 jz4740_mmc_free_gpios(pdev);
850 jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
857 static int jz4740_mmc_remove(struct platform_device *pdev)
859 struct jz4740_mmc_host *host = platform_get_drvdata(pdev);
861 del_timer_sync(&host->timeout_timer);
862 jz4740_mmc_set_irq_enabled(host, 0xff, false);
863 jz4740_mmc_reset(host);
865 mmc_remove_host(host->mmc);
867 free_irq(host->irq, host);
869 jz4740_mmc_free_gpios(pdev);
870 jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
872 mmc_free_host(host->mmc);
877 #ifdef CONFIG_PM_SLEEP
879 static int jz4740_mmc_suspend(struct device *dev)
881 struct jz4740_mmc_host *host = dev_get_drvdata(dev);
883 mmc_suspend_host(host->mmc);
885 jz_gpio_bulk_suspend(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
890 static int jz4740_mmc_resume(struct device *dev)
892 struct jz4740_mmc_host *host = dev_get_drvdata(dev);
894 jz_gpio_bulk_resume(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
896 mmc_resume_host(host->mmc);
901 static SIMPLE_DEV_PM_OPS(jz4740_mmc_pm_ops, jz4740_mmc_suspend,
903 #define JZ4740_MMC_PM_OPS (&jz4740_mmc_pm_ops)
905 #define JZ4740_MMC_PM_OPS NULL
908 static struct platform_driver jz4740_mmc_driver = {
909 .probe = jz4740_mmc_probe,
910 .remove = jz4740_mmc_remove,
912 .name = "jz4740-mmc",
913 .owner = THIS_MODULE,
914 .pm = JZ4740_MMC_PM_OPS,
918 module_platform_driver(jz4740_mmc_driver);
920 MODULE_DESCRIPTION("JZ4740 SD/MMC controller driver");
921 MODULE_LICENSE("GPL");