2 * Copyright 2015 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/module.h>
27 #include "amdgpu_ih.h"
28 #include "amdgpu_gfx.h"
29 #include "amdgpu_ucode.h"
30 #include "clearstate_si.h"
31 #include "bif/bif_3_0_d.h"
32 #include "bif/bif_3_0_sh_mask.h"
33 #include "oss/oss_1_0_d.h"
34 #include "oss/oss_1_0_sh_mask.h"
35 #include "gca/gfx_6_0_d.h"
36 #include "gca/gfx_6_0_sh_mask.h"
37 #include "gmc/gmc_6_0_d.h"
38 #include "gmc/gmc_6_0_sh_mask.h"
39 #include "dce/dce_6_0_d.h"
40 #include "dce/dce_6_0_sh_mask.h"
41 #include "gca/gfx_7_2_enum.h"
45 static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
46 static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
47 static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
49 MODULE_FIRMWARE("amdgpu/tahiti_pfp.bin");
50 MODULE_FIRMWARE("amdgpu/tahiti_me.bin");
51 MODULE_FIRMWARE("amdgpu/tahiti_ce.bin");
52 MODULE_FIRMWARE("amdgpu/tahiti_rlc.bin");
54 MODULE_FIRMWARE("amdgpu/pitcairn_pfp.bin");
55 MODULE_FIRMWARE("amdgpu/pitcairn_me.bin");
56 MODULE_FIRMWARE("amdgpu/pitcairn_ce.bin");
57 MODULE_FIRMWARE("amdgpu/pitcairn_rlc.bin");
59 MODULE_FIRMWARE("amdgpu/verde_pfp.bin");
60 MODULE_FIRMWARE("amdgpu/verde_me.bin");
61 MODULE_FIRMWARE("amdgpu/verde_ce.bin");
62 MODULE_FIRMWARE("amdgpu/verde_rlc.bin");
64 MODULE_FIRMWARE("amdgpu/oland_pfp.bin");
65 MODULE_FIRMWARE("amdgpu/oland_me.bin");
66 MODULE_FIRMWARE("amdgpu/oland_ce.bin");
67 MODULE_FIRMWARE("amdgpu/oland_rlc.bin");
69 MODULE_FIRMWARE("amdgpu/hainan_pfp.bin");
70 MODULE_FIRMWARE("amdgpu/hainan_me.bin");
71 MODULE_FIRMWARE("amdgpu/hainan_ce.bin");
72 MODULE_FIRMWARE("amdgpu/hainan_rlc.bin");
74 static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
75 static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
76 //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
77 static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
79 #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
80 #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
81 #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
82 #define MICRO_TILE_MODE(x) ((x) << 0)
83 #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
84 #define BANK_WIDTH(x) ((x) << 14)
85 #define BANK_HEIGHT(x) ((x) << 16)
86 #define MACRO_TILE_ASPECT(x) ((x) << 18)
87 #define NUM_BANKS(x) ((x) << 20)
89 static const u32 verde_rlc_save_restore_register_list[] =
91 (0x8000 << 16) | (0x98f4 >> 2),
93 (0x8040 << 16) | (0x98f4 >> 2),
95 (0x8000 << 16) | (0xe80 >> 2),
97 (0x8040 << 16) | (0xe80 >> 2),
99 (0x8000 << 16) | (0x89bc >> 2),
101 (0x8040 << 16) | (0x89bc >> 2),
103 (0x8000 << 16) | (0x8c1c >> 2),
105 (0x8040 << 16) | (0x8c1c >> 2),
107 (0x9c00 << 16) | (0x98f0 >> 2),
109 (0x9c00 << 16) | (0xe7c >> 2),
111 (0x8000 << 16) | (0x9148 >> 2),
113 (0x8040 << 16) | (0x9148 >> 2),
115 (0x9c00 << 16) | (0x9150 >> 2),
117 (0x9c00 << 16) | (0x897c >> 2),
119 (0x9c00 << 16) | (0x8d8c >> 2),
121 (0x9c00 << 16) | (0xac54 >> 2),
124 (0x9c00 << 16) | (0x98f8 >> 2),
126 (0x9c00 << 16) | (0x9910 >> 2),
128 (0x9c00 << 16) | (0x9914 >> 2),
130 (0x9c00 << 16) | (0x9918 >> 2),
132 (0x9c00 << 16) | (0x991c >> 2),
134 (0x9c00 << 16) | (0x9920 >> 2),
136 (0x9c00 << 16) | (0x9924 >> 2),
138 (0x9c00 << 16) | (0x9928 >> 2),
140 (0x9c00 << 16) | (0x992c >> 2),
142 (0x9c00 << 16) | (0x9930 >> 2),
144 (0x9c00 << 16) | (0x9934 >> 2),
146 (0x9c00 << 16) | (0x9938 >> 2),
148 (0x9c00 << 16) | (0x993c >> 2),
150 (0x9c00 << 16) | (0x9940 >> 2),
152 (0x9c00 << 16) | (0x9944 >> 2),
154 (0x9c00 << 16) | (0x9948 >> 2),
156 (0x9c00 << 16) | (0x994c >> 2),
158 (0x9c00 << 16) | (0x9950 >> 2),
160 (0x9c00 << 16) | (0x9954 >> 2),
162 (0x9c00 << 16) | (0x9958 >> 2),
164 (0x9c00 << 16) | (0x995c >> 2),
166 (0x9c00 << 16) | (0x9960 >> 2),
168 (0x9c00 << 16) | (0x9964 >> 2),
170 (0x9c00 << 16) | (0x9968 >> 2),
172 (0x9c00 << 16) | (0x996c >> 2),
174 (0x9c00 << 16) | (0x9970 >> 2),
176 (0x9c00 << 16) | (0x9974 >> 2),
178 (0x9c00 << 16) | (0x9978 >> 2),
180 (0x9c00 << 16) | (0x997c >> 2),
182 (0x9c00 << 16) | (0x9980 >> 2),
184 (0x9c00 << 16) | (0x9984 >> 2),
186 (0x9c00 << 16) | (0x9988 >> 2),
188 (0x9c00 << 16) | (0x998c >> 2),
190 (0x9c00 << 16) | (0x8c00 >> 2),
192 (0x9c00 << 16) | (0x8c14 >> 2),
194 (0x9c00 << 16) | (0x8c04 >> 2),
196 (0x9c00 << 16) | (0x8c08 >> 2),
198 (0x8000 << 16) | (0x9b7c >> 2),
200 (0x8040 << 16) | (0x9b7c >> 2),
202 (0x8000 << 16) | (0xe84 >> 2),
204 (0x8040 << 16) | (0xe84 >> 2),
206 (0x8000 << 16) | (0x89c0 >> 2),
208 (0x8040 << 16) | (0x89c0 >> 2),
210 (0x8000 << 16) | (0x914c >> 2),
212 (0x8040 << 16) | (0x914c >> 2),
214 (0x8000 << 16) | (0x8c20 >> 2),
216 (0x8040 << 16) | (0x8c20 >> 2),
218 (0x8000 << 16) | (0x9354 >> 2),
220 (0x8040 << 16) | (0x9354 >> 2),
222 (0x9c00 << 16) | (0x9060 >> 2),
224 (0x9c00 << 16) | (0x9364 >> 2),
226 (0x9c00 << 16) | (0x9100 >> 2),
228 (0x9c00 << 16) | (0x913c >> 2),
230 (0x8000 << 16) | (0x90e0 >> 2),
232 (0x8000 << 16) | (0x90e4 >> 2),
234 (0x8000 << 16) | (0x90e8 >> 2),
236 (0x8040 << 16) | (0x90e0 >> 2),
238 (0x8040 << 16) | (0x90e4 >> 2),
240 (0x8040 << 16) | (0x90e8 >> 2),
242 (0x9c00 << 16) | (0x8bcc >> 2),
244 (0x9c00 << 16) | (0x8b24 >> 2),
246 (0x9c00 << 16) | (0x88c4 >> 2),
248 (0x9c00 << 16) | (0x8e50 >> 2),
250 (0x9c00 << 16) | (0x8c0c >> 2),
252 (0x9c00 << 16) | (0x8e58 >> 2),
254 (0x9c00 << 16) | (0x8e5c >> 2),
256 (0x9c00 << 16) | (0x9508 >> 2),
258 (0x9c00 << 16) | (0x950c >> 2),
260 (0x9c00 << 16) | (0x9494 >> 2),
262 (0x9c00 << 16) | (0xac0c >> 2),
264 (0x9c00 << 16) | (0xac10 >> 2),
266 (0x9c00 << 16) | (0xac14 >> 2),
268 (0x9c00 << 16) | (0xae00 >> 2),
270 (0x9c00 << 16) | (0xac08 >> 2),
272 (0x9c00 << 16) | (0x88d4 >> 2),
274 (0x9c00 << 16) | (0x88c8 >> 2),
276 (0x9c00 << 16) | (0x88cc >> 2),
278 (0x9c00 << 16) | (0x89b0 >> 2),
280 (0x9c00 << 16) | (0x8b10 >> 2),
282 (0x9c00 << 16) | (0x8a14 >> 2),
284 (0x9c00 << 16) | (0x9830 >> 2),
286 (0x9c00 << 16) | (0x9834 >> 2),
288 (0x9c00 << 16) | (0x9838 >> 2),
290 (0x9c00 << 16) | (0x9a10 >> 2),
292 (0x8000 << 16) | (0x9870 >> 2),
294 (0x8000 << 16) | (0x9874 >> 2),
296 (0x8001 << 16) | (0x9870 >> 2),
298 (0x8001 << 16) | (0x9874 >> 2),
300 (0x8040 << 16) | (0x9870 >> 2),
302 (0x8040 << 16) | (0x9874 >> 2),
304 (0x8041 << 16) | (0x9870 >> 2),
306 (0x8041 << 16) | (0x9874 >> 2),
311 static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
313 const char *chip_name;
315 const struct gfx_firmware_header_v1_0 *cp_hdr;
316 const struct rlc_firmware_header_v1_0 *rlc_hdr;
320 switch (adev->asic_type) {
322 chip_name = "tahiti";
325 chip_name = "pitcairn";
334 chip_name = "hainan";
339 err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw,
340 "amdgpu/%s_pfp.bin", chip_name);
343 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
344 adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
345 adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
347 err = amdgpu_ucode_request(adev, &adev->gfx.me_fw,
348 "amdgpu/%s_me.bin", chip_name);
351 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
352 adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
353 adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
355 err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw,
356 "amdgpu/%s_ce.bin", chip_name);
359 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
360 adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
361 adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
363 err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw,
364 "amdgpu/%s_rlc.bin", chip_name);
367 rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
368 adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
369 adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
373 pr_err("gfx6: Failed to load firmware %s gfx firmware\n", chip_name);
374 amdgpu_ucode_release(&adev->gfx.pfp_fw);
375 amdgpu_ucode_release(&adev->gfx.me_fw);
376 amdgpu_ucode_release(&adev->gfx.ce_fw);
377 amdgpu_ucode_release(&adev->gfx.rlc_fw);
382 static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
384 const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
385 u32 reg_offset, split_equal_to_row_size, *tilemode;
387 memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
388 tilemode = adev->gfx.config.tile_mode_array;
390 switch (adev->gfx.config.mem_row_size_in_kb) {
392 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
396 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
399 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
403 if (adev->asic_type == CHIP_VERDE) {
404 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
405 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
406 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
407 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
408 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
409 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
410 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
411 NUM_BANKS(ADDR_SURF_16_BANK);
412 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
413 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
414 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
415 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
416 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
417 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
418 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
419 NUM_BANKS(ADDR_SURF_16_BANK);
420 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
421 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
422 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
423 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
424 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
425 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
426 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
427 NUM_BANKS(ADDR_SURF_16_BANK);
428 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
429 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
430 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
431 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
432 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
433 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
434 NUM_BANKS(ADDR_SURF_8_BANK) |
435 TILE_SPLIT(split_equal_to_row_size);
436 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
437 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
438 PIPE_CONFIG(ADDR_SURF_P4_8x16);
439 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
440 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
441 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
442 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
443 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
444 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
445 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
446 NUM_BANKS(ADDR_SURF_4_BANK);
447 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
448 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
449 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
450 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
451 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
452 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
453 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
454 NUM_BANKS(ADDR_SURF_4_BANK);
455 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
456 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
457 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
458 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
459 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
460 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
461 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
462 NUM_BANKS(ADDR_SURF_2_BANK);
463 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
464 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
465 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
466 PIPE_CONFIG(ADDR_SURF_P4_8x16);
467 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
468 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
469 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
470 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
471 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
472 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
473 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
474 NUM_BANKS(ADDR_SURF_16_BANK);
475 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
476 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
477 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
478 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
479 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
480 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
481 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
482 NUM_BANKS(ADDR_SURF_16_BANK);
483 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
484 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
485 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
486 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
487 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
488 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
489 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
490 NUM_BANKS(ADDR_SURF_16_BANK);
491 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
492 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
493 PIPE_CONFIG(ADDR_SURF_P4_8x16);
494 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
495 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
496 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
497 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
498 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
499 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
500 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
501 NUM_BANKS(ADDR_SURF_16_BANK);
502 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
503 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
504 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
505 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
506 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
507 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
508 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
509 NUM_BANKS(ADDR_SURF_16_BANK);
510 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
511 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
512 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
513 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
514 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
515 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
516 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
517 NUM_BANKS(ADDR_SURF_16_BANK);
518 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
519 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
520 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
521 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
522 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
523 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
524 NUM_BANKS(ADDR_SURF_16_BANK) |
525 TILE_SPLIT(split_equal_to_row_size);
526 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
527 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
528 PIPE_CONFIG(ADDR_SURF_P4_8x16);
529 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
530 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
531 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
532 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
533 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
534 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
535 NUM_BANKS(ADDR_SURF_16_BANK) |
536 TILE_SPLIT(split_equal_to_row_size);
537 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
538 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
539 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
540 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
541 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
542 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
543 NUM_BANKS(ADDR_SURF_16_BANK) |
544 TILE_SPLIT(split_equal_to_row_size);
545 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
546 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
547 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
548 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
549 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
550 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
551 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
552 NUM_BANKS(ADDR_SURF_8_BANK);
553 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
554 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
555 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
556 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
557 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
558 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
559 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
560 NUM_BANKS(ADDR_SURF_8_BANK);
561 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
562 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
563 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
564 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
565 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
566 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
567 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
568 NUM_BANKS(ADDR_SURF_4_BANK);
569 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
570 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
571 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
572 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
573 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
574 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
575 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
576 NUM_BANKS(ADDR_SURF_4_BANK);
577 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
578 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
579 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
580 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
581 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
582 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
583 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
584 NUM_BANKS(ADDR_SURF_2_BANK);
585 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
586 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
587 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
588 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
589 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
590 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
591 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
592 NUM_BANKS(ADDR_SURF_2_BANK);
593 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
594 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
595 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
596 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
597 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
598 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
599 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
600 NUM_BANKS(ADDR_SURF_2_BANK);
601 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
602 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
603 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
604 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
605 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
606 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
607 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
608 NUM_BANKS(ADDR_SURF_2_BANK);
609 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
610 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
611 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
612 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
613 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
614 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
615 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
616 NUM_BANKS(ADDR_SURF_2_BANK);
617 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
618 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
619 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
620 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
621 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
622 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
623 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
624 NUM_BANKS(ADDR_SURF_2_BANK);
625 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
626 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
627 } else if (adev->asic_type == CHIP_OLAND) {
628 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
629 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
630 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
631 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
632 NUM_BANKS(ADDR_SURF_16_BANK) |
633 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
634 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
635 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
636 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
637 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
638 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
639 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
640 NUM_BANKS(ADDR_SURF_16_BANK) |
641 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
642 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
643 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
644 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
645 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
646 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
647 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
648 NUM_BANKS(ADDR_SURF_16_BANK) |
649 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
650 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
651 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
652 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
653 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
654 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
655 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
656 NUM_BANKS(ADDR_SURF_16_BANK) |
657 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
658 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
659 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
660 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
661 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
662 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
663 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
664 NUM_BANKS(ADDR_SURF_16_BANK) |
665 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
666 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
667 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
668 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
669 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
670 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
671 TILE_SPLIT(split_equal_to_row_size) |
672 NUM_BANKS(ADDR_SURF_16_BANK) |
673 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
674 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
675 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
676 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
677 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
678 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
679 TILE_SPLIT(split_equal_to_row_size) |
680 NUM_BANKS(ADDR_SURF_16_BANK) |
681 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
682 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
683 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
684 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
685 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
686 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
687 TILE_SPLIT(split_equal_to_row_size) |
688 NUM_BANKS(ADDR_SURF_16_BANK) |
689 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
690 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
691 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
692 tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
693 ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
694 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
695 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
696 NUM_BANKS(ADDR_SURF_16_BANK) |
697 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
698 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
699 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
700 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
701 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
702 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
703 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
704 NUM_BANKS(ADDR_SURF_16_BANK) |
705 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
706 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
707 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
708 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
709 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
710 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
711 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
712 NUM_BANKS(ADDR_SURF_16_BANK) |
713 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
714 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
715 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
716 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
717 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
718 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
719 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
720 NUM_BANKS(ADDR_SURF_16_BANK) |
721 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
722 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
723 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
724 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
725 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
726 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
727 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
728 NUM_BANKS(ADDR_SURF_16_BANK) |
729 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
730 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
731 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
732 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
733 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
734 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
735 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
736 NUM_BANKS(ADDR_SURF_16_BANK) |
737 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
738 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
739 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
740 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
741 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
742 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
743 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
744 NUM_BANKS(ADDR_SURF_16_BANK) |
745 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
746 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
747 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
748 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
749 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
750 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
751 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
752 NUM_BANKS(ADDR_SURF_16_BANK) |
753 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
754 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
755 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
756 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
757 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
758 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
759 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
760 NUM_BANKS(ADDR_SURF_16_BANK) |
761 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
762 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
763 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
764 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
765 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
766 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
767 TILE_SPLIT(split_equal_to_row_size) |
768 NUM_BANKS(ADDR_SURF_16_BANK) |
769 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
770 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
771 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
772 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
773 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
774 PIPE_CONFIG(ADDR_SURF_P4_8x16);
775 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
776 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
777 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
778 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
779 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
780 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
781 NUM_BANKS(ADDR_SURF_16_BANK) |
782 TILE_SPLIT(split_equal_to_row_size);
783 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
784 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
785 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
786 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
787 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
788 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
789 NUM_BANKS(ADDR_SURF_16_BANK) |
790 TILE_SPLIT(split_equal_to_row_size);
791 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
792 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
793 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
794 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
795 NUM_BANKS(ADDR_SURF_16_BANK) |
796 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
797 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
798 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
799 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
800 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
801 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
802 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
803 NUM_BANKS(ADDR_SURF_16_BANK) |
804 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
805 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
806 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
807 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
808 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
809 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
810 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
811 NUM_BANKS(ADDR_SURF_16_BANK) |
812 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
813 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
814 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
815 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
816 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
817 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
818 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
819 NUM_BANKS(ADDR_SURF_16_BANK) |
820 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
821 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
822 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
823 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
824 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
825 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
826 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
827 NUM_BANKS(ADDR_SURF_8_BANK) |
828 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
829 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
830 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
831 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
832 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
833 } else if (adev->asic_type == CHIP_HAINAN) {
834 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
835 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
836 PIPE_CONFIG(ADDR_SURF_P2) |
837 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
838 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
839 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
840 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
841 NUM_BANKS(ADDR_SURF_16_BANK);
842 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
843 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
844 PIPE_CONFIG(ADDR_SURF_P2) |
845 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
846 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
847 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
848 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
849 NUM_BANKS(ADDR_SURF_16_BANK);
850 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
851 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
852 PIPE_CONFIG(ADDR_SURF_P2) |
853 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
854 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
855 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
856 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
857 NUM_BANKS(ADDR_SURF_16_BANK);
858 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
859 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
860 PIPE_CONFIG(ADDR_SURF_P2) |
861 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
862 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
863 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
864 NUM_BANKS(ADDR_SURF_8_BANK) |
865 TILE_SPLIT(split_equal_to_row_size);
866 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
867 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
868 PIPE_CONFIG(ADDR_SURF_P2);
869 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
870 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
871 PIPE_CONFIG(ADDR_SURF_P2) |
872 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
873 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
874 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
875 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
876 NUM_BANKS(ADDR_SURF_8_BANK);
877 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
878 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
879 PIPE_CONFIG(ADDR_SURF_P2) |
880 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
881 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
882 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
883 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
884 NUM_BANKS(ADDR_SURF_8_BANK);
885 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
886 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
887 PIPE_CONFIG(ADDR_SURF_P2) |
888 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
889 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
890 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
891 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
892 NUM_BANKS(ADDR_SURF_4_BANK);
893 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
894 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
895 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
896 PIPE_CONFIG(ADDR_SURF_P2);
897 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
898 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
899 PIPE_CONFIG(ADDR_SURF_P2) |
900 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
901 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
902 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
903 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
904 NUM_BANKS(ADDR_SURF_16_BANK);
905 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
906 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
907 PIPE_CONFIG(ADDR_SURF_P2) |
908 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
909 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
910 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
911 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
912 NUM_BANKS(ADDR_SURF_16_BANK);
913 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
914 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
915 PIPE_CONFIG(ADDR_SURF_P2) |
916 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
917 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
918 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
919 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
920 NUM_BANKS(ADDR_SURF_16_BANK);
921 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
922 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
923 PIPE_CONFIG(ADDR_SURF_P2);
924 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
925 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
926 PIPE_CONFIG(ADDR_SURF_P2) |
927 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
928 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
929 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
930 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
931 NUM_BANKS(ADDR_SURF_16_BANK);
932 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
933 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
934 PIPE_CONFIG(ADDR_SURF_P2) |
935 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
936 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
937 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
938 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
939 NUM_BANKS(ADDR_SURF_16_BANK);
940 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
941 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
942 PIPE_CONFIG(ADDR_SURF_P2) |
943 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
944 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
945 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
946 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
947 NUM_BANKS(ADDR_SURF_16_BANK);
948 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
949 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
950 PIPE_CONFIG(ADDR_SURF_P2) |
951 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
952 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
953 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
954 NUM_BANKS(ADDR_SURF_16_BANK) |
955 TILE_SPLIT(split_equal_to_row_size);
956 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
957 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
958 PIPE_CONFIG(ADDR_SURF_P2);
959 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
960 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
961 PIPE_CONFIG(ADDR_SURF_P2) |
962 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
963 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
964 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
965 NUM_BANKS(ADDR_SURF_16_BANK) |
966 TILE_SPLIT(split_equal_to_row_size);
967 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
968 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
969 PIPE_CONFIG(ADDR_SURF_P2) |
970 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
971 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
972 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
973 NUM_BANKS(ADDR_SURF_16_BANK) |
974 TILE_SPLIT(split_equal_to_row_size);
975 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
976 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
977 PIPE_CONFIG(ADDR_SURF_P2) |
978 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
979 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
980 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
981 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
982 NUM_BANKS(ADDR_SURF_8_BANK);
983 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
984 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
985 PIPE_CONFIG(ADDR_SURF_P2) |
986 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
987 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
988 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
989 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
990 NUM_BANKS(ADDR_SURF_8_BANK);
991 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
992 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
993 PIPE_CONFIG(ADDR_SURF_P2) |
994 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
995 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
996 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
997 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
998 NUM_BANKS(ADDR_SURF_8_BANK);
999 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1000 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1001 PIPE_CONFIG(ADDR_SURF_P2) |
1002 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1003 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1004 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1005 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1006 NUM_BANKS(ADDR_SURF_8_BANK);
1007 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1008 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1009 PIPE_CONFIG(ADDR_SURF_P2) |
1010 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1011 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1012 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1013 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1014 NUM_BANKS(ADDR_SURF_4_BANK);
1015 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1016 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1017 PIPE_CONFIG(ADDR_SURF_P2) |
1018 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1019 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1020 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1021 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1022 NUM_BANKS(ADDR_SURF_4_BANK);
1023 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1024 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1025 PIPE_CONFIG(ADDR_SURF_P2) |
1026 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1027 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1028 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1029 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1030 NUM_BANKS(ADDR_SURF_4_BANK);
1031 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1032 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1033 PIPE_CONFIG(ADDR_SURF_P2) |
1034 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1035 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1036 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1037 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1038 NUM_BANKS(ADDR_SURF_4_BANK);
1039 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1040 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1041 PIPE_CONFIG(ADDR_SURF_P2) |
1042 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1043 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1044 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1045 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1046 NUM_BANKS(ADDR_SURF_4_BANK);
1047 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1048 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1049 PIPE_CONFIG(ADDR_SURF_P2) |
1050 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1051 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1052 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1053 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1054 NUM_BANKS(ADDR_SURF_4_BANK);
1055 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1056 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1057 } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
1058 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1059 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1060 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1061 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1062 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1063 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1064 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1065 NUM_BANKS(ADDR_SURF_16_BANK);
1066 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1067 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1068 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1069 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1070 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1071 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1072 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1073 NUM_BANKS(ADDR_SURF_16_BANK);
1074 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1075 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1076 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1077 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1078 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1079 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1080 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1081 NUM_BANKS(ADDR_SURF_16_BANK);
1082 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1083 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1084 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1085 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1086 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1087 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1088 NUM_BANKS(ADDR_SURF_4_BANK) |
1089 TILE_SPLIT(split_equal_to_row_size);
1090 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1091 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1092 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1093 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1094 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1095 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1096 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1097 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1098 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1099 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1100 NUM_BANKS(ADDR_SURF_2_BANK);
1101 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1102 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1103 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1104 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1105 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1106 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1107 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1108 NUM_BANKS(ADDR_SURF_2_BANK);
1109 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1110 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1111 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1112 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1113 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1114 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1115 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1116 NUM_BANKS(ADDR_SURF_2_BANK);
1117 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1118 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1119 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1120 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1121 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1122 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1123 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1124 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1125 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1126 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1127 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1128 NUM_BANKS(ADDR_SURF_16_BANK);
1129 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1130 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1131 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1132 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1133 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1134 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1135 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1136 NUM_BANKS(ADDR_SURF_16_BANK);
1137 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1138 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1139 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1140 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1141 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1142 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1143 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1144 NUM_BANKS(ADDR_SURF_16_BANK);
1145 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1146 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1147 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1148 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1149 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1150 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1151 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1152 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1153 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1154 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1155 NUM_BANKS(ADDR_SURF_16_BANK);
1156 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1157 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1158 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1159 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1160 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1161 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1162 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1163 NUM_BANKS(ADDR_SURF_16_BANK);
1164 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1165 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1166 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1167 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1168 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1169 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1170 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1171 NUM_BANKS(ADDR_SURF_16_BANK);
1172 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1173 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1174 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1175 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1176 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1177 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1178 NUM_BANKS(ADDR_SURF_16_BANK) |
1179 TILE_SPLIT(split_equal_to_row_size);
1180 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1181 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1182 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1183 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1184 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1185 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1186 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1187 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1188 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1189 NUM_BANKS(ADDR_SURF_16_BANK) |
1190 TILE_SPLIT(split_equal_to_row_size);
1191 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1192 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1193 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1194 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1195 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1196 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1197 NUM_BANKS(ADDR_SURF_16_BANK) |
1198 TILE_SPLIT(split_equal_to_row_size);
1199 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1200 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1201 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1202 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1203 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1204 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1205 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1206 NUM_BANKS(ADDR_SURF_4_BANK);
1207 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1208 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1209 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1210 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1211 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1212 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1213 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1214 NUM_BANKS(ADDR_SURF_4_BANK);
1215 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1216 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1217 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1218 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1219 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1220 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1221 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1222 NUM_BANKS(ADDR_SURF_2_BANK);
1223 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1224 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1225 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1226 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1227 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1228 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1229 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1230 NUM_BANKS(ADDR_SURF_2_BANK);
1231 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1232 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1233 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1234 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1235 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1236 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1237 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1238 NUM_BANKS(ADDR_SURF_2_BANK);
1239 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1240 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1241 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1242 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1243 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1244 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1245 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1246 NUM_BANKS(ADDR_SURF_2_BANK);
1247 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1248 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1249 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1250 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1251 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1252 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1253 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1254 NUM_BANKS(ADDR_SURF_2_BANK);
1255 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1256 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1257 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1258 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1259 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1260 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1261 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1262 NUM_BANKS(ADDR_SURF_2_BANK);
1263 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1264 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1265 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1266 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1267 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1268 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1269 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1270 NUM_BANKS(ADDR_SURF_2_BANK);
1271 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1272 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1273 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1274 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1275 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1276 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1277 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1278 NUM_BANKS(ADDR_SURF_2_BANK);
1279 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1280 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1282 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1286 static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1287 u32 sh_num, u32 instance, int xcc_id)
1291 if (instance == 0xffffffff)
1292 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1294 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1296 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1297 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1298 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1299 else if (se_num == 0xffffffff)
1300 data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1301 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1302 else if (sh_num == 0xffffffff)
1303 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1304 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1306 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1307 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1308 WREG32(mmGRBM_GFX_INDEX, data);
1311 static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1315 data = RREG32(mmCC_RB_BACKEND_DISABLE) |
1316 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1318 data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
1320 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
1321 adev->gfx.config.max_sh_per_se);
1323 return ~data & mask;
1326 static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
1328 switch (adev->asic_type) {
1332 (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
1333 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1334 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1335 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
1336 (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
1337 (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
1338 (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
1342 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1343 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1344 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
1347 *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
1353 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1358 static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
1359 u32 raster_config, unsigned rb_mask,
1362 unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
1363 unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
1364 unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
1365 unsigned rb_per_se = num_rb / num_se;
1366 unsigned se_mask[4];
1369 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1370 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1371 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1372 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1374 WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
1375 WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
1376 WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
1378 for (se = 0; se < num_se; se++) {
1379 unsigned raster_config_se = raster_config;
1380 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1381 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1382 int idx = (se / 2) * 2;
1384 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1385 raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
1388 raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1390 raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1393 pkr0_mask &= rb_mask;
1394 pkr1_mask &= rb_mask;
1395 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1396 raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
1399 raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1401 raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1404 if (rb_per_se >= 2) {
1405 unsigned rb0_mask = 1 << (se * rb_per_se);
1406 unsigned rb1_mask = rb0_mask << 1;
1408 rb0_mask &= rb_mask;
1409 rb1_mask &= rb_mask;
1410 if (!rb0_mask || !rb1_mask) {
1411 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
1415 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1418 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1421 if (rb_per_se > 2) {
1422 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1423 rb1_mask = rb0_mask << 1;
1424 rb0_mask &= rb_mask;
1425 rb1_mask &= rb_mask;
1426 if (!rb0_mask || !rb1_mask) {
1427 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
1431 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1434 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1439 /* GRBM_GFX_INDEX has a different offset on SI */
1440 gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff, 0);
1441 WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
1444 /* GRBM_GFX_INDEX has a different offset on SI */
1445 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1448 static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
1452 u32 raster_config = 0;
1454 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1455 adev->gfx.config.max_sh_per_se;
1456 unsigned num_rb_pipes;
1458 mutex_lock(&adev->grbm_idx_mutex);
1459 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1460 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1461 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1462 data = gfx_v6_0_get_rb_active_bitmap(adev);
1463 active_rbs |= data <<
1464 ((i * adev->gfx.config.max_sh_per_se + j) *
1465 rb_bitmap_width_per_sh);
1468 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1470 adev->gfx.config.backend_enable_mask = active_rbs;
1471 adev->gfx.config.num_rbs = hweight32(active_rbs);
1473 num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
1474 adev->gfx.config.max_shader_engines, 16);
1476 gfx_v6_0_raster_config(adev, &raster_config);
1478 if (!adev->gfx.config.backend_enable_mask ||
1479 adev->gfx.config.num_rbs >= num_rb_pipes)
1480 WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
1482 gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
1483 adev->gfx.config.backend_enable_mask,
1486 /* cache the values for userspace */
1487 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1488 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1489 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1490 adev->gfx.config.rb_config[i][j].rb_backend_disable =
1491 RREG32(mmCC_RB_BACKEND_DISABLE);
1492 adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
1493 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1494 adev->gfx.config.rb_config[i][j].raster_config =
1495 RREG32(mmPA_SC_RASTER_CONFIG);
1498 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1499 mutex_unlock(&adev->grbm_idx_mutex);
1502 static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
1510 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
1511 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
1513 WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
1516 static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
1520 data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
1521 RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
1523 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
1524 return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
1528 static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
1534 mutex_lock(&adev->grbm_idx_mutex);
1535 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1536 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1537 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1538 data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
1539 active_cu = gfx_v6_0_get_cu_enabled(adev);
1542 for (k = 0; k < 16; k++) {
1544 if (active_cu & mask) {
1546 WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
1552 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1553 mutex_unlock(&adev->grbm_idx_mutex);
1556 static void gfx_v6_0_config_init(struct amdgpu_device *adev)
1558 adev->gfx.config.double_offchip_lds_buf = 0;
1561 static void gfx_v6_0_constants_init(struct amdgpu_device *adev)
1563 u32 gb_addr_config = 0;
1566 u32 hdp_host_path_cntl;
1569 switch (adev->asic_type) {
1571 adev->gfx.config.max_shader_engines = 2;
1572 adev->gfx.config.max_tile_pipes = 12;
1573 adev->gfx.config.max_cu_per_sh = 8;
1574 adev->gfx.config.max_sh_per_se = 2;
1575 adev->gfx.config.max_backends_per_se = 4;
1576 adev->gfx.config.max_texture_channel_caches = 12;
1577 adev->gfx.config.max_gprs = 256;
1578 adev->gfx.config.max_gs_threads = 32;
1579 adev->gfx.config.max_hw_contexts = 8;
1581 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1582 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1583 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1584 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1585 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1588 adev->gfx.config.max_shader_engines = 2;
1589 adev->gfx.config.max_tile_pipes = 8;
1590 adev->gfx.config.max_cu_per_sh = 5;
1591 adev->gfx.config.max_sh_per_se = 2;
1592 adev->gfx.config.max_backends_per_se = 4;
1593 adev->gfx.config.max_texture_channel_caches = 8;
1594 adev->gfx.config.max_gprs = 256;
1595 adev->gfx.config.max_gs_threads = 32;
1596 adev->gfx.config.max_hw_contexts = 8;
1598 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1599 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1600 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1601 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1602 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1605 adev->gfx.config.max_shader_engines = 1;
1606 adev->gfx.config.max_tile_pipes = 4;
1607 adev->gfx.config.max_cu_per_sh = 5;
1608 adev->gfx.config.max_sh_per_se = 2;
1609 adev->gfx.config.max_backends_per_se = 4;
1610 adev->gfx.config.max_texture_channel_caches = 4;
1611 adev->gfx.config.max_gprs = 256;
1612 adev->gfx.config.max_gs_threads = 32;
1613 adev->gfx.config.max_hw_contexts = 8;
1615 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1616 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1617 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1618 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1619 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1622 adev->gfx.config.max_shader_engines = 1;
1623 adev->gfx.config.max_tile_pipes = 4;
1624 adev->gfx.config.max_cu_per_sh = 6;
1625 adev->gfx.config.max_sh_per_se = 1;
1626 adev->gfx.config.max_backends_per_se = 2;
1627 adev->gfx.config.max_texture_channel_caches = 4;
1628 adev->gfx.config.max_gprs = 256;
1629 adev->gfx.config.max_gs_threads = 16;
1630 adev->gfx.config.max_hw_contexts = 8;
1632 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1633 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1634 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1635 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1636 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1639 adev->gfx.config.max_shader_engines = 1;
1640 adev->gfx.config.max_tile_pipes = 4;
1641 adev->gfx.config.max_cu_per_sh = 5;
1642 adev->gfx.config.max_sh_per_se = 1;
1643 adev->gfx.config.max_backends_per_se = 1;
1644 adev->gfx.config.max_texture_channel_caches = 2;
1645 adev->gfx.config.max_gprs = 256;
1646 adev->gfx.config.max_gs_threads = 16;
1647 adev->gfx.config.max_hw_contexts = 8;
1649 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1650 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1651 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1652 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1653 gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
1660 WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1661 WREG32(mmSRBM_INT_CNTL, 1);
1662 WREG32(mmSRBM_INT_ACK, 1);
1664 WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
1666 adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
1667 mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
1669 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
1670 adev->gfx.config.mem_max_burst_length_bytes = 256;
1671 tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
1672 adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1673 if (adev->gfx.config.mem_row_size_in_kb > 4)
1674 adev->gfx.config.mem_row_size_in_kb = 4;
1675 adev->gfx.config.shader_engine_tile_size = 32;
1676 adev->gfx.config.num_gpus = 1;
1677 adev->gfx.config.multi_gpu_tile_size = 64;
1679 gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
1680 switch (adev->gfx.config.mem_row_size_in_kb) {
1683 gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1686 gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1689 gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1692 gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
1693 if (adev->gfx.config.max_shader_engines == 2)
1694 gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
1695 adev->gfx.config.gb_addr_config = gb_addr_config;
1697 WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
1698 WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
1699 WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
1700 WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
1701 WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1702 WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1705 if (adev->has_uvd) {
1706 WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
1707 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1708 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1711 gfx_v6_0_tiling_mode_table_init(adev);
1713 gfx_v6_0_setup_rb(adev);
1715 gfx_v6_0_setup_spi(adev);
1717 gfx_v6_0_get_cu_info(adev);
1718 gfx_v6_0_config_init(adev);
1720 WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
1721 (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
1722 WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1723 (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1725 sx_debug_1 = RREG32(mmSX_DEBUG_1);
1726 WREG32(mmSX_DEBUG_1, sx_debug_1);
1728 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1730 WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1731 (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1732 (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1733 (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1735 WREG32(mmVGT_NUM_INSTANCES, 1);
1736 WREG32(mmCP_PERFMON_CNTL, 0);
1737 WREG32(mmSQ_CONFIG, 0);
1738 WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1739 (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1741 WREG32(mmVGT_CACHE_INVALIDATION,
1742 (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1743 (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1745 WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1746 WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1748 WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
1749 WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
1750 WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
1751 WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
1752 WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
1753 WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
1754 WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
1755 WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
1757 hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
1758 WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1760 WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1761 (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1766 static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
1768 struct amdgpu_device *adev = ring->adev;
1773 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1775 r = amdgpu_ring_alloc(ring, 3);
1779 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1780 amdgpu_ring_write(ring, mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START);
1781 amdgpu_ring_write(ring, 0xDEADBEEF);
1782 amdgpu_ring_commit(ring);
1784 for (i = 0; i < adev->usec_timeout; i++) {
1785 tmp = RREG32(mmSCRATCH_REG0);
1786 if (tmp == 0xDEADBEEF)
1791 if (i >= adev->usec_timeout)
1796 static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
1798 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
1799 amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
1803 static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
1804 u64 seq, unsigned flags)
1806 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1807 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1808 /* flush read cache over gart */
1809 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1810 amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
1811 amdgpu_ring_write(ring, 0);
1812 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1813 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
1814 PACKET3_TC_ACTION_ENA |
1815 PACKET3_SH_KCACHE_ACTION_ENA |
1816 PACKET3_SH_ICACHE_ACTION_ENA);
1817 amdgpu_ring_write(ring, 0xFFFFFFFF);
1818 amdgpu_ring_write(ring, 0);
1819 amdgpu_ring_write(ring, 10); /* poll interval */
1820 /* EVENT_WRITE_EOP - flush caches, send int */
1821 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1822 amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
1823 amdgpu_ring_write(ring, addr & 0xfffffffc);
1824 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1825 ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
1826 ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
1827 amdgpu_ring_write(ring, lower_32_bits(seq));
1828 amdgpu_ring_write(ring, upper_32_bits(seq));
1831 static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1832 struct amdgpu_job *job,
1833 struct amdgpu_ib *ib,
1836 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1837 u32 header, control = 0;
1839 /* insert SWITCH_BUFFER packet before first IB in the ring frame */
1840 if (flags & AMDGPU_HAVE_CTX_SWITCH) {
1841 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1842 amdgpu_ring_write(ring, 0);
1845 if (ib->flags & AMDGPU_IB_FLAG_CE)
1846 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1848 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1850 control |= ib->length_dw | (vmid << 24);
1852 amdgpu_ring_write(ring, header);
1853 amdgpu_ring_write(ring,
1857 (ib->gpu_addr & 0xFFFFFFFC));
1858 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1859 amdgpu_ring_write(ring, control);
1863 * gfx_v6_0_ring_test_ib - basic ring IB test
1865 * @ring: amdgpu_ring structure holding ring information
1866 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1868 * Allocate an IB and execute it on the gfx ring (SI).
1869 * Provides a basic gfx ring test to verify that IBs are working.
1870 * Returns 0 on success, error on failure.
1872 static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1874 struct amdgpu_device *adev = ring->adev;
1875 struct dma_fence *f = NULL;
1876 struct amdgpu_ib ib;
1880 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1881 memset(&ib, 0, sizeof(ib));
1882 r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1886 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
1887 ib.ptr[1] = mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START;
1888 ib.ptr[2] = 0xDEADBEEF;
1891 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1895 r = dma_fence_wait_timeout(f, false, timeout);
1902 tmp = RREG32(mmSCRATCH_REG0);
1903 if (tmp == 0xDEADBEEF)
1909 amdgpu_ib_free(adev, &ib, NULL);
1914 static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
1917 WREG32(mmCP_ME_CNTL, 0);
1919 WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
1920 CP_ME_CNTL__PFP_HALT_MASK |
1921 CP_ME_CNTL__CE_HALT_MASK));
1922 WREG32(mmSCRATCH_UMSK, 0);
1927 static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
1930 const struct gfx_firmware_header_v1_0 *pfp_hdr;
1931 const struct gfx_firmware_header_v1_0 *ce_hdr;
1932 const struct gfx_firmware_header_v1_0 *me_hdr;
1933 const __le32 *fw_data;
1936 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
1939 gfx_v6_0_cp_gfx_enable(adev, false);
1940 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
1941 ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
1942 me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
1944 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
1945 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
1946 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
1949 fw_data = (const __le32 *)
1950 (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
1951 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
1952 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1953 for (i = 0; i < fw_size; i++)
1954 WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
1955 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1958 fw_data = (const __le32 *)
1959 (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
1960 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
1961 WREG32(mmCP_CE_UCODE_ADDR, 0);
1962 for (i = 0; i < fw_size; i++)
1963 WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
1964 WREG32(mmCP_CE_UCODE_ADDR, 0);
1967 fw_data = (const __be32 *)
1968 (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
1969 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
1970 WREG32(mmCP_ME_RAM_WADDR, 0);
1971 for (i = 0; i < fw_size; i++)
1972 WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
1973 WREG32(mmCP_ME_RAM_WADDR, 0);
1975 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1976 WREG32(mmCP_CE_UCODE_ADDR, 0);
1977 WREG32(mmCP_ME_RAM_WADDR, 0);
1978 WREG32(mmCP_ME_RAM_RADDR, 0);
1982 static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
1984 const struct cs_section_def *sect = NULL;
1985 const struct cs_extent_def *ext = NULL;
1986 struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
1989 r = amdgpu_ring_alloc(ring, 7 + 4);
1991 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
1994 amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1995 amdgpu_ring_write(ring, 0x1);
1996 amdgpu_ring_write(ring, 0x0);
1997 amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
1998 amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1999 amdgpu_ring_write(ring, 0);
2000 amdgpu_ring_write(ring, 0);
2002 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2003 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2004 amdgpu_ring_write(ring, 0xc000);
2005 amdgpu_ring_write(ring, 0xe000);
2006 amdgpu_ring_commit(ring);
2008 gfx_v6_0_cp_gfx_enable(adev, true);
2010 r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
2012 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2016 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2017 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2019 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2020 for (ext = sect->section; ext->extent != NULL; ++ext) {
2021 if (sect->id == SECT_CONTEXT) {
2022 amdgpu_ring_write(ring,
2023 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2024 amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2025 for (i = 0; i < ext->reg_count; i++)
2026 amdgpu_ring_write(ring, ext->extent[i]);
2031 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2032 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2034 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2035 amdgpu_ring_write(ring, 0);
2037 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2038 amdgpu_ring_write(ring, 0x00000316);
2039 amdgpu_ring_write(ring, 0x0000000e);
2040 amdgpu_ring_write(ring, 0x00000010);
2042 amdgpu_ring_commit(ring);
2047 static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
2049 struct amdgpu_ring *ring;
2055 WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2056 WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2058 /* Set the write pointer delay */
2059 WREG32(mmCP_RB_WPTR_DELAY, 0);
2061 WREG32(mmCP_DEBUG, 0);
2062 WREG32(mmSCRATCH_ADDR, 0);
2064 /* ring 0 - compute and gfx */
2065 /* Set ring buffer size */
2066 ring = &adev->gfx.gfx_ring[0];
2067 rb_bufsz = order_base_2(ring->ring_size / 8);
2068 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2071 tmp |= BUF_SWAP_32BIT;
2073 WREG32(mmCP_RB0_CNTL, tmp);
2075 /* Initialize the ring buffer's read and write pointers */
2076 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2078 WREG32(mmCP_RB0_WPTR, ring->wptr);
2080 /* set the wb address whether it's enabled or not */
2081 rptr_addr = ring->rptr_gpu_addr;
2082 WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2083 WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2085 WREG32(mmSCRATCH_UMSK, 0);
2088 WREG32(mmCP_RB0_CNTL, tmp);
2090 WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
2092 /* start the rings */
2093 gfx_v6_0_cp_gfx_start(adev);
2094 r = amdgpu_ring_test_helper(ring);
2101 static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
2103 return *ring->rptr_cpu_addr;
2106 static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
2108 struct amdgpu_device *adev = ring->adev;
2110 if (ring == &adev->gfx.gfx_ring[0])
2111 return RREG32(mmCP_RB0_WPTR);
2112 else if (ring == &adev->gfx.compute_ring[0])
2113 return RREG32(mmCP_RB1_WPTR);
2114 else if (ring == &adev->gfx.compute_ring[1])
2115 return RREG32(mmCP_RB2_WPTR);
2120 static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2122 struct amdgpu_device *adev = ring->adev;
2124 WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2125 (void)RREG32(mmCP_RB0_WPTR);
2128 static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2130 struct amdgpu_device *adev = ring->adev;
2132 if (ring == &adev->gfx.compute_ring[0]) {
2133 WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
2134 (void)RREG32(mmCP_RB1_WPTR);
2135 } else if (ring == &adev->gfx.compute_ring[1]) {
2136 WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
2137 (void)RREG32(mmCP_RB2_WPTR);
2144 static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
2146 struct amdgpu_ring *ring;
2152 /* ring1 - compute only */
2153 /* Set ring buffer size */
2155 ring = &adev->gfx.compute_ring[0];
2156 rb_bufsz = order_base_2(ring->ring_size / 8);
2157 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2159 tmp |= BUF_SWAP_32BIT;
2161 WREG32(mmCP_RB1_CNTL, tmp);
2163 WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
2165 WREG32(mmCP_RB1_WPTR, ring->wptr);
2167 rptr_addr = ring->rptr_gpu_addr;
2168 WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
2169 WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2172 WREG32(mmCP_RB1_CNTL, tmp);
2173 WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
2175 ring = &adev->gfx.compute_ring[1];
2176 rb_bufsz = order_base_2(ring->ring_size / 8);
2177 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2179 tmp |= BUF_SWAP_32BIT;
2181 WREG32(mmCP_RB2_CNTL, tmp);
2183 WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
2185 WREG32(mmCP_RB2_WPTR, ring->wptr);
2186 rptr_addr = ring->rptr_gpu_addr;
2187 WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
2188 WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2191 WREG32(mmCP_RB2_CNTL, tmp);
2192 WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
2195 for (i = 0; i < 2; i++) {
2196 r = amdgpu_ring_test_helper(&adev->gfx.compute_ring[i]);
2204 static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
2206 gfx_v6_0_cp_gfx_enable(adev, enable);
2209 static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
2211 return gfx_v6_0_cp_gfx_load_microcode(adev);
2214 static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2217 u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
2222 tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2223 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2225 tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2226 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2227 WREG32(mmCP_INT_CNTL_RING0, tmp);
2230 /* read a gfx register */
2231 tmp = RREG32(mmDB_DEPTH_INFO);
2233 mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
2234 for (i = 0; i < adev->usec_timeout; i++) {
2235 if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
2242 static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
2246 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2248 r = gfx_v6_0_cp_load_microcode(adev);
2252 r = gfx_v6_0_cp_gfx_resume(adev);
2255 r = gfx_v6_0_cp_compute_resume(adev);
2259 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2264 static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
2266 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2267 uint32_t seq = ring->fence_drv.sync_seq;
2268 uint64_t addr = ring->fence_drv.gpu_addr;
2270 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2271 amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
2272 WAIT_REG_MEM_FUNCTION(3) | /* equal */
2273 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
2274 amdgpu_ring_write(ring, addr & 0xfffffffc);
2275 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2276 amdgpu_ring_write(ring, seq);
2277 amdgpu_ring_write(ring, 0xffffffff);
2278 amdgpu_ring_write(ring, 4); /* poll interval */
2281 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2282 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2283 amdgpu_ring_write(ring, 0);
2284 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2285 amdgpu_ring_write(ring, 0);
2289 static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
2290 unsigned vmid, uint64_t pd_addr)
2292 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2294 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
2296 /* wait for the invalidate to complete */
2297 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2298 amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2299 WAIT_REG_MEM_ENGINE(0))); /* me */
2300 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
2301 amdgpu_ring_write(ring, 0);
2302 amdgpu_ring_write(ring, 0); /* ref */
2303 amdgpu_ring_write(ring, 0); /* mask */
2304 amdgpu_ring_write(ring, 0x20); /* poll interval */
2307 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2308 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2309 amdgpu_ring_write(ring, 0x0);
2311 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2312 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2313 amdgpu_ring_write(ring, 0);
2314 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2315 amdgpu_ring_write(ring, 0);
2319 static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
2320 uint32_t reg, uint32_t val)
2322 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2324 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
2325 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
2326 WRITE_DATA_DST_SEL(0)));
2327 amdgpu_ring_write(ring, reg);
2328 amdgpu_ring_write(ring, 0);
2329 amdgpu_ring_write(ring, val);
2332 static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
2335 volatile u32 *dst_ptr;
2337 u64 reg_list_mc_addr;
2338 const struct cs_section_def *cs_data;
2341 adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
2342 adev->gfx.rlc.reg_list_size =
2343 (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
2345 adev->gfx.rlc.cs_data = si_cs_data;
2346 src_ptr = adev->gfx.rlc.reg_list;
2347 dws = adev->gfx.rlc.reg_list_size;
2348 cs_data = adev->gfx.rlc.cs_data;
2351 /* init save restore block */
2352 r = amdgpu_gfx_rlc_init_sr(adev, dws);
2358 /* clear state block */
2359 adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
2360 dws = adev->gfx.rlc.clear_state_size + (256 / 4);
2362 r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
2363 AMDGPU_GEM_DOMAIN_VRAM |
2364 AMDGPU_GEM_DOMAIN_GTT,
2365 &adev->gfx.rlc.clear_state_obj,
2366 &adev->gfx.rlc.clear_state_gpu_addr,
2367 (void **)&adev->gfx.rlc.cs_ptr);
2369 dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
2370 amdgpu_gfx_rlc_fini(adev);
2374 /* set up the cs buffer */
2375 dst_ptr = adev->gfx.rlc.cs_ptr;
2376 reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
2377 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
2378 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
2379 dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
2380 gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
2381 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
2382 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
2388 static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
2390 WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
2393 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
2394 WREG32(mmSPI_LB_CU_MASK, 0x00ff);
2398 static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
2402 for (i = 0; i < adev->usec_timeout; i++) {
2403 if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
2408 for (i = 0; i < adev->usec_timeout; i++) {
2409 if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
2415 static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
2419 tmp = RREG32(mmRLC_CNTL);
2421 WREG32(mmRLC_CNTL, rlc);
2424 static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
2428 orig = data = RREG32(mmRLC_CNTL);
2430 if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
2431 data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
2432 WREG32(mmRLC_CNTL, data);
2434 gfx_v6_0_wait_for_rlc_serdes(adev);
2440 static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
2442 WREG32(mmRLC_CNTL, 0);
2444 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2445 gfx_v6_0_wait_for_rlc_serdes(adev);
2448 static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
2450 WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
2452 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2457 static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
2459 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2461 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
2465 static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
2469 /* Enable LBPW only for DDR3 */
2470 tmp = RREG32(mmMC_SEQ_MISC0);
2471 if ((tmp & 0xF0000000) == 0xB0000000)
2476 static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
2480 static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
2483 const struct rlc_firmware_header_v1_0 *hdr;
2484 const __le32 *fw_data;
2488 if (!adev->gfx.rlc_fw)
2491 adev->gfx.rlc.funcs->stop(adev);
2492 adev->gfx.rlc.funcs->reset(adev);
2493 gfx_v6_0_init_pg(adev);
2494 gfx_v6_0_init_cg(adev);
2496 WREG32(mmRLC_RL_BASE, 0);
2497 WREG32(mmRLC_RL_SIZE, 0);
2498 WREG32(mmRLC_LB_CNTL, 0);
2499 WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
2500 WREG32(mmRLC_LB_CNTR_INIT, 0);
2501 WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
2503 WREG32(mmRLC_MC_CNTL, 0);
2504 WREG32(mmRLC_UCODE_CNTL, 0);
2506 hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
2507 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2508 fw_data = (const __le32 *)
2509 (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2511 amdgpu_ucode_print_rlc_hdr(&hdr->header);
2513 for (i = 0; i < fw_size; i++) {
2514 WREG32(mmRLC_UCODE_ADDR, i);
2515 WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
2517 WREG32(mmRLC_UCODE_ADDR, 0);
2519 gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
2520 adev->gfx.rlc.funcs->start(adev);
2525 static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
2527 u32 data, orig, tmp;
2529 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
2531 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
2532 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2534 WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
2536 tmp = gfx_v6_0_halt_rlc(adev);
2538 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2539 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2540 WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
2542 gfx_v6_0_wait_for_rlc_serdes(adev);
2543 gfx_v6_0_update_rlc(adev, tmp);
2545 WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
2547 data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
2549 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2551 RREG32(mmCB_CGTT_SCLK_CTRL);
2552 RREG32(mmCB_CGTT_SCLK_CTRL);
2553 RREG32(mmCB_CGTT_SCLK_CTRL);
2554 RREG32(mmCB_CGTT_SCLK_CTRL);
2556 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
2560 WREG32(mmRLC_CGCG_CGLS_CTRL, data);
2564 static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
2567 u32 data, orig, tmp = 0;
2569 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
2570 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2573 WREG32(mmCGTS_SM_CTRL_REG, data);
2575 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
2576 orig = data = RREG32(mmCP_MEM_SLP_CNTL);
2577 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2579 WREG32(mmCP_MEM_SLP_CNTL, data);
2582 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2585 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2587 tmp = gfx_v6_0_halt_rlc(adev);
2589 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2590 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2591 WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
2593 gfx_v6_0_update_rlc(adev, tmp);
2595 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2598 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2600 data = RREG32(mmCP_MEM_SLP_CNTL);
2601 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
2602 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2603 WREG32(mmCP_MEM_SLP_CNTL, data);
2605 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2606 data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
2608 WREG32(mmCGTS_SM_CTRL_REG, data);
2610 tmp = gfx_v6_0_halt_rlc(adev);
2612 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2613 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2614 WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
2616 gfx_v6_0_update_rlc(adev, tmp);
2620 static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
2623 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2625 gfx_v6_0_enable_mgcg(adev, true);
2626 gfx_v6_0_enable_cgcg(adev, true);
2628 gfx_v6_0_enable_cgcg(adev, false);
2629 gfx_v6_0_enable_mgcg(adev, false);
2631 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2635 static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
2640 static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
2645 static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
2649 orig = data = RREG32(mmRLC_PG_CNTL);
2650 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
2655 WREG32(mmRLC_PG_CNTL, data);
2658 static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
2662 static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
2664 const __le32 *fw_data;
2665 volatile u32 *dst_ptr;
2666 int me, i, max_me = 4;
2668 u32 table_offset, table_size;
2670 if (adev->asic_type == CHIP_KAVERI)
2673 if (adev->gfx.rlc.cp_table_ptr == NULL)
2676 dst_ptr = adev->gfx.rlc.cp_table_ptr;
2677 for (me = 0; me < max_me; me++) {
2679 const struct gfx_firmware_header_v1_0 *hdr =
2680 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2681 fw_data = (const __le32 *)
2682 (adev->gfx.ce_fw->data +
2683 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2684 table_offset = le32_to_cpu(hdr->jt_offset);
2685 table_size = le32_to_cpu(hdr->jt_size);
2686 } else if (me == 1) {
2687 const struct gfx_firmware_header_v1_0 *hdr =
2688 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2689 fw_data = (const __le32 *)
2690 (adev->gfx.pfp_fw->data +
2691 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2692 table_offset = le32_to_cpu(hdr->jt_offset);
2693 table_size = le32_to_cpu(hdr->jt_size);
2694 } else if (me == 2) {
2695 const struct gfx_firmware_header_v1_0 *hdr =
2696 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2697 fw_data = (const __le32 *)
2698 (adev->gfx.me_fw->data +
2699 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2700 table_offset = le32_to_cpu(hdr->jt_offset);
2701 table_size = le32_to_cpu(hdr->jt_size);
2702 } else if (me == 3) {
2703 const struct gfx_firmware_header_v1_0 *hdr =
2704 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2705 fw_data = (const __le32 *)
2706 (adev->gfx.mec_fw->data +
2707 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2708 table_offset = le32_to_cpu(hdr->jt_offset);
2709 table_size = le32_to_cpu(hdr->jt_size);
2711 const struct gfx_firmware_header_v1_0 *hdr =
2712 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2713 fw_data = (const __le32 *)
2714 (adev->gfx.mec2_fw->data +
2715 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2716 table_offset = le32_to_cpu(hdr->jt_offset);
2717 table_size = le32_to_cpu(hdr->jt_size);
2720 for (i = 0; i < table_size; i ++) {
2721 dst_ptr[bo_offset + i] =
2722 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
2725 bo_offset += table_size;
2729 static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
2732 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2733 WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
2734 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
2735 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
2737 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
2738 (void)RREG32(mmDB_RENDER_CONTROL);
2742 static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
2746 WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
2748 tmp = RREG32(mmRLC_MAX_PG_CU);
2749 tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
2750 tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
2751 WREG32(mmRLC_MAX_PG_CU, tmp);
2754 static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
2759 orig = data = RREG32(mmRLC_PG_CNTL);
2760 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
2761 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2763 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2765 WREG32(mmRLC_PG_CNTL, data);
2768 static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
2773 orig = data = RREG32(mmRLC_PG_CNTL);
2774 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
2775 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2777 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2779 WREG32(mmRLC_PG_CNTL, data);
2782 static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
2786 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2787 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
2788 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2790 tmp = RREG32(mmRLC_AUTO_PG_CTRL);
2791 tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
2792 tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
2793 tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
2794 WREG32(mmRLC_AUTO_PG_CTRL, tmp);
2797 static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
2799 gfx_v6_0_enable_gfx_cgpg(adev, enable);
2800 gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
2801 gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
2804 static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
2807 const struct cs_section_def *sect = NULL;
2808 const struct cs_extent_def *ext = NULL;
2810 if (adev->gfx.rlc.cs_data == NULL)
2813 /* begin clear state */
2815 /* context control state */
2818 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2819 for (ext = sect->section; ext->extent != NULL; ++ext) {
2820 if (sect->id == SECT_CONTEXT)
2821 count += 2 + ext->reg_count;
2826 /* pa_sc_raster_config */
2828 /* end clear state */
2836 static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
2837 volatile u32 *buffer)
2840 const struct cs_section_def *sect = NULL;
2841 const struct cs_extent_def *ext = NULL;
2843 if (adev->gfx.rlc.cs_data == NULL)
2848 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2849 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2850 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2851 buffer[count++] = cpu_to_le32(0x80000000);
2852 buffer[count++] = cpu_to_le32(0x80000000);
2854 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2855 for (ext = sect->section; ext->extent != NULL; ++ext) {
2856 if (sect->id == SECT_CONTEXT) {
2858 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2859 buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
2860 for (i = 0; i < ext->reg_count; i++)
2861 buffer[count++] = cpu_to_le32(ext->extent[i]);
2868 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
2869 buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2870 buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
2872 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2873 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
2875 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
2876 buffer[count++] = cpu_to_le32(0);
2879 static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
2881 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2882 AMD_PG_SUPPORT_GFX_SMG |
2883 AMD_PG_SUPPORT_GFX_DMG |
2885 AMD_PG_SUPPORT_GDS |
2886 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2887 gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
2888 gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
2889 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2890 gfx_v6_0_init_gfx_cgpg(adev);
2891 gfx_v6_0_enable_cp_pg(adev, true);
2892 gfx_v6_0_enable_gds_pg(adev, true);
2894 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2895 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2898 gfx_v6_0_init_ao_cu_mask(adev);
2899 gfx_v6_0_update_gfx_pg(adev, true);
2902 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2903 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2907 static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
2909 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2910 AMD_PG_SUPPORT_GFX_SMG |
2911 AMD_PG_SUPPORT_GFX_DMG |
2913 AMD_PG_SUPPORT_GDS |
2914 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2915 gfx_v6_0_update_gfx_pg(adev, false);
2916 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2917 gfx_v6_0_enable_cp_pg(adev, false);
2918 gfx_v6_0_enable_gds_pg(adev, false);
2923 static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2927 mutex_lock(&adev->gfx.gpu_clock_mutex);
2928 WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2929 clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
2930 ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2931 mutex_unlock(&adev->gfx.gpu_clock_mutex);
2935 static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
2937 if (flags & AMDGPU_HAVE_CTX_SWITCH)
2938 gfx_v6_0_ring_emit_vgt_flush(ring);
2939 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2940 amdgpu_ring_write(ring, 0x80000000);
2941 amdgpu_ring_write(ring, 0);
2945 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
2947 WREG32(mmSQ_IND_INDEX,
2948 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2949 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2950 (address << SQ_IND_INDEX__INDEX__SHIFT) |
2951 (SQ_IND_INDEX__FORCE_READ_MASK));
2952 return RREG32(mmSQ_IND_DATA);
2955 static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
2956 uint32_t wave, uint32_t thread,
2957 uint32_t regno, uint32_t num, uint32_t *out)
2959 WREG32(mmSQ_IND_INDEX,
2960 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2961 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2962 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
2963 (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
2964 (SQ_IND_INDEX__FORCE_READ_MASK) |
2965 (SQ_IND_INDEX__AUTO_INCR_MASK));
2967 *(out++) = RREG32(mmSQ_IND_DATA);
2970 static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
2972 /* type 0 wave data */
2973 dst[(*no_fields)++] = 0;
2974 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
2975 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
2976 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
2977 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
2978 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
2979 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
2980 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
2981 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
2982 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
2983 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
2984 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
2985 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
2986 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
2987 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
2988 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
2989 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
2990 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
2991 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
2992 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_MODE);
2995 static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
2996 uint32_t wave, uint32_t start,
2997 uint32_t size, uint32_t *dst)
3000 adev, simd, wave, 0,
3001 start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
3004 static void gfx_v6_0_select_me_pipe_q(struct amdgpu_device *adev,
3005 u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id)
3007 DRM_INFO("Not implemented\n");
3010 static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
3011 .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
3012 .select_se_sh = &gfx_v6_0_select_se_sh,
3013 .read_wave_data = &gfx_v6_0_read_wave_data,
3014 .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
3015 .select_me_pipe_q = &gfx_v6_0_select_me_pipe_q
3018 static const struct amdgpu_rlc_funcs gfx_v6_0_rlc_funcs = {
3019 .init = gfx_v6_0_rlc_init,
3020 .resume = gfx_v6_0_rlc_resume,
3021 .stop = gfx_v6_0_rlc_stop,
3022 .reset = gfx_v6_0_rlc_reset,
3023 .start = gfx_v6_0_rlc_start
3026 static int gfx_v6_0_early_init(struct amdgpu_ip_block *ip_block)
3028 struct amdgpu_device *adev = ip_block->adev;
3030 adev->gfx.xcc_mask = 1;
3031 adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
3032 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
3033 GFX6_NUM_COMPUTE_RINGS);
3034 adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
3035 adev->gfx.rlc.funcs = &gfx_v6_0_rlc_funcs;
3036 gfx_v6_0_set_ring_funcs(adev);
3037 gfx_v6_0_set_irq_funcs(adev);
3042 static int gfx_v6_0_sw_init(struct amdgpu_ip_block *ip_block)
3044 struct amdgpu_ring *ring;
3045 struct amdgpu_device *adev = ip_block->adev;
3048 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
3052 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
3056 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
3060 r = gfx_v6_0_init_microcode(adev);
3062 DRM_ERROR("Failed to load gfx firmware!\n");
3066 r = adev->gfx.rlc.funcs->init(adev);
3068 DRM_ERROR("Failed to init rlc BOs!\n");
3072 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3073 ring = &adev->gfx.gfx_ring[i];
3074 ring->ring_obj = NULL;
3075 sprintf(ring->name, "gfx");
3076 r = amdgpu_ring_init(adev, ring, 2048,
3078 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP,
3079 AMDGPU_RING_PRIO_DEFAULT, NULL);
3084 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3087 if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
3088 DRM_ERROR("Too many (%d) compute rings!\n", i);
3091 ring = &adev->gfx.compute_ring[i];
3092 ring->ring_obj = NULL;
3093 ring->use_doorbell = false;
3094 ring->doorbell_index = 0;
3098 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
3099 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
3100 r = amdgpu_ring_init(adev, ring, 1024,
3101 &adev->gfx.eop_irq, irq_type,
3102 AMDGPU_RING_PRIO_DEFAULT, NULL);
3110 static int gfx_v6_0_sw_fini(struct amdgpu_ip_block *ip_block)
3113 struct amdgpu_device *adev = ip_block->adev;
3115 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3116 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
3117 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3118 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
3120 amdgpu_gfx_rlc_fini(adev);
3125 static int gfx_v6_0_hw_init(struct amdgpu_ip_block *ip_block)
3128 struct amdgpu_device *adev = ip_block->adev;
3130 gfx_v6_0_constants_init(adev);
3132 r = adev->gfx.rlc.funcs->resume(adev);
3136 r = gfx_v6_0_cp_resume(adev);
3140 adev->gfx.ce_ram_size = 0x8000;
3145 static int gfx_v6_0_hw_fini(struct amdgpu_ip_block *ip_block)
3147 struct amdgpu_device *adev = ip_block->adev;
3149 gfx_v6_0_cp_enable(adev, false);
3150 adev->gfx.rlc.funcs->stop(adev);
3151 gfx_v6_0_fini_pg(adev);
3156 static int gfx_v6_0_suspend(struct amdgpu_ip_block *ip_block)
3158 return gfx_v6_0_hw_fini(ip_block);
3161 static int gfx_v6_0_resume(struct amdgpu_ip_block *ip_block)
3163 return gfx_v6_0_hw_init(ip_block);
3166 static bool gfx_v6_0_is_idle(void *handle)
3168 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3170 if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
3176 static int gfx_v6_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
3179 struct amdgpu_device *adev = ip_block->adev;
3181 for (i = 0; i < adev->usec_timeout; i++) {
3182 if (gfx_v6_0_is_idle(adev))
3189 static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3190 enum amdgpu_interrupt_state state)
3195 case AMDGPU_IRQ_STATE_DISABLE:
3196 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3197 cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3198 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3200 case AMDGPU_IRQ_STATE_ENABLE:
3201 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3202 cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3203 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3210 static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3212 enum amdgpu_interrupt_state state)
3216 case AMDGPU_IRQ_STATE_DISABLE:
3218 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3219 cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3220 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3223 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3224 cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3225 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3229 case AMDGPU_IRQ_STATE_ENABLE:
3231 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3232 cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3233 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3236 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3237 cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3238 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3250 static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3251 struct amdgpu_irq_src *src,
3253 enum amdgpu_interrupt_state state)
3258 case AMDGPU_IRQ_STATE_DISABLE:
3259 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3260 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3261 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3263 case AMDGPU_IRQ_STATE_ENABLE:
3264 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3265 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3266 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3275 static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3276 struct amdgpu_irq_src *src,
3278 enum amdgpu_interrupt_state state)
3283 case AMDGPU_IRQ_STATE_DISABLE:
3284 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3285 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3286 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3288 case AMDGPU_IRQ_STATE_ENABLE:
3289 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3290 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3291 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3300 static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3301 struct amdgpu_irq_src *src,
3303 enum amdgpu_interrupt_state state)
3306 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
3307 gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
3309 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3310 gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
3312 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3313 gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
3321 static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
3322 struct amdgpu_irq_src *source,
3323 struct amdgpu_iv_entry *entry)
3325 switch (entry->ring_id) {
3327 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3331 amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
3339 static void gfx_v6_0_fault(struct amdgpu_device *adev,
3340 struct amdgpu_iv_entry *entry)
3342 struct amdgpu_ring *ring;
3344 switch (entry->ring_id) {
3346 ring = &adev->gfx.gfx_ring[0];
3350 ring = &adev->gfx.compute_ring[entry->ring_id - 1];
3355 drm_sched_fault(&ring->sched);
3358 static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
3359 struct amdgpu_irq_src *source,
3360 struct amdgpu_iv_entry *entry)
3362 DRM_ERROR("Illegal register access in command stream\n");
3363 gfx_v6_0_fault(adev, entry);
3367 static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
3368 struct amdgpu_irq_src *source,
3369 struct amdgpu_iv_entry *entry)
3371 DRM_ERROR("Illegal instruction in command stream\n");
3372 gfx_v6_0_fault(adev, entry);
3376 static int gfx_v6_0_set_clockgating_state(void *handle,
3377 enum amd_clockgating_state state)
3380 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3382 if (state == AMD_CG_STATE_GATE)
3385 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
3387 gfx_v6_0_enable_mgcg(adev, true);
3388 gfx_v6_0_enable_cgcg(adev, true);
3390 gfx_v6_0_enable_cgcg(adev, false);
3391 gfx_v6_0_enable_mgcg(adev, false);
3393 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
3398 static int gfx_v6_0_set_powergating_state(void *handle,
3399 enum amd_powergating_state state)
3402 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3404 if (state == AMD_PG_STATE_GATE)
3407 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
3408 AMD_PG_SUPPORT_GFX_SMG |
3409 AMD_PG_SUPPORT_GFX_DMG |
3411 AMD_PG_SUPPORT_GDS |
3412 AMD_PG_SUPPORT_RLC_SMU_HS)) {
3413 gfx_v6_0_update_gfx_pg(adev, gate);
3414 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
3415 gfx_v6_0_enable_cp_pg(adev, gate);
3416 gfx_v6_0_enable_gds_pg(adev, gate);
3423 static void gfx_v6_0_emit_mem_sync(struct amdgpu_ring *ring)
3425 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3426 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
3427 PACKET3_TC_ACTION_ENA |
3428 PACKET3_SH_KCACHE_ACTION_ENA |
3429 PACKET3_SH_ICACHE_ACTION_ENA); /* CP_COHER_CNTL */
3430 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
3431 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
3432 amdgpu_ring_write(ring, 0x0000000A); /* poll interval */
3435 static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
3437 .early_init = gfx_v6_0_early_init,
3438 .sw_init = gfx_v6_0_sw_init,
3439 .sw_fini = gfx_v6_0_sw_fini,
3440 .hw_init = gfx_v6_0_hw_init,
3441 .hw_fini = gfx_v6_0_hw_fini,
3442 .suspend = gfx_v6_0_suspend,
3443 .resume = gfx_v6_0_resume,
3444 .is_idle = gfx_v6_0_is_idle,
3445 .wait_for_idle = gfx_v6_0_wait_for_idle,
3446 .set_clockgating_state = gfx_v6_0_set_clockgating_state,
3447 .set_powergating_state = gfx_v6_0_set_powergating_state,
3450 static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
3451 .type = AMDGPU_RING_TYPE_GFX,
3454 .support_64bit_ptrs = false,
3455 .get_rptr = gfx_v6_0_ring_get_rptr,
3456 .get_wptr = gfx_v6_0_ring_get_wptr,
3457 .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
3459 5 + 5 + /* hdp flush / invalidate */
3460 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3461 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
3462 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
3463 3 + 2 + /* gfx_v6_ring_emit_cntxcntl including vgt flush */
3464 5, /* SURFACE_SYNC */
3465 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3466 .emit_ib = gfx_v6_0_ring_emit_ib,
3467 .emit_fence = gfx_v6_0_ring_emit_fence,
3468 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3469 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3470 .test_ring = gfx_v6_0_ring_test_ring,
3471 .test_ib = gfx_v6_0_ring_test_ib,
3472 .insert_nop = amdgpu_ring_insert_nop,
3473 .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
3474 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3475 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3478 static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
3479 .type = AMDGPU_RING_TYPE_COMPUTE,
3482 .get_rptr = gfx_v6_0_ring_get_rptr,
3483 .get_wptr = gfx_v6_0_ring_get_wptr,
3484 .set_wptr = gfx_v6_0_ring_set_wptr_compute,
3486 5 + 5 + /* hdp flush / invalidate */
3487 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
3488 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
3489 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3490 5, /* SURFACE_SYNC */
3491 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3492 .emit_ib = gfx_v6_0_ring_emit_ib,
3493 .emit_fence = gfx_v6_0_ring_emit_fence,
3494 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3495 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3496 .test_ring = gfx_v6_0_ring_test_ring,
3497 .test_ib = gfx_v6_0_ring_test_ib,
3498 .insert_nop = amdgpu_ring_insert_nop,
3499 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3500 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3503 static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
3507 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3508 adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
3509 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3510 adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
3513 static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
3514 .set = gfx_v6_0_set_eop_interrupt_state,
3515 .process = gfx_v6_0_eop_irq,
3518 static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
3519 .set = gfx_v6_0_set_priv_reg_fault_state,
3520 .process = gfx_v6_0_priv_reg_irq,
3523 static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
3524 .set = gfx_v6_0_set_priv_inst_fault_state,
3525 .process = gfx_v6_0_priv_inst_irq,
3528 static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3530 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
3531 adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
3533 adev->gfx.priv_reg_irq.num_types = 1;
3534 adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
3536 adev->gfx.priv_inst_irq.num_types = 1;
3537 adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
3540 static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
3542 int i, j, k, counter, active_cu_number = 0;
3543 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
3544 struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
3545 unsigned disable_masks[4 * 2];
3548 if (adev->flags & AMD_IS_APU)
3551 ao_cu_num = adev->gfx.config.max_cu_per_sh;
3553 memset(cu_info, 0, sizeof(*cu_info));
3555 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
3557 mutex_lock(&adev->grbm_idx_mutex);
3558 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3559 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3563 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
3565 gfx_v6_0_set_user_cu_inactive_bitmap(
3566 adev, disable_masks[i * 2 + j]);
3567 bitmap = gfx_v6_0_get_cu_enabled(adev);
3568 cu_info->bitmap[0][i][j] = bitmap;
3570 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
3571 if (bitmap & mask) {
3572 if (counter < ao_cu_num)
3578 active_cu_number += counter;
3580 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
3581 cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
3585 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
3586 mutex_unlock(&adev->grbm_idx_mutex);
3588 cu_info->number = active_cu_number;
3589 cu_info->ao_cu_mask = ao_cu_mask;
3592 const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
3594 .type = AMD_IP_BLOCK_TYPE_GFX,
3598 .funcs = &gfx_v6_0_ip_funcs,