1 // SPDX-License-Identifier: GPL-2.0-only
3 * Rockchip Generic Register Files setup
9 #include <linux/mfd/syscon.h>
11 #include <linux/platform_device.h>
12 #include <linux/regmap.h>
14 #define HIWORD_UPDATE(val, mask, shift) \
15 ((val) << (shift) | (mask) << ((shift) + 16))
17 struct rockchip_grf_value {
23 struct rockchip_grf_info {
24 const struct rockchip_grf_value *values;
28 #define RK3036_GRF_SOC_CON0 0x140
30 static const struct rockchip_grf_value rk3036_defaults[] __initconst = {
32 * Disable auto jtag/sdmmc switching that causes issues with the
33 * clock-framework and the mmc controllers making them unreliable.
35 { "jtag switching", RK3036_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 11) },
38 static const struct rockchip_grf_info rk3036_grf __initconst = {
39 .values = rk3036_defaults,
40 .num_values = ARRAY_SIZE(rk3036_defaults),
43 #define RK3128_GRF_SOC_CON0 0x140
45 static const struct rockchip_grf_value rk3128_defaults[] __initconst = {
46 { "jtag switching", RK3128_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 8) },
49 static const struct rockchip_grf_info rk3128_grf __initconst = {
50 .values = rk3128_defaults,
51 .num_values = ARRAY_SIZE(rk3128_defaults),
54 #define RK3228_GRF_SOC_CON6 0x418
56 static const struct rockchip_grf_value rk3228_defaults[] __initconst = {
57 { "jtag switching", RK3228_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 8) },
60 static const struct rockchip_grf_info rk3228_grf __initconst = {
61 .values = rk3228_defaults,
62 .num_values = ARRAY_SIZE(rk3228_defaults),
65 #define RK3288_GRF_SOC_CON0 0x244
66 #define RK3288_GRF_SOC_CON2 0x24c
68 static const struct rockchip_grf_value rk3288_defaults[] __initconst = {
69 { "jtag switching", RK3288_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 12) },
70 { "pwm select", RK3288_GRF_SOC_CON2, HIWORD_UPDATE(1, 1, 0) },
73 static const struct rockchip_grf_info rk3288_grf __initconst = {
74 .values = rk3288_defaults,
75 .num_values = ARRAY_SIZE(rk3288_defaults),
78 #define RK3328_GRF_SOC_CON4 0x410
80 static const struct rockchip_grf_value rk3328_defaults[] __initconst = {
81 { "jtag switching", RK3328_GRF_SOC_CON4, HIWORD_UPDATE(0, 1, 12) },
84 static const struct rockchip_grf_info rk3328_grf __initconst = {
85 .values = rk3328_defaults,
86 .num_values = ARRAY_SIZE(rk3328_defaults),
89 #define RK3368_GRF_SOC_CON15 0x43c
91 static const struct rockchip_grf_value rk3368_defaults[] __initconst = {
92 { "jtag switching", RK3368_GRF_SOC_CON15, HIWORD_UPDATE(0, 1, 13) },
95 static const struct rockchip_grf_info rk3368_grf __initconst = {
96 .values = rk3368_defaults,
97 .num_values = ARRAY_SIZE(rk3368_defaults),
100 #define RK3399_GRF_SOC_CON7 0xe21c
102 static const struct rockchip_grf_value rk3399_defaults[] __initconst = {
103 { "jtag switching", RK3399_GRF_SOC_CON7, HIWORD_UPDATE(0, 1, 12) },
106 static const struct rockchip_grf_info rk3399_grf __initconst = {
107 .values = rk3399_defaults,
108 .num_values = ARRAY_SIZE(rk3399_defaults),
111 #define RK3566_GRF_USB3OTG0_CON1 0x0104
113 static const struct rockchip_grf_value rk3566_defaults[] __initconst = {
114 { "usb3otg port switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(0, 1, 12) },
115 { "usb3otg clock switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 7) },
116 { "usb3otg disable usb3", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 0) },
119 static const struct rockchip_grf_info rk3566_pipegrf __initconst = {
120 .values = rk3566_defaults,
121 .num_values = ARRAY_SIZE(rk3566_defaults),
124 #define RK3588_GRF_SOC_CON6 0x0318
126 static const struct rockchip_grf_value rk3588_defaults[] __initconst = {
127 { "jtag switching", RK3588_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 14) },
130 static const struct rockchip_grf_info rk3588_sysgrf __initconst = {
131 .values = rk3588_defaults,
132 .num_values = ARRAY_SIZE(rk3588_defaults),
136 static const struct of_device_id rockchip_grf_dt_match[] __initconst = {
138 .compatible = "rockchip,rk3036-grf",
139 .data = (void *)&rk3036_grf,
141 .compatible = "rockchip,rk3128-grf",
142 .data = (void *)&rk3128_grf,
144 .compatible = "rockchip,rk3228-grf",
145 .data = (void *)&rk3228_grf,
147 .compatible = "rockchip,rk3288-grf",
148 .data = (void *)&rk3288_grf,
150 .compatible = "rockchip,rk3328-grf",
151 .data = (void *)&rk3328_grf,
153 .compatible = "rockchip,rk3368-grf",
154 .data = (void *)&rk3368_grf,
156 .compatible = "rockchip,rk3399-grf",
157 .data = (void *)&rk3399_grf,
159 .compatible = "rockchip,rk3566-pipe-grf",
160 .data = (void *)&rk3566_pipegrf,
162 .compatible = "rockchip,rk3588-sys-grf",
163 .data = (void *)&rk3588_sysgrf,
168 static int __init rockchip_grf_init(void)
170 const struct rockchip_grf_info *grf_info;
171 const struct of_device_id *match;
172 struct device_node *np;
176 np = of_find_matching_node_and_match(NULL, rockchip_grf_dt_match,
180 if (!match || !match->data) {
181 pr_err("%s: missing grf data\n", __func__);
186 grf_info = match->data;
188 grf = syscon_node_to_regmap(np);
191 pr_err("%s: could not get grf syscon\n", __func__);
195 for (i = 0; i < grf_info->num_values; i++) {
196 const struct rockchip_grf_value *val = &grf_info->values[i];
198 pr_debug("%s: adjusting %s in %#6x to %#10x\n", __func__,
199 val->desc, val->reg, val->val);
200 ret = regmap_write(grf, val->reg, val->val);
202 pr_err("%s: write to %#6x failed with %d\n",
203 __func__, val->reg, ret);
208 postcore_initcall(rockchip_grf_init);