1 // SPDX-License-Identifier: GPL-2.0-only
3 * lpc_ich.c - LPC interface for Intel ICH
5 * LPC bridge function of the Intel ICH contains many other
6 * functional units, such as Interrupt controllers, Timers,
7 * Power Management, System Management, GPIO, RTC, and LPC
8 * Configuration Registers.
10 * This driver is derived from lpc_sch.
12 * Copyright (c) 2017, 2021-2022 Intel Corporation
13 * Copyright (c) 2011 Extreme Engineering Solution, Inc.
16 * This driver supports the following I/O Controller hubs:
17 * (See the intel documentation on http://developer.intel.com.)
18 * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
19 * document number 290687-002, 298242-027: 82801BA (ICH2)
20 * document number 290733-003, 290739-013: 82801CA (ICH3-S)
21 * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
22 * document number 290744-001, 290745-025: 82801DB (ICH4)
23 * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
24 * document number 273599-001, 273645-002: 82801E (C-ICH)
25 * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
26 * document number 300641-004, 300884-013: 6300ESB
27 * document number 301473-002, 301474-026: 82801F (ICH6)
28 * document number 313082-001, 313075-006: 631xESB, 632xESB
29 * document number 307013-003, 307014-024: 82801G (ICH7)
30 * document number 322896-001, 322897-001: NM10
31 * document number 313056-003, 313057-017: 82801H (ICH8)
32 * document number 316972-004, 316973-012: 82801I (ICH9)
33 * document number 319973-002, 319974-002: 82801J (ICH10)
34 * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
35 * document number 320066-003, 320257-008: EP80597 (IICH)
36 * document number 324645-001, 324646-001: Cougar Point (CPT)
39 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
41 #include <linux/kernel.h>
42 #include <linux/module.h>
43 #include <linux/errno.h>
44 #include <linux/acpi.h>
45 #include <linux/pci.h>
46 #include <linux/pinctrl/pinctrl.h>
47 #include <linux/mfd/core.h>
48 #include <linux/mfd/lpc_ich.h>
49 #include <linux/platform_data/itco_wdt.h>
50 #include <linux/platform_data/x86/p2sb.h>
53 #define ACPIBASE_GPE_OFF 0x28
54 #define ACPIBASE_GPE_END 0x2f
55 #define ACPIBASE_SMI_OFF 0x30
56 #define ACPIBASE_SMI_END 0x33
57 #define ACPIBASE_PMC_OFF 0x08
58 #define ACPIBASE_PMC_END 0x0c
59 #define ACPIBASE_TCO_OFF 0x60
60 #define ACPIBASE_TCO_END 0x7f
61 #define ACPICTRL_PMCBASE 0x44
63 #define ACPIBASE_GCS_OFF 0x3410
64 #define ACPIBASE_GCS_END 0x3414
66 #define SPIBASE_BYT 0x54
67 #define SPIBASE_BYT_SZ 512
68 #define SPIBASE_BYT_EN BIT(1)
70 #define BYT_BCR_WPD BIT(0)
72 #define SPIBASE_LPT 0x3800
73 #define SPIBASE_LPT_SZ 512
75 #define BCR_WPD BIT(0)
77 #define GPIOBASE_ICH0 0x58
78 #define GPIOCTRL_ICH0 0x5C
79 #define GPIOBASE_ICH6 0x48
80 #define GPIOCTRL_ICH6 0x4C
84 #define wdt_io_res(i) wdt_res(0, i)
85 #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
86 #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
88 static struct resource wdt_ich_res[] = {
91 .flags = IORESOURCE_IO,
95 .flags = IORESOURCE_IO,
99 .flags = IORESOURCE_MEM,
103 static struct resource gpio_ich_res[] = {
106 .flags = IORESOURCE_IO,
110 .flags = IORESOURCE_IO,
114 static struct resource intel_spi_res[] = {
116 .flags = IORESOURCE_MEM,
120 static struct mfd_cell lpc_ich_wdt_cell = {
122 .num_resources = ARRAY_SIZE(wdt_ich_res),
123 .resources = wdt_ich_res,
124 .ignore_resource_conflicts = true,
127 static struct mfd_cell lpc_ich_gpio_cell = {
129 .num_resources = ARRAY_SIZE(gpio_ich_res),
130 .resources = gpio_ich_res,
131 .ignore_resource_conflicts = true,
134 #define INTEL_GPIO_RESOURCE_SIZE 0x1000
136 struct lpc_ich_gpio_info {
138 const struct mfd_cell *devices;
140 struct resource **resources;
142 const resource_size_t *offsets;
145 #define APL_GPIO_NORTH 0
146 #define APL_GPIO_NORTHWEST 1
147 #define APL_GPIO_WEST 2
148 #define APL_GPIO_SOUTHWEST 3
150 #define APL_GPIO_NR_DEVICES 4
151 #define APL_GPIO_NR_RESOURCES 4
153 /* Offset data for Apollo Lake GPIO controllers */
154 static const resource_size_t apl_gpio_offsets[APL_GPIO_NR_RESOURCES] = {
155 [APL_GPIO_NORTH] = 0xc50000,
156 [APL_GPIO_NORTHWEST] = 0xc40000,
157 [APL_GPIO_WEST] = 0xc70000,
158 [APL_GPIO_SOUTHWEST] = 0xc00000,
161 #define APL_GPIO_IRQ 14
163 static struct resource apl_gpio_resources[APL_GPIO_NR_DEVICES][2] = {
165 DEFINE_RES_MEM(0, 0),
166 DEFINE_RES_IRQ(APL_GPIO_IRQ),
168 [APL_GPIO_NORTHWEST] = {
169 DEFINE_RES_MEM(0, 0),
170 DEFINE_RES_IRQ(APL_GPIO_IRQ),
173 DEFINE_RES_MEM(0, 0),
174 DEFINE_RES_IRQ(APL_GPIO_IRQ),
176 [APL_GPIO_SOUTHWEST] = {
177 DEFINE_RES_MEM(0, 0),
178 DEFINE_RES_IRQ(APL_GPIO_IRQ),
182 static struct resource *apl_gpio_mem_resources[APL_GPIO_NR_RESOURCES] = {
183 [APL_GPIO_NORTH] = &apl_gpio_resources[APL_GPIO_NORTH][0],
184 [APL_GPIO_NORTHWEST] = &apl_gpio_resources[APL_GPIO_NORTHWEST][0],
185 [APL_GPIO_WEST] = &apl_gpio_resources[APL_GPIO_WEST][0],
186 [APL_GPIO_SOUTHWEST] = &apl_gpio_resources[APL_GPIO_SOUTHWEST][0],
189 static const struct mfd_cell apl_gpio_devices[APL_GPIO_NR_DEVICES] = {
191 .name = "apollolake-pinctrl",
192 .id = APL_GPIO_NORTH,
193 .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_NORTH]),
194 .resources = apl_gpio_resources[APL_GPIO_NORTH],
195 .ignore_resource_conflicts = true,
197 [APL_GPIO_NORTHWEST] = {
198 .name = "apollolake-pinctrl",
199 .id = APL_GPIO_NORTHWEST,
200 .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_NORTHWEST]),
201 .resources = apl_gpio_resources[APL_GPIO_NORTHWEST],
202 .ignore_resource_conflicts = true,
205 .name = "apollolake-pinctrl",
207 .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_WEST]),
208 .resources = apl_gpio_resources[APL_GPIO_WEST],
209 .ignore_resource_conflicts = true,
211 [APL_GPIO_SOUTHWEST] = {
212 .name = "apollolake-pinctrl",
213 .id = APL_GPIO_SOUTHWEST,
214 .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_SOUTHWEST]),
215 .resources = apl_gpio_resources[APL_GPIO_SOUTHWEST],
216 .ignore_resource_conflicts = true,
220 static const struct lpc_ich_gpio_info apl_gpio_info = {
222 .devices = apl_gpio_devices,
223 .nr_devices = ARRAY_SIZE(apl_gpio_devices),
224 .resources = apl_gpio_mem_resources,
225 .nr_resources = ARRAY_SIZE(apl_gpio_mem_resources),
226 .offsets = apl_gpio_offsets,
229 #define DNV_GPIO_NORTH 0
230 #define DNV_GPIO_SOUTH 1
232 #define DNV_GPIO_NR_DEVICES 1
233 #define DNV_GPIO_NR_RESOURCES 2
235 /* Offset data for Denverton GPIO controllers */
236 static const resource_size_t dnv_gpio_offsets[DNV_GPIO_NR_RESOURCES] = {
237 [DNV_GPIO_NORTH] = 0xc20000,
238 [DNV_GPIO_SOUTH] = 0xc50000,
241 #define DNV_GPIO_IRQ 14
243 static struct resource dnv_gpio_resources[DNV_GPIO_NR_RESOURCES + 1] = {
244 [DNV_GPIO_NORTH] = DEFINE_RES_MEM(0, 0),
245 [DNV_GPIO_SOUTH] = DEFINE_RES_MEM(0, 0),
246 DEFINE_RES_IRQ(DNV_GPIO_IRQ),
249 static struct resource *dnv_gpio_mem_resources[DNV_GPIO_NR_RESOURCES] = {
250 [DNV_GPIO_NORTH] = &dnv_gpio_resources[DNV_GPIO_NORTH],
251 [DNV_GPIO_SOUTH] = &dnv_gpio_resources[DNV_GPIO_SOUTH],
254 static const struct mfd_cell dnv_gpio_devices[DNV_GPIO_NR_DEVICES] = {
256 .name = "denverton-pinctrl",
257 .num_resources = ARRAY_SIZE(dnv_gpio_resources),
258 .resources = dnv_gpio_resources,
259 .ignore_resource_conflicts = true,
263 static const struct lpc_ich_gpio_info dnv_gpio_info = {
265 .devices = dnv_gpio_devices,
266 .nr_devices = ARRAY_SIZE(dnv_gpio_devices),
267 .resources = dnv_gpio_mem_resources,
268 .nr_resources = ARRAY_SIZE(dnv_gpio_mem_resources),
269 .offsets = dnv_gpio_offsets,
272 static struct mfd_cell lpc_ich_spi_cell = {
274 .num_resources = ARRAY_SIZE(intel_spi_res),
275 .resources = intel_spi_res,
276 .ignore_resource_conflicts = true,
279 /* chipset related info */
281 LPC_ICH = 0, /* ICH */
284 LPC_ICH2M, /* ICH2-M */
285 LPC_ICH3, /* ICH3-S */
286 LPC_ICH3M, /* ICH3-M */
288 LPC_ICH4M, /* ICH4-M */
289 LPC_CICH, /* C-ICH */
290 LPC_ICH5, /* ICH5 & ICH5R */
291 LPC_6300ESB, /* 6300ESB */
292 LPC_ICH6, /* ICH6 & ICH6R */
293 LPC_ICH6M, /* ICH6-M */
294 LPC_ICH6W, /* ICH6W & ICH6RW */
295 LPC_631XESB, /* 631xESB/632xESB */
296 LPC_ICH7, /* ICH7 & ICH7R */
297 LPC_ICH7DH, /* ICH7DH */
298 LPC_ICH7M, /* ICH7-M & ICH7-U */
299 LPC_ICH7MDH, /* ICH7-M DH */
301 LPC_ICH8, /* ICH8 & ICH8R */
302 LPC_ICH8DH, /* ICH8DH */
303 LPC_ICH8DO, /* ICH8DO */
304 LPC_ICH8M, /* ICH8M */
305 LPC_ICH8ME, /* ICH8M-E */
307 LPC_ICH9R, /* ICH9R */
308 LPC_ICH9DH, /* ICH9DH */
309 LPC_ICH9DO, /* ICH9DO */
310 LPC_ICH9M, /* ICH9M */
311 LPC_ICH9ME, /* ICH9M-E */
312 LPC_ICH10, /* ICH10 */
313 LPC_ICH10R, /* ICH10R */
314 LPC_ICH10D, /* ICH10D */
315 LPC_ICH10DO, /* ICH10DO */
316 LPC_PCH, /* PCH Desktop Full Featured */
317 LPC_PCHM, /* PCH Mobile Full Featured */
326 LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
331 LPC_EP80579, /* EP80579 */
332 LPC_CPT, /* Cougar Point */
333 LPC_CPTD, /* Cougar Point Desktop */
334 LPC_CPTM, /* Cougar Point Mobile */
335 LPC_PBG, /* Patsburg */
336 LPC_DH89XXCC, /* DH89xxCC */
337 LPC_PPT, /* Panther Point */
338 LPC_LPT, /* Lynx Point */
339 LPC_LPT_LP, /* Lynx Point-LP */
340 LPC_WBG, /* Wellsburg */
341 LPC_AVN, /* Avoton SoC */
342 LPC_BAYTRAIL, /* Bay Trail SoC */
343 LPC_COLETO, /* Coleto Creek */
344 LPC_WPT_LP, /* Wildcat Point-LP */
345 LPC_BRASWELL, /* Braswell SoC */
346 LPC_LEWISBURG, /* Lewisburg */
347 LPC_9S, /* 9 Series */
348 LPC_APL, /* Apollo Lake SoC */
349 LPC_DNV, /* Denverton SoC */
350 LPC_GLK, /* Gemini Lake SoC */
351 LPC_COUGARMOUNTAIN,/* Cougar Mountain SoC*/
354 struct lpc_ich_priv {
355 enum lpc_chipsets chipset;
357 int abase; /* ACPI base */
358 int actrl_pbase; /* ACPI control or PMC base */
359 int gbase; /* GPIO base */
360 int gctrl; /* GPIO control */
362 int abase_save; /* Cached ACPI base value */
363 int actrl_pbase_save; /* Cached ACPI control or PMC base value */
364 int gctrl_save; /* Cached GPIO control value */
367 static struct lpc_ich_info lpc_chipset_info[] = {
405 .name = "ICH5 or ICH5R",
413 .name = "ICH6 or ICH6R",
415 .gpio_version = ICH_V6_GPIO,
420 .gpio_version = ICH_V6_GPIO,
423 .name = "ICH6W or ICH6RW",
425 .gpio_version = ICH_V6_GPIO,
428 .name = "631xESB/632xESB",
430 .gpio_version = ICH_V6_GPIO,
433 .name = "ICH7 or ICH7R",
435 .gpio_version = ICH_V7_GPIO,
440 .gpio_version = ICH_V7_GPIO,
443 .name = "ICH7-M or ICH7-U",
445 .gpio_version = ICH_V7_GPIO,
450 .gpio_version = ICH_V7_GPIO,
455 .gpio_version = ICH_V7_GPIO,
458 .name = "ICH8 or ICH8R",
460 .gpio_version = ICH_V7_GPIO,
465 .gpio_version = ICH_V7_GPIO,
470 .gpio_version = ICH_V7_GPIO,
475 .gpio_version = ICH_V7_GPIO,
480 .gpio_version = ICH_V7_GPIO,
485 .gpio_version = ICH_V9_GPIO,
490 .gpio_version = ICH_V9_GPIO,
495 .gpio_version = ICH_V9_GPIO,
500 .gpio_version = ICH_V9_GPIO,
505 .gpio_version = ICH_V9_GPIO,
510 .gpio_version = ICH_V9_GPIO,
515 .gpio_version = ICH_V10CONS_GPIO,
520 .gpio_version = ICH_V10CONS_GPIO,
525 .gpio_version = ICH_V10CORP_GPIO,
530 .gpio_version = ICH_V10CORP_GPIO,
533 .name = "PCH Desktop Full Featured",
535 .gpio_version = ICH_V5_GPIO,
538 .name = "PCH Mobile Full Featured",
540 .gpio_version = ICH_V5_GPIO,
545 .gpio_version = ICH_V5_GPIO,
550 .gpio_version = ICH_V5_GPIO,
555 .gpio_version = ICH_V5_GPIO,
560 .gpio_version = ICH_V5_GPIO,
565 .gpio_version = ICH_V5_GPIO,
570 .gpio_version = ICH_V5_GPIO,
575 .gpio_version = ICH_V5_GPIO,
580 .gpio_version = ICH_V5_GPIO,
583 .name = "PCH Mobile SFF Full Featured",
585 .gpio_version = ICH_V5_GPIO,
590 .gpio_version = ICH_V5_GPIO,
595 .gpio_version = ICH_V5_GPIO,
600 .gpio_version = ICH_V5_GPIO,
605 .gpio_version = ICH_V5_GPIO,
612 .name = "Cougar Point",
614 .gpio_version = ICH_V5_GPIO,
617 .name = "Cougar Point Desktop",
619 .gpio_version = ICH_V5_GPIO,
622 .name = "Cougar Point Mobile",
624 .gpio_version = ICH_V5_GPIO,
633 .gpio_version = ICH_V5_GPIO,
636 .name = "Panther Point",
638 .gpio_version = ICH_V5_GPIO,
641 .name = "Lynx Point",
643 .gpio_version = ICH_V5_GPIO,
644 .spi_type = INTEL_SPI_LPT,
647 .name = "Lynx Point_LP",
649 .spi_type = INTEL_SPI_LPT,
656 .name = "Avoton SoC",
658 .gpio_version = AVOTON_GPIO,
659 .spi_type = INTEL_SPI_BYT,
662 .name = "Bay Trail SoC",
664 .spi_type = INTEL_SPI_BYT,
667 .name = "Coleto Creek",
671 .name = "Wildcat Point_LP",
673 .spi_type = INTEL_SPI_LPT,
676 .name = "Braswell SoC",
678 .spi_type = INTEL_SPI_BYT,
687 .gpio_version = ICH_V5_GPIO,
690 .name = "Apollo Lake SoC",
692 .gpio_info = &apl_gpio_info,
693 .spi_type = INTEL_SPI_BXT,
696 .name = "Denverton SoC",
697 .gpio_info = &dnv_gpio_info,
700 .name = "Gemini Lake SoC",
701 .spi_type = INTEL_SPI_BXT,
703 [LPC_COUGARMOUNTAIN] = {
704 .name = "Cougar Mountain SoC",
710 * This data only exists for exporting the supported PCI ids
711 * via MODULE_DEVICE_TABLE. We do not actually register a
712 * pci_driver, because the I/O Controller Hub has also other
713 * functions that probably will be registered by other drivers.
715 static const struct pci_device_id lpc_ich_ids[] = {
716 { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
717 { PCI_VDEVICE(INTEL, 0x19dc), LPC_DNV},
718 { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
719 { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
720 { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
721 { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
722 { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
723 { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
724 { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
725 { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
726 { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
727 { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
728 { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
729 { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
730 { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
731 { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
732 { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
733 { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
734 { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
735 { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
736 { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
737 { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
738 { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
739 { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
740 { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
741 { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
742 { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
743 { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
744 { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
745 { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
746 { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
747 { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
748 { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
749 { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
750 { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
751 { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
752 { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
753 { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
754 { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
755 { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
756 { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
757 { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
758 { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
759 { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
760 { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
761 { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
762 { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
763 { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
764 { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
765 { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
766 { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
767 { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
768 { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
769 { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
770 { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
771 { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
772 { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
773 { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
774 { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
775 { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
776 { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
777 { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
778 { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
779 { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
780 { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
781 { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
782 { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
783 { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
784 { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
785 { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
786 { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
787 { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
788 { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
789 { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
790 { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
791 { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
792 { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
793 { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
794 { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
795 { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
796 { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
797 { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
798 { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
799 { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
800 { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
801 { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
802 { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
803 { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
804 { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
805 { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
806 { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
807 { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
808 { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
809 { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
810 { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
811 { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
812 { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
813 { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
814 { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
815 { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
816 { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
817 { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
818 { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
819 { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
820 { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
821 { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
822 { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
823 { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
824 { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
825 { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
826 { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
827 { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
828 { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
829 { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
830 { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
831 { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
832 { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
833 { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
834 { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
835 { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
836 { PCI_VDEVICE(INTEL, 0x3197), LPC_GLK},
837 { PCI_VDEVICE(INTEL, 0x2b9c), LPC_COUGARMOUNTAIN},
838 { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
839 { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
840 { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
841 { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
842 { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
843 { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
844 { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
845 { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
846 { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
847 { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
848 { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
849 { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
850 { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
851 { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
852 { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
853 { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
854 { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
855 { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
856 { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
857 { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
858 { PCI_VDEVICE(INTEL, 0x5ae8), LPC_APL},
859 { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
860 { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
861 { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
862 { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
863 { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
864 { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
865 { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
866 { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
867 { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
868 { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
869 { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
870 { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
871 { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
872 { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
873 { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
874 { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
875 { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
876 { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
877 { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
878 { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
879 { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
880 { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
881 { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
882 { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
883 { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
884 { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
885 { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
886 { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
887 { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
888 { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
889 { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
890 { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
891 { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
892 { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
893 { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
894 { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
895 { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
896 { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
897 { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
898 { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
899 { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
900 { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
901 { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
902 { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
903 { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
904 { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
905 { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
906 { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
907 { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
908 { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
909 { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
910 { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
911 { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
912 { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
913 { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
914 { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
915 { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
916 { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
917 { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
918 { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
919 { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
920 { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
921 { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
922 { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
923 { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
924 { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
925 { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
926 { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
927 { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
928 { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
929 { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
930 { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
931 { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
932 { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
933 { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
934 { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
935 { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
936 { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
937 { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
938 { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
939 { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
940 { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
941 { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
942 { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
943 { PCI_VDEVICE(INTEL, 0xa1c1), LPC_LEWISBURG},
944 { PCI_VDEVICE(INTEL, 0xa1c2), LPC_LEWISBURG},
945 { PCI_VDEVICE(INTEL, 0xa1c3), LPC_LEWISBURG},
946 { PCI_VDEVICE(INTEL, 0xa1c4), LPC_LEWISBURG},
947 { PCI_VDEVICE(INTEL, 0xa1c5), LPC_LEWISBURG},
948 { PCI_VDEVICE(INTEL, 0xa1c6), LPC_LEWISBURG},
949 { PCI_VDEVICE(INTEL, 0xa1c7), LPC_LEWISBURG},
950 { PCI_VDEVICE(INTEL, 0xa242), LPC_LEWISBURG},
951 { PCI_VDEVICE(INTEL, 0xa243), LPC_LEWISBURG},
952 { 0, }, /* End of list */
954 MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
956 static void lpc_ich_restore_config_space(struct pci_dev *dev)
958 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
960 if (priv->abase_save >= 0) {
961 pci_write_config_byte(dev, priv->abase, priv->abase_save);
962 priv->abase_save = -1;
965 if (priv->actrl_pbase_save >= 0) {
966 pci_write_config_byte(dev, priv->actrl_pbase,
967 priv->actrl_pbase_save);
968 priv->actrl_pbase_save = -1;
971 if (priv->gctrl_save >= 0) {
972 pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
973 priv->gctrl_save = -1;
977 static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
979 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
982 switch (lpc_chipset_info[priv->chipset].iTCO_version) {
985 * Some chipsets (eg Avoton) enable the ACPI space in the
986 * ACPI BASE register.
988 pci_read_config_byte(dev, priv->abase, ®_save);
989 pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
990 priv->abase_save = reg_save;
994 * Most chipsets enable the ACPI space in the ACPI control
997 pci_read_config_byte(dev, priv->actrl_pbase, ®_save);
998 pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
999 priv->actrl_pbase_save = reg_save;
1004 static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
1006 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1009 pci_read_config_byte(dev, priv->gctrl, ®_save);
1010 pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
1011 priv->gctrl_save = reg_save;
1014 static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
1016 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1019 pci_read_config_byte(dev, priv->actrl_pbase, ®_save);
1020 pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
1022 priv->actrl_pbase_save = reg_save;
1025 static int lpc_ich_finalize_wdt_cell(struct pci_dev *dev)
1027 struct itco_wdt_platform_data *pdata;
1028 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1029 struct lpc_ich_info *info;
1030 struct mfd_cell *cell = &lpc_ich_wdt_cell;
1032 pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
1036 info = &lpc_chipset_info[priv->chipset];
1038 pdata->version = info->iTCO_version;
1039 strscpy(pdata->name, info->name, sizeof(pdata->name));
1041 cell->platform_data = pdata;
1042 cell->pdata_size = sizeof(*pdata);
1046 static void lpc_ich_finalize_gpio_cell(struct pci_dev *dev)
1048 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1049 struct mfd_cell *cell = &lpc_ich_gpio_cell;
1051 cell->platform_data = &lpc_chipset_info[priv->chipset];
1052 cell->pdata_size = sizeof(struct lpc_ich_info);
1056 * We don't check for resource conflict globally. There are 2 or 3 independent
1057 * GPIO groups and it's enough to have access to one of these to instantiate
1060 static int lpc_ich_check_conflict_gpio(struct resource *res)
1065 if (resource_size(res) >= 0x50 &&
1066 !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
1069 if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
1072 ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
1076 return use_gpio ? use_gpio : ret;
1079 static int lpc_ich_init_gpio(struct pci_dev *dev)
1081 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1085 bool acpi_conflict = false;
1086 struct resource *res;
1088 /* Setup power management base register */
1089 pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
1090 base_addr = base_addr_cfg & 0x0000ff80;
1092 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
1093 lpc_ich_gpio_cell.num_resources--;
1097 res = &gpio_ich_res[ICH_RES_GPE0];
1098 res->start = base_addr + ACPIBASE_GPE_OFF;
1099 res->end = base_addr + ACPIBASE_GPE_END;
1100 ret = acpi_check_resource_conflict(res);
1103 * This isn't fatal for the GPIO, but we have to make sure that
1104 * the platform_device subsystem doesn't see this resource
1105 * or it will register an invalid region.
1107 lpc_ich_gpio_cell.num_resources--;
1108 acpi_conflict = true;
1110 lpc_ich_enable_acpi_space(dev);
1114 /* Setup GPIO base register */
1115 pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
1116 base_addr = base_addr_cfg & 0x0000ff80;
1118 dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
1123 /* Older devices provide fewer GPIO and have a smaller resource size. */
1124 res = &gpio_ich_res[ICH_RES_GPIO];
1125 res->start = base_addr;
1126 switch (lpc_chipset_info[priv->chipset].gpio_version) {
1128 case ICH_V10CORP_GPIO:
1129 res->end = res->start + 128 - 1;
1132 res->end = res->start + 64 - 1;
1136 ret = lpc_ich_check_conflict_gpio(res);
1138 /* this isn't necessarily fatal for the GPIO */
1139 acpi_conflict = true;
1142 lpc_chipset_info[priv->chipset].use_gpio = ret;
1143 lpc_ich_enable_gpio_space(dev);
1145 lpc_ich_finalize_gpio_cell(dev);
1146 ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
1147 &lpc_ich_gpio_cell, 1, NULL, 0, NULL);
1151 pr_warn("Resource conflict(s) found affecting %s\n",
1152 lpc_ich_gpio_cell.name);
1156 static int lpc_ich_init_wdt(struct pci_dev *dev)
1158 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1162 struct resource *res;
1164 /* If we have ACPI based watchdog use that instead */
1165 if (acpi_has_watchdog())
1168 /* Setup power management base register */
1169 pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
1170 base_addr = base_addr_cfg & 0x0000ff80;
1172 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
1177 res = wdt_io_res(ICH_RES_IO_TCO);
1178 res->start = base_addr + ACPIBASE_TCO_OFF;
1179 res->end = base_addr + ACPIBASE_TCO_END;
1181 res = wdt_io_res(ICH_RES_IO_SMI);
1182 res->start = base_addr + ACPIBASE_SMI_OFF;
1183 res->end = base_addr + ACPIBASE_SMI_END;
1185 lpc_ich_enable_acpi_space(dev);
1189 * Get the Memory-Mapped GCS register. To get access to it
1190 * we have to read RCBA from PCI Config space 0xf0 and use
1191 * it as base. GCS = RCBA + ICH6_GCS(0x3410).
1194 * Get the Power Management Configuration register. To get access
1195 * to it we have to read the PMC BASE from config space and address
1196 * the register at offset 0x8.
1198 if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
1199 /* Don't register iomem for TCO ver 1 */
1200 lpc_ich_wdt_cell.num_resources--;
1201 } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
1202 pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
1203 base_addr = base_addr_cfg & 0xffffc000;
1204 if (!(base_addr_cfg & 1)) {
1205 dev_notice(&dev->dev, "RCBA is disabled by "
1206 "hardware/BIOS, device disabled\n");
1210 res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
1211 res->start = base_addr + ACPIBASE_GCS_OFF;
1212 res->end = base_addr + ACPIBASE_GCS_END;
1213 } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
1214 lpc_ich_enable_pmc_space(dev);
1215 pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
1216 base_addr = base_addr_cfg & 0xfffffe00;
1218 res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
1219 res->start = base_addr + ACPIBASE_PMC_OFF;
1220 res->end = base_addr + ACPIBASE_PMC_END;
1223 ret = lpc_ich_finalize_wdt_cell(dev);
1227 ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
1228 &lpc_ich_wdt_cell, 1, NULL, 0, NULL);
1234 static int lpc_ich_init_pinctrl(struct pci_dev *dev)
1236 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1237 const struct lpc_ich_gpio_info *info = lpc_chipset_info[priv->chipset].gpio_info;
1238 struct resource base;
1242 /* Check, if GPIO has been exported as an ACPI device */
1243 if (acpi_dev_present(info->hid, NULL, -1))
1246 ret = p2sb_bar(dev->bus, 0, &base);
1250 for (i = 0; i < info->nr_resources; i++) {
1251 struct resource *mem = info->resources[i];
1252 resource_size_t offset = info->offsets[i];
1254 /* Fill MEM resource */
1255 mem->start = base.start + offset;
1256 mem->end = base.start + offset + INTEL_GPIO_RESOURCE_SIZE - 1;
1257 mem->flags = base.flags;
1260 return mfd_add_devices(&dev->dev, 0, info->devices, info->nr_devices,
1264 static bool lpc_ich_byt_set_writeable(void __iomem *base, void *data)
1268 val = readl(base + BYT_BCR);
1269 if (!(val & BYT_BCR_WPD)) {
1271 writel(val, base + BYT_BCR);
1272 val = readl(base + BYT_BCR);
1275 return val & BYT_BCR_WPD;
1278 static bool lpc_ich_set_writeable(struct pci_bus *bus, unsigned int devfn)
1282 pci_bus_read_config_dword(bus, devfn, BCR, &bcr);
1283 if (!(bcr & BCR_WPD)) {
1285 pci_bus_write_config_dword(bus, devfn, BCR, bcr);
1286 pci_bus_read_config_dword(bus, devfn, BCR, &bcr);
1289 return bcr & BCR_WPD;
1292 static bool lpc_ich_lpt_set_writeable(void __iomem *base, void *data)
1294 struct pci_dev *pdev = data;
1296 return lpc_ich_set_writeable(pdev->bus, pdev->devfn);
1299 static bool lpc_ich_bxt_set_writeable(void __iomem *base, void *data)
1301 struct pci_dev *pdev = data;
1303 return lpc_ich_set_writeable(pdev->bus, PCI_DEVFN(13, 2));
1306 static int lpc_ich_init_spi(struct pci_dev *dev)
1308 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1309 struct resource *res = &intel_spi_res[0];
1310 struct intel_spi_boardinfo *info;
1314 info = devm_kzalloc(&dev->dev, sizeof(*info), GFP_KERNEL);
1318 info->type = lpc_chipset_info[priv->chipset].spi_type;
1320 switch (info->type) {
1322 pci_read_config_dword(dev, SPIBASE_BYT, &spi_base);
1323 if (spi_base & SPIBASE_BYT_EN) {
1324 res->start = spi_base & ~(SPIBASE_BYT_SZ - 1);
1325 res->end = res->start + SPIBASE_BYT_SZ - 1;
1327 info->set_writeable = lpc_ich_byt_set_writeable;
1332 pci_read_config_dword(dev, RCBABASE, &rcba);
1334 spi_base = round_down(rcba, SPIBASE_LPT_SZ);
1335 res->start = spi_base + SPIBASE_LPT;
1336 res->end = res->start + SPIBASE_LPT_SZ - 1;
1338 info->set_writeable = lpc_ich_lpt_set_writeable;
1345 * The P2SB is hidden by BIOS and we need to unhide it in
1346 * order to read BAR of the SPI flash device. Once that is
1347 * done we hide it again.
1349 ret = p2sb_bar(dev->bus, PCI_DEVFN(13, 2), res);
1353 info->set_writeable = lpc_ich_bxt_set_writeable;
1364 lpc_ich_spi_cell.platform_data = info;
1365 lpc_ich_spi_cell.pdata_size = sizeof(*info);
1367 return mfd_add_devices(&dev->dev, PLATFORM_DEVID_NONE,
1368 &lpc_ich_spi_cell, 1, NULL, 0, NULL);
1371 static int lpc_ich_probe(struct pci_dev *dev,
1372 const struct pci_device_id *id)
1374 struct lpc_ich_priv *priv;
1376 bool cell_added = false;
1378 priv = devm_kzalloc(&dev->dev,
1379 sizeof(struct lpc_ich_priv), GFP_KERNEL);
1383 priv->chipset = id->driver_data;
1385 priv->actrl_pbase_save = -1;
1386 priv->abase_save = -1;
1388 priv->abase = ACPIBASE;
1389 priv->actrl_pbase = ACPICTRL_PMCBASE;
1391 priv->gctrl_save = -1;
1392 if (priv->chipset <= LPC_ICH5) {
1393 priv->gbase = GPIOBASE_ICH0;
1394 priv->gctrl = GPIOCTRL_ICH0;
1396 priv->gbase = GPIOBASE_ICH6;
1397 priv->gctrl = GPIOCTRL_ICH6;
1400 pci_set_drvdata(dev, priv);
1402 if (lpc_chipset_info[priv->chipset].iTCO_version) {
1403 ret = lpc_ich_init_wdt(dev);
1408 if (lpc_chipset_info[priv->chipset].gpio_version) {
1409 ret = lpc_ich_init_gpio(dev);
1414 if (lpc_chipset_info[priv->chipset].gpio_info) {
1415 ret = lpc_ich_init_pinctrl(dev);
1420 if (lpc_chipset_info[priv->chipset].spi_type) {
1421 ret = lpc_ich_init_spi(dev);
1427 * We only care if at least one or none of the cells registered
1431 dev_warn(&dev->dev, "No MFD cells added\n");
1432 lpc_ich_restore_config_space(dev);
1439 static void lpc_ich_remove(struct pci_dev *dev)
1441 mfd_remove_devices(&dev->dev);
1442 lpc_ich_restore_config_space(dev);
1445 static struct pci_driver lpc_ich_driver = {
1447 .id_table = lpc_ich_ids,
1448 .probe = lpc_ich_probe,
1449 .remove = lpc_ich_remove,
1452 module_pci_driver(lpc_ich_driver);
1455 MODULE_DESCRIPTION("LPC interface for Intel ICH");
1456 MODULE_LICENSE("GPL");