1 // SPDX-License-Identifier: GPL-2.0
3 * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
8 #include <linux/bitfield.h>
10 #include <linux/clk-provider.h>
11 #include <linux/delay.h>
13 #include <linux/iio/iio.h>
14 #include <linux/module.h>
15 #include <linux/mutex.h>
16 #include <linux/nvmem-consumer.h>
17 #include <linux/interrupt.h>
19 #include <linux/of_irq.h>
20 #include <linux/platform_device.h>
21 #include <linux/regmap.h>
22 #include <linux/regulator/consumer.h>
23 #include <linux/mfd/syscon.h>
25 #define MESON_SAR_ADC_REG0 0x00
26 #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
27 #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
28 #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
29 #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
30 #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
31 #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
32 #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
33 #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
34 #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
35 #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
36 #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
37 #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
38 #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
39 #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
40 #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
41 #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
42 #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
43 #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
44 #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
45 #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
47 #define MESON_SAR_ADC_CHAN_LIST 0x04
48 #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
49 #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
50 (GENMASK(2, 0) << ((_chan) * 3))
52 #define MESON_SAR_ADC_AVG_CNTL 0x08
53 #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
55 #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
56 (GENMASK(17, 16) << ((_chan) * 2))
57 #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
59 #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
60 (GENMASK(1, 0) << ((_chan) * 2))
62 #define MESON_SAR_ADC_REG3 0x0c
63 #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
64 #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
65 #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
66 #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
67 #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
68 #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
69 #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
70 #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
71 #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
72 #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
73 #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
74 #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 6
75 #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
76 #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
78 #define MESON_SAR_ADC_DELAY 0x10
79 #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
80 #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
81 #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
82 #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
83 #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
84 #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
86 #define MESON_SAR_ADC_LAST_RD 0x14
87 #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
88 #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
90 #define MESON_SAR_ADC_FIFO_RD 0x18
91 #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
92 #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
94 #define MESON_SAR_ADC_AUX_SW 0x1c
95 #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(_chan) \
96 (8 + (((_chan) - 2) * 3))
97 #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
98 #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
99 #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
100 #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
101 #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
102 #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
103 #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
105 #define MESON_SAR_ADC_CHAN_10_SW 0x20
106 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
107 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
108 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
109 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
110 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
111 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
112 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
113 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
114 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
115 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
116 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
117 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
118 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
119 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
120 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
121 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
123 #define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
124 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
125 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
126 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
127 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
128 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
129 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
130 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
131 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
132 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
133 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
134 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
135 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
136 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
137 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
138 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
139 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
140 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
142 #define MESON_SAR_ADC_DELTA_10 0x28
143 #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
144 #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
145 #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
146 #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
147 #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
148 #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
149 #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
152 * NOTE: registers from here are undocumented (the vendor Linux kernel driver
153 * and u-boot source served as reference). These only seem to be relevant on
156 #define MESON_SAR_ADC_REG11 0x2c
157 #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
158 #define MESON_SAR_ADC_REG11_CMV_SEL BIT(6)
159 #define MESON_SAR_ADC_REG11_VREF_VOLTAGE BIT(5)
160 #define MESON_SAR_ADC_REG11_EOC BIT(1)
161 #define MESON_SAR_ADC_REG11_VREF_SEL BIT(0)
163 #define MESON_SAR_ADC_REG13 0x34
164 #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
166 #define MESON_SAR_ADC_MAX_FIFO_SIZE 32
167 #define MESON_SAR_ADC_TIMEOUT 100 /* ms */
168 #define MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL 6
169 #define MESON_SAR_ADC_VOLTAGE_AND_MUX_CHANNEL 7
170 #define MESON_SAR_ADC_TEMP_OFFSET 27
172 /* temperature sensor calibration information in eFuse */
173 #define MESON_SAR_ADC_EFUSE_BYTES 4
174 #define MESON_SAR_ADC_EFUSE_BYTE3_UPPER_ADC_VAL GENMASK(6, 0)
175 #define MESON_SAR_ADC_EFUSE_BYTE3_IS_CALIBRATED BIT(7)
177 #define MESON_HHI_DPLL_TOP_0 0x318
178 #define MESON_HHI_DPLL_TOP_0_TSC_BIT4 BIT(9)
180 /* for use with IIO_VAL_INT_PLUS_MICRO */
181 #define MILLION 1000000
183 #define MESON_SAR_ADC_CHAN(_chan) { \
184 .type = IIO_VOLTAGE, \
188 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
189 BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
190 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
191 .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_CALIBBIAS) | \
192 BIT(IIO_CHAN_INFO_CALIBSCALE), \
193 .datasheet_name = "SAR_ADC_CH"#_chan, \
196 #define MESON_SAR_ADC_TEMP_CHAN(_chan) { \
199 .address = MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL, \
200 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
201 BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
202 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OFFSET) | \
203 BIT(IIO_CHAN_INFO_SCALE), \
204 .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_CALIBBIAS) | \
205 BIT(IIO_CHAN_INFO_CALIBSCALE), \
206 .datasheet_name = "TEMP_SENSOR", \
209 #define MESON_SAR_ADC_MUX(_chan, _sel) { \
210 .type = IIO_VOLTAGE, \
213 .address = MESON_SAR_ADC_VOLTAGE_AND_MUX_CHANNEL, \
214 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
215 BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
216 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
217 .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_CALIBBIAS) | \
218 BIT(IIO_CHAN_INFO_CALIBSCALE), \
219 .datasheet_name = "SAR_ADC_MUX_"#_sel, \
222 enum meson_sar_adc_vref_sel {
223 VREF_CALIBATION_VOLTAGE = 0,
227 enum meson_sar_adc_avg_mode {
229 MEAN_AVERAGING = 0x1,
230 MEDIAN_AVERAGING = 0x2,
233 enum meson_sar_adc_num_samples {
240 enum meson_sar_adc_chan7_mux_sel {
242 CHAN7_MUX_VDD_DIV4 = 0x1,
243 CHAN7_MUX_VDD_DIV2 = 0x2,
244 CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
246 CHAN7_MUX_CH7_INPUT = 0x7,
249 enum meson_sar_adc_channel_index {
262 NUM_MUX_3_VDD_MUL3_DIV4,
266 static enum meson_sar_adc_chan7_mux_sel chan7_mux_values[] = {
270 CHAN7_MUX_VDD_MUL3_DIV4,
274 static const char * const chan7_mux_names[] = {
275 [CHAN7_MUX_VSS] = "gnd",
276 [CHAN7_MUX_VDD_DIV4] = "0.25vdd",
277 [CHAN7_MUX_VDD_DIV2] = "0.5vdd",
278 [CHAN7_MUX_VDD_MUL3_DIV4] = "0.75vdd",
279 [CHAN7_MUX_VDD] = "vdd",
282 static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
283 MESON_SAR_ADC_CHAN(NUM_CHAN_0),
284 MESON_SAR_ADC_CHAN(NUM_CHAN_1),
285 MESON_SAR_ADC_CHAN(NUM_CHAN_2),
286 MESON_SAR_ADC_CHAN(NUM_CHAN_3),
287 MESON_SAR_ADC_CHAN(NUM_CHAN_4),
288 MESON_SAR_ADC_CHAN(NUM_CHAN_5),
289 MESON_SAR_ADC_CHAN(NUM_CHAN_6),
290 MESON_SAR_ADC_CHAN(NUM_CHAN_7),
291 MESON_SAR_ADC_MUX(NUM_MUX_0_VSS, 0),
292 MESON_SAR_ADC_MUX(NUM_MUX_1_VDD_DIV4, 1),
293 MESON_SAR_ADC_MUX(NUM_MUX_2_VDD_DIV2, 2),
294 MESON_SAR_ADC_MUX(NUM_MUX_3_VDD_MUL3_DIV4, 3),
295 MESON_SAR_ADC_MUX(NUM_MUX_4_VDD, 4),
298 static const struct iio_chan_spec meson_sar_adc_and_temp_iio_channels[] = {
299 MESON_SAR_ADC_CHAN(NUM_CHAN_0),
300 MESON_SAR_ADC_CHAN(NUM_CHAN_1),
301 MESON_SAR_ADC_CHAN(NUM_CHAN_2),
302 MESON_SAR_ADC_CHAN(NUM_CHAN_3),
303 MESON_SAR_ADC_CHAN(NUM_CHAN_4),
304 MESON_SAR_ADC_CHAN(NUM_CHAN_5),
305 MESON_SAR_ADC_CHAN(NUM_CHAN_6),
306 MESON_SAR_ADC_CHAN(NUM_CHAN_7),
307 MESON_SAR_ADC_TEMP_CHAN(NUM_CHAN_TEMP),
308 MESON_SAR_ADC_MUX(NUM_MUX_0_VSS, 0),
309 MESON_SAR_ADC_MUX(NUM_MUX_1_VDD_DIV4, 1),
310 MESON_SAR_ADC_MUX(NUM_MUX_2_VDD_DIV2, 2),
311 MESON_SAR_ADC_MUX(NUM_MUX_3_VDD_MUL3_DIV4, 3),
312 MESON_SAR_ADC_MUX(NUM_MUX_4_VDD, 4),
315 struct meson_sar_adc_param {
316 bool has_bl30_integration;
317 unsigned long clock_rate;
319 unsigned int resolution;
320 const struct regmap_config *regmap_config;
321 u8 temperature_trimming_bits;
322 unsigned int temperature_multiplier;
323 unsigned int temperature_divider;
324 u8 disable_ring_counter;
326 bool has_vref_select;
330 enum meson_sar_adc_vref_sel vref_volatge;
333 struct meson_sar_adc_data {
334 const struct meson_sar_adc_param *param;
338 struct meson_sar_adc_priv {
339 struct regmap *regmap;
340 struct regulator *vref;
341 const struct meson_sar_adc_param *param;
343 struct clk *core_clk;
344 struct clk *adc_sel_clk;
346 struct clk_gate clk_gate;
347 struct clk *adc_div_clk;
348 struct clk_divider clk_div;
349 struct completion done;
350 /* lock to protect against multiple access to the device */
354 struct regmap *tsc_regmap;
355 bool temperature_sensor_calibrated;
356 u8 temperature_sensor_coefficient;
357 u16 temperature_sensor_adc_val;
358 enum meson_sar_adc_chan7_mux_sel chan7_mux_sel;
361 static const struct regmap_config meson_sar_adc_regmap_config_gxbb = {
365 .max_register = MESON_SAR_ADC_REG13,
368 static const struct regmap_config meson_sar_adc_regmap_config_meson8 = {
372 .max_register = MESON_SAR_ADC_DELTA_10,
375 static const struct iio_chan_spec *
376 find_channel_by_num(struct iio_dev *indio_dev, int num)
380 for (i = 0; i < indio_dev->num_channels; i++)
381 if (indio_dev->channels[i].channel == num)
382 return &indio_dev->channels[i];
386 static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
388 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
391 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, ®val);
393 return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
396 static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
398 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
401 /* use val_calib = scale * val_raw + offset calibration function */
402 tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
404 return clamp(tmp, 0, (1 << priv->param->resolution) - 1);
407 static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
409 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
413 * NOTE: we need a small delay before reading the status, otherwise
414 * the sample engine may not have started internally (which would
415 * seem to us that sampling is already finished).
418 return regmap_read_poll_timeout_atomic(priv->regmap, MESON_SAR_ADC_REG0, val,
419 !FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, val),
423 static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
424 enum meson_sar_adc_chan7_mux_sel sel)
426 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
429 regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
430 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
431 MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
433 usleep_range(10, 20);
435 priv->chan7_mux_sel = sel;
438 static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
439 const struct iio_chan_spec *chan,
442 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
443 struct device *dev = indio_dev->dev.parent;
444 int regval, fifo_chan, fifo_val, count;
446 if (!wait_for_completion_timeout(&priv->done,
447 msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
450 count = meson_sar_adc_get_fifo_count(indio_dev);
452 dev_err(dev, "ADC FIFO has %d element(s) instead of one\n", count);
456 regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, ®val);
457 fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
458 if (fifo_chan != chan->address) {
459 dev_err(dev, "ADC FIFO entry belongs to channel %d instead of %lu\n",
460 fifo_chan, chan->address);
464 fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
465 fifo_val &= GENMASK(priv->param->resolution - 1, 0);
466 *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
471 static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
472 const struct iio_chan_spec *chan,
473 enum meson_sar_adc_avg_mode mode,
474 enum meson_sar_adc_num_samples samples)
476 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
477 int val, address = chan->address;
479 val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(address);
480 regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
481 MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(address),
484 val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(address);
485 regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
486 MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(address), val);
489 static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
490 const struct iio_chan_spec *chan)
492 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
496 * the SAR ADC engine allows sampling multiple channels at the same
497 * time. to keep it simple we're only working with one *internal*
498 * channel, which starts counting at index 0 (which means: count = 1).
500 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
501 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
502 MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
504 /* map channel index 0 to the channel which we want to read */
505 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
507 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
508 MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
510 regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
512 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
513 MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
516 regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
518 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
519 MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
522 if (chan->address == MESON_SAR_ADC_VOLTAGE_AND_TEMP_CHANNEL) {
523 if (chan->type == IIO_TEMP)
524 regval = MESON_SAR_ADC_DELTA_10_TEMP_SEL;
528 regmap_update_bits(priv->regmap,
529 MESON_SAR_ADC_DELTA_10,
530 MESON_SAR_ADC_DELTA_10_TEMP_SEL, regval);
531 } else if (chan->address == MESON_SAR_ADC_VOLTAGE_AND_MUX_CHANNEL) {
532 enum meson_sar_adc_chan7_mux_sel sel;
534 if (chan->channel == NUM_CHAN_7)
535 sel = CHAN7_MUX_CH7_INPUT;
537 sel = chan7_mux_values[chan->channel - NUM_MUX_0_VSS];
538 if (sel != priv->chan7_mux_sel)
539 meson_sar_adc_set_chan7_mux(indio_dev, sel);
543 static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
545 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
547 reinit_completion(&priv->done);
549 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
550 MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
551 MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
553 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
554 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
555 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
557 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
558 MESON_SAR_ADC_REG0_SAMPLING_START,
559 MESON_SAR_ADC_REG0_SAMPLING_START);
562 static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
564 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
566 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
567 MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
569 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
570 MESON_SAR_ADC_REG0_SAMPLING_STOP,
571 MESON_SAR_ADC_REG0_SAMPLING_STOP);
573 /* wait until all modules are stopped */
574 meson_sar_adc_wait_busy_clear(indio_dev);
576 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
577 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
580 static int meson_sar_adc_lock(struct iio_dev *indio_dev)
582 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
585 mutex_lock(&priv->lock);
587 if (priv->param->has_bl30_integration) {
588 /* prevent BL30 from using the SAR ADC while we are using it */
589 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
590 MESON_SAR_ADC_DELAY_KERNEL_BUSY,
591 MESON_SAR_ADC_DELAY_KERNEL_BUSY);
596 * wait until BL30 releases it's lock (so we can use the SAR
599 ret = regmap_read_poll_timeout_atomic(priv->regmap, MESON_SAR_ADC_DELAY, val,
600 !(val & MESON_SAR_ADC_DELAY_BL30_BUSY),
603 mutex_unlock(&priv->lock);
611 static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
613 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
615 if (priv->param->has_bl30_integration)
616 /* allow BL30 to use the SAR ADC again */
617 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
618 MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
620 mutex_unlock(&priv->lock);
623 static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
625 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
626 unsigned int count, tmp;
628 for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
629 if (!meson_sar_adc_get_fifo_count(indio_dev))
632 regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
636 static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
637 const struct iio_chan_spec *chan,
638 enum meson_sar_adc_avg_mode avg_mode,
639 enum meson_sar_adc_num_samples avg_samples,
642 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
643 struct device *dev = indio_dev->dev.parent;
646 if (chan->type == IIO_TEMP && !priv->temperature_sensor_calibrated)
649 ret = meson_sar_adc_lock(indio_dev);
653 /* clear the FIFO to make sure we're not reading old values */
654 meson_sar_adc_clear_fifo(indio_dev);
656 meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
658 meson_sar_adc_enable_channel(indio_dev, chan);
660 meson_sar_adc_start_sample_engine(indio_dev);
661 ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
662 meson_sar_adc_stop_sample_engine(indio_dev);
664 meson_sar_adc_unlock(indio_dev);
667 dev_warn(dev, "failed to read sample for channel %lu: %d\n",
675 static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
676 const struct iio_chan_spec *chan,
677 int *val, int *val2, long mask)
679 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
680 struct device *dev = indio_dev->dev.parent;
684 case IIO_CHAN_INFO_RAW:
685 return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
688 case IIO_CHAN_INFO_AVERAGE_RAW:
689 return meson_sar_adc_get_sample(indio_dev, chan,
690 MEAN_AVERAGING, EIGHT_SAMPLES,
693 case IIO_CHAN_INFO_SCALE:
694 if (chan->type == IIO_VOLTAGE) {
695 ret = regulator_get_voltage(priv->vref);
697 dev_err(dev, "failed to get vref voltage: %d\n", ret);
702 *val2 = priv->param->resolution;
703 return IIO_VAL_FRACTIONAL_LOG2;
704 } else if (chan->type == IIO_TEMP) {
705 /* SoC specific multiplier and divider */
706 *val = priv->param->temperature_multiplier;
707 *val2 = priv->param->temperature_divider;
709 /* celsius to millicelsius */
712 return IIO_VAL_FRACTIONAL;
717 case IIO_CHAN_INFO_CALIBBIAS:
718 *val = priv->calibbias;
721 case IIO_CHAN_INFO_CALIBSCALE:
722 *val = priv->calibscale / MILLION;
723 *val2 = priv->calibscale % MILLION;
724 return IIO_VAL_INT_PLUS_MICRO;
726 case IIO_CHAN_INFO_OFFSET:
727 *val = DIV_ROUND_CLOSEST(MESON_SAR_ADC_TEMP_OFFSET *
728 priv->param->temperature_divider,
729 priv->param->temperature_multiplier);
730 *val -= priv->temperature_sensor_adc_val;
738 static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
741 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
742 struct device *dev = indio_dev->dev.parent;
743 struct clk_init_data init;
744 const char *clk_parents[1];
746 init.name = devm_kasprintf(dev, GFP_KERNEL, "%s#adc_div", dev_name(dev));
751 init.ops = &clk_divider_ops;
752 clk_parents[0] = __clk_get_name(priv->clkin);
753 init.parent_names = clk_parents;
754 init.num_parents = 1;
756 priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
757 priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
758 priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
759 priv->clk_div.hw.init = &init;
760 priv->clk_div.flags = 0;
762 priv->adc_div_clk = devm_clk_register(dev, &priv->clk_div.hw);
763 if (WARN_ON(IS_ERR(priv->adc_div_clk)))
764 return PTR_ERR(priv->adc_div_clk);
766 init.name = devm_kasprintf(dev, GFP_KERNEL, "%s#adc_en", dev_name(dev));
770 init.flags = CLK_SET_RATE_PARENT;
771 init.ops = &clk_gate_ops;
772 clk_parents[0] = __clk_get_name(priv->adc_div_clk);
773 init.parent_names = clk_parents;
774 init.num_parents = 1;
776 priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
777 priv->clk_gate.bit_idx = __ffs(MESON_SAR_ADC_REG3_CLK_EN);
778 priv->clk_gate.hw.init = &init;
780 priv->adc_clk = devm_clk_register(dev, &priv->clk_gate.hw);
781 if (WARN_ON(IS_ERR(priv->adc_clk)))
782 return PTR_ERR(priv->adc_clk);
787 static int meson_sar_adc_temp_sensor_init(struct iio_dev *indio_dev)
789 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
790 u8 *buf, trimming_bits, trimming_mask, upper_adc_val;
791 struct device *dev = indio_dev->dev.parent;
792 struct nvmem_cell *temperature_calib;
796 temperature_calib = devm_nvmem_cell_get(dev, "temperature_calib");
797 if (IS_ERR(temperature_calib)) {
798 ret = PTR_ERR(temperature_calib);
801 * leave the temperature sensor disabled if no calibration data
802 * was passed via nvmem-cells.
807 return dev_err_probe(dev, ret, "failed to get temperature_calib cell\n");
810 priv->tsc_regmap = syscon_regmap_lookup_by_phandle(dev->of_node, "amlogic,hhi-sysctrl");
811 if (IS_ERR(priv->tsc_regmap))
812 return dev_err_probe(dev, PTR_ERR(priv->tsc_regmap),
813 "failed to get amlogic,hhi-sysctrl regmap\n");
815 read_len = MESON_SAR_ADC_EFUSE_BYTES;
816 buf = nvmem_cell_read(temperature_calib, &read_len);
818 return dev_err_probe(dev, PTR_ERR(buf), "failed to read temperature_calib cell\n");
819 if (read_len != MESON_SAR_ADC_EFUSE_BYTES) {
821 return dev_err_probe(dev, -EINVAL, "invalid read size of temperature_calib cell\n");
824 trimming_bits = priv->param->temperature_trimming_bits;
825 trimming_mask = BIT(trimming_bits) - 1;
827 priv->temperature_sensor_calibrated =
828 buf[3] & MESON_SAR_ADC_EFUSE_BYTE3_IS_CALIBRATED;
829 priv->temperature_sensor_coefficient = buf[2] & trimming_mask;
831 upper_adc_val = FIELD_GET(MESON_SAR_ADC_EFUSE_BYTE3_UPPER_ADC_VAL,
834 priv->temperature_sensor_adc_val = buf[2];
835 priv->temperature_sensor_adc_val |= upper_adc_val << BITS_PER_BYTE;
836 priv->temperature_sensor_adc_val >>= trimming_bits;
843 static int meson_sar_adc_init(struct iio_dev *indio_dev)
845 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
846 struct device *dev = indio_dev->dev.parent;
850 * make sure we start at CH7 input since the other muxes are only used
851 * for internal calibration.
853 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
855 if (priv->param->has_bl30_integration) {
857 * leave sampling delay and the input clocks as configured by
858 * BL30 to make sure BL30 gets the values it expects when
859 * reading the temperature sensor.
861 regmap_read(priv->regmap, MESON_SAR_ADC_REG3, ®val);
862 if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
866 meson_sar_adc_stop_sample_engine(indio_dev);
869 * disable this bit as seems to be only relevant for Meson6 (based
870 * on the vendor driver), which we don't support at the moment.
872 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
873 MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL, 0);
875 /* disable all channels by default */
876 regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
878 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
879 MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
880 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
881 MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
882 MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
884 /* delay between two samples = (10+1) * 1uS */
885 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
886 MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
887 FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
889 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
890 MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
891 FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
894 /* delay between two samples = (10+1) * 1uS */
895 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
896 MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
897 FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
899 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
900 MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
901 FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
905 * set up the input channel muxes in MESON_SAR_ADC_CHAN_10_SW
906 * (0 = SAR_ADC_CH0, 1 = SAR_ADC_CH1)
908 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK, 0);
909 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
910 MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK,
912 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK, 1);
913 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
914 MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK,
917 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
918 MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW,
919 MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW);
921 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
922 MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW,
923 MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW);
925 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
926 MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW,
927 MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW);
929 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
930 MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW,
931 MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW);
934 * set up the input channel muxes in MESON_SAR_ADC_AUX_SW
935 * (2 = SAR_ADC_CH2, 3 = SAR_ADC_CH3, ...) and enable
936 * MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW and
937 * MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW like the vendor driver.
940 for (i = 2; i <= 7; i++)
941 regval |= i << MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(i);
942 regval |= MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW;
943 regval |= MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW;
944 regmap_write(priv->regmap, MESON_SAR_ADC_AUX_SW, regval);
946 if (priv->temperature_sensor_calibrated) {
947 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
948 MESON_SAR_ADC_DELTA_10_TS_REVE1,
949 MESON_SAR_ADC_DELTA_10_TS_REVE1);
950 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
951 MESON_SAR_ADC_DELTA_10_TS_REVE0,
952 MESON_SAR_ADC_DELTA_10_TS_REVE0);
955 * set bits [3:0] of the TSC (temperature sensor coefficient)
956 * to get the correct values when reading the temperature.
958 regval = FIELD_PREP(MESON_SAR_ADC_DELTA_10_TS_C_MASK,
959 priv->temperature_sensor_coefficient);
960 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
961 MESON_SAR_ADC_DELTA_10_TS_C_MASK, regval);
963 if (priv->param->temperature_trimming_bits == 5) {
964 if (priv->temperature_sensor_coefficient & BIT(4))
965 regval = MESON_HHI_DPLL_TOP_0_TSC_BIT4;
970 * bit [4] (the 5th bit when starting to count at 1)
971 * of the TSC is located in the HHI register area.
973 regmap_update_bits(priv->tsc_regmap,
974 MESON_HHI_DPLL_TOP_0,
975 MESON_HHI_DPLL_TOP_0_TSC_BIT4,
979 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
980 MESON_SAR_ADC_DELTA_10_TS_REVE1, 0);
981 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
982 MESON_SAR_ADC_DELTA_10_TS_REVE0, 0);
985 regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN,
986 priv->param->disable_ring_counter);
987 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
988 MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN,
991 if (priv->param->has_reg11) {
992 regval = FIELD_PREP(MESON_SAR_ADC_REG11_EOC, priv->param->adc_eoc);
993 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
994 MESON_SAR_ADC_REG11_EOC, regval);
996 if (priv->param->has_vref_select) {
997 regval = FIELD_PREP(MESON_SAR_ADC_REG11_VREF_SEL,
998 priv->param->vref_select);
999 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
1000 MESON_SAR_ADC_REG11_VREF_SEL, regval);
1003 regval = FIELD_PREP(MESON_SAR_ADC_REG11_VREF_VOLTAGE,
1004 priv->param->vref_volatge);
1005 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
1006 MESON_SAR_ADC_REG11_VREF_VOLTAGE, regval);
1008 regval = FIELD_PREP(MESON_SAR_ADC_REG11_CMV_SEL,
1009 priv->param->cmv_select);
1010 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
1011 MESON_SAR_ADC_REG11_CMV_SEL, regval);
1014 ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
1016 return dev_err_probe(dev, ret, "failed to set adc parent to clkin\n");
1018 ret = clk_set_rate(priv->adc_clk, priv->param->clock_rate);
1020 return dev_err_probe(dev, ret, "failed to set adc clock rate\n");
1025 static void meson_sar_adc_set_bandgap(struct iio_dev *indio_dev, bool on_off)
1027 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1028 const struct meson_sar_adc_param *param = priv->param;
1031 if (param->bandgap_reg == MESON_SAR_ADC_REG11)
1032 enable_mask = MESON_SAR_ADC_REG11_BANDGAP_EN;
1034 enable_mask = MESON_SAR_ADC_DELTA_10_TS_VBG_EN;
1036 regmap_update_bits(priv->regmap, param->bandgap_reg, enable_mask,
1037 on_off ? enable_mask : 0);
1040 static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
1042 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1043 struct device *dev = indio_dev->dev.parent;
1047 ret = meson_sar_adc_lock(indio_dev);
1049 dev_err(dev, "failed to lock adc\n");
1053 ret = regulator_enable(priv->vref);
1055 dev_err(dev, "failed to enable vref regulator\n");
1059 regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
1060 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
1061 MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
1063 meson_sar_adc_set_bandgap(indio_dev, true);
1065 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
1066 MESON_SAR_ADC_REG3_ADC_EN,
1067 MESON_SAR_ADC_REG3_ADC_EN);
1071 ret = clk_prepare_enable(priv->adc_clk);
1073 dev_err(dev, "failed to enable adc clk\n");
1077 meson_sar_adc_unlock(indio_dev);
1082 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
1083 MESON_SAR_ADC_REG3_ADC_EN, 0);
1084 meson_sar_adc_set_bandgap(indio_dev, false);
1085 regulator_disable(priv->vref);
1087 meson_sar_adc_unlock(indio_dev);
1092 static void meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
1094 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1098 * If taking the lock fails we have to assume that BL30 is broken. The
1099 * best we can do then is to release the resources anyhow.
1101 ret = meson_sar_adc_lock(indio_dev);
1103 dev_err(indio_dev->dev.parent, "Failed to lock ADC (%pE)\n", ERR_PTR(ret));
1105 clk_disable_unprepare(priv->adc_clk);
1107 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
1108 MESON_SAR_ADC_REG3_ADC_EN, 0);
1110 meson_sar_adc_set_bandgap(indio_dev, false);
1112 regulator_disable(priv->vref);
1115 meson_sar_adc_unlock(indio_dev);
1118 static irqreturn_t meson_sar_adc_irq(int irq, void *data)
1120 struct iio_dev *indio_dev = data;
1121 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1122 unsigned int cnt, threshold;
1125 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, ®val);
1126 cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
1127 threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
1129 if (cnt < threshold)
1132 complete(&priv->done);
1137 static int meson_sar_adc_calib(struct iio_dev *indio_dev)
1139 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1140 int ret, nominal0, nominal1, value0, value1;
1142 /* use points 25% and 75% for calibration */
1143 nominal0 = (1 << priv->param->resolution) / 4;
1144 nominal1 = (1 << priv->param->resolution) * 3 / 4;
1146 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
1147 usleep_range(10, 20);
1148 ret = meson_sar_adc_get_sample(indio_dev,
1149 find_channel_by_num(indio_dev,
1150 NUM_MUX_1_VDD_DIV4),
1151 MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
1155 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
1156 usleep_range(10, 20);
1157 ret = meson_sar_adc_get_sample(indio_dev,
1158 find_channel_by_num(indio_dev,
1159 NUM_MUX_3_VDD_MUL3_DIV4),
1160 MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
1164 if (value1 <= value0) {
1169 priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
1171 priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
1175 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
1180 static int read_label(struct iio_dev *indio_dev,
1181 struct iio_chan_spec const *chan,
1184 if (chan->type == IIO_TEMP)
1185 return sprintf(label, "temp-sensor\n");
1186 if (chan->type == IIO_VOLTAGE && chan->channel >= NUM_MUX_0_VSS)
1187 return sprintf(label, "%s\n",
1188 chan7_mux_names[chan->channel - NUM_MUX_0_VSS]);
1189 if (chan->type == IIO_VOLTAGE)
1190 return sprintf(label, "channel-%d\n", chan->channel);
1194 static const struct iio_info meson_sar_adc_iio_info = {
1195 .read_raw = meson_sar_adc_iio_info_read_raw,
1196 .read_label = read_label,
1199 static const struct meson_sar_adc_param meson_sar_adc_meson8_param = {
1200 .has_bl30_integration = false,
1201 .clock_rate = 1150000,
1202 .bandgap_reg = MESON_SAR_ADC_DELTA_10,
1203 .regmap_config = &meson_sar_adc_regmap_config_meson8,
1205 .temperature_trimming_bits = 4,
1206 .temperature_multiplier = 18 * 10000,
1207 .temperature_divider = 1024 * 10 * 85,
1210 static const struct meson_sar_adc_param meson_sar_adc_meson8b_param = {
1211 .has_bl30_integration = false,
1212 .clock_rate = 1150000,
1213 .bandgap_reg = MESON_SAR_ADC_DELTA_10,
1214 .regmap_config = &meson_sar_adc_regmap_config_meson8,
1216 .temperature_trimming_bits = 5,
1217 .temperature_multiplier = 10,
1218 .temperature_divider = 32,
1221 static const struct meson_sar_adc_param meson_sar_adc_gxbb_param = {
1222 .has_bl30_integration = true,
1223 .clock_rate = 1200000,
1224 .bandgap_reg = MESON_SAR_ADC_REG11,
1225 .regmap_config = &meson_sar_adc_regmap_config_gxbb,
1232 static const struct meson_sar_adc_param meson_sar_adc_gxl_param = {
1233 .has_bl30_integration = true,
1234 .clock_rate = 1200000,
1235 .bandgap_reg = MESON_SAR_ADC_REG11,
1236 .regmap_config = &meson_sar_adc_regmap_config_gxbb,
1238 .disable_ring_counter = 1,
1244 static const struct meson_sar_adc_param meson_sar_adc_g12a_param = {
1245 .has_bl30_integration = false,
1246 .clock_rate = 1200000,
1247 .bandgap_reg = MESON_SAR_ADC_REG11,
1248 .regmap_config = &meson_sar_adc_regmap_config_gxbb,
1250 .disable_ring_counter = 1,
1253 .has_vref_select = true,
1254 .vref_select = VREF_VDDA,
1257 static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
1258 .param = &meson_sar_adc_meson8_param,
1259 .name = "meson-meson8-saradc",
1262 static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
1263 .param = &meson_sar_adc_meson8b_param,
1264 .name = "meson-meson8b-saradc",
1267 static const struct meson_sar_adc_data meson_sar_adc_meson8m2_data = {
1268 .param = &meson_sar_adc_meson8b_param,
1269 .name = "meson-meson8m2-saradc",
1272 static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
1273 .param = &meson_sar_adc_gxbb_param,
1274 .name = "meson-gxbb-saradc",
1277 static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
1278 .param = &meson_sar_adc_gxl_param,
1279 .name = "meson-gxl-saradc",
1282 static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
1283 .param = &meson_sar_adc_gxl_param,
1284 .name = "meson-gxm-saradc",
1287 static const struct meson_sar_adc_data meson_sar_adc_axg_data = {
1288 .param = &meson_sar_adc_gxl_param,
1289 .name = "meson-axg-saradc",
1292 static const struct meson_sar_adc_data meson_sar_adc_g12a_data = {
1293 .param = &meson_sar_adc_g12a_param,
1294 .name = "meson-g12a-saradc",
1297 static const struct of_device_id meson_sar_adc_of_match[] = {
1299 .compatible = "amlogic,meson8-saradc",
1300 .data = &meson_sar_adc_meson8_data,
1302 .compatible = "amlogic,meson8b-saradc",
1303 .data = &meson_sar_adc_meson8b_data,
1305 .compatible = "amlogic,meson8m2-saradc",
1306 .data = &meson_sar_adc_meson8m2_data,
1308 .compatible = "amlogic,meson-gxbb-saradc",
1309 .data = &meson_sar_adc_gxbb_data,
1311 .compatible = "amlogic,meson-gxl-saradc",
1312 .data = &meson_sar_adc_gxl_data,
1314 .compatible = "amlogic,meson-gxm-saradc",
1315 .data = &meson_sar_adc_gxm_data,
1317 .compatible = "amlogic,meson-axg-saradc",
1318 .data = &meson_sar_adc_axg_data,
1320 .compatible = "amlogic,meson-g12a-saradc",
1321 .data = &meson_sar_adc_g12a_data,
1325 MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
1327 static int meson_sar_adc_probe(struct platform_device *pdev)
1329 const struct meson_sar_adc_data *match_data;
1330 struct meson_sar_adc_priv *priv;
1331 struct device *dev = &pdev->dev;
1332 struct iio_dev *indio_dev;
1336 indio_dev = devm_iio_device_alloc(dev, sizeof(*priv));
1338 return dev_err_probe(dev, -ENOMEM, "failed allocating iio device\n");
1340 priv = iio_priv(indio_dev);
1341 init_completion(&priv->done);
1343 match_data = of_device_get_match_data(dev);
1345 return dev_err_probe(dev, -ENODEV, "failed to get match data\n");
1347 priv->param = match_data->param;
1349 indio_dev->name = match_data->name;
1350 indio_dev->modes = INDIO_DIRECT_MODE;
1351 indio_dev->info = &meson_sar_adc_iio_info;
1353 base = devm_platform_ioremap_resource(pdev, 0);
1355 return PTR_ERR(base);
1357 priv->regmap = devm_regmap_init_mmio(dev, base, priv->param->regmap_config);
1358 if (IS_ERR(priv->regmap))
1359 return dev_err_probe(dev, PTR_ERR(priv->regmap), "failed to init regmap\n");
1361 irq = irq_of_parse_and_map(dev->of_node, 0);
1363 return dev_err_probe(dev, -EINVAL, "failed to get irq\n");
1365 ret = devm_request_irq(dev, irq, meson_sar_adc_irq, IRQF_SHARED, dev_name(dev), indio_dev);
1367 return dev_err_probe(dev, ret, "failed to request irq\n");
1369 priv->clkin = devm_clk_get(dev, "clkin");
1370 if (IS_ERR(priv->clkin))
1371 return dev_err_probe(dev, PTR_ERR(priv->clkin), "failed to get clkin\n");
1373 priv->core_clk = devm_clk_get_enabled(dev, "core");
1374 if (IS_ERR(priv->core_clk))
1375 return dev_err_probe(dev, PTR_ERR(priv->core_clk), "failed to get core clk\n");
1377 priv->adc_clk = devm_clk_get_optional(dev, "adc_clk");
1378 if (IS_ERR(priv->adc_clk))
1379 return dev_err_probe(dev, PTR_ERR(priv->adc_clk), "failed to get adc clk\n");
1381 priv->adc_sel_clk = devm_clk_get_optional(dev, "adc_sel");
1382 if (IS_ERR(priv->adc_sel_clk))
1383 return dev_err_probe(dev, PTR_ERR(priv->adc_sel_clk), "failed to get adc_sel clk\n");
1385 /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
1386 if (!priv->adc_clk) {
1387 ret = meson_sar_adc_clk_init(indio_dev, base);
1389 return dev_err_probe(dev, ret, "failed to init internal clk\n");
1392 priv->vref = devm_regulator_get(dev, "vref");
1393 if (IS_ERR(priv->vref))
1394 return dev_err_probe(dev, PTR_ERR(priv->vref), "failed to get vref regulator\n");
1396 priv->calibscale = MILLION;
1398 if (priv->param->temperature_trimming_bits) {
1399 ret = meson_sar_adc_temp_sensor_init(indio_dev);
1404 if (priv->temperature_sensor_calibrated) {
1405 indio_dev->channels = meson_sar_adc_and_temp_iio_channels;
1406 indio_dev->num_channels =
1407 ARRAY_SIZE(meson_sar_adc_and_temp_iio_channels);
1409 indio_dev->channels = meson_sar_adc_iio_channels;
1410 indio_dev->num_channels =
1411 ARRAY_SIZE(meson_sar_adc_iio_channels);
1414 ret = meson_sar_adc_init(indio_dev);
1418 mutex_init(&priv->lock);
1420 ret = meson_sar_adc_hw_enable(indio_dev);
1424 ret = meson_sar_adc_calib(indio_dev);
1426 dev_warn(dev, "calibration failed\n");
1428 platform_set_drvdata(pdev, indio_dev);
1430 ret = iio_device_register(indio_dev);
1432 dev_err_probe(dev, ret, "failed to register iio device\n");
1439 meson_sar_adc_hw_disable(indio_dev);
1444 static void meson_sar_adc_remove(struct platform_device *pdev)
1446 struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1448 iio_device_unregister(indio_dev);
1450 meson_sar_adc_hw_disable(indio_dev);
1453 static int meson_sar_adc_suspend(struct device *dev)
1455 struct iio_dev *indio_dev = dev_get_drvdata(dev);
1456 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1458 meson_sar_adc_hw_disable(indio_dev);
1460 clk_disable_unprepare(priv->core_clk);
1465 static int meson_sar_adc_resume(struct device *dev)
1467 struct iio_dev *indio_dev = dev_get_drvdata(dev);
1468 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
1471 ret = clk_prepare_enable(priv->core_clk);
1473 dev_err(dev, "failed to enable core clk\n");
1477 return meson_sar_adc_hw_enable(indio_dev);
1480 static DEFINE_SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
1481 meson_sar_adc_suspend, meson_sar_adc_resume);
1483 static struct platform_driver meson_sar_adc_driver = {
1484 .probe = meson_sar_adc_probe,
1485 .remove_new = meson_sar_adc_remove,
1487 .name = "meson-saradc",
1488 .of_match_table = meson_sar_adc_of_match,
1489 .pm = pm_sleep_ptr(&meson_sar_adc_pm_ops),
1493 module_platform_driver(meson_sar_adc_driver);
1496 MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
1497 MODULE_LICENSE("GPL v2");