1 // SPDX-License-Identifier: GPL-2.0-only
7 * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
9 * Some parts derived from commproc.c/cpm2_common.c, which is:
13 * 2006 (c) MontaVista Software, Inc.
17 #include <linux/init.h>
18 #include <linux/of_device.h>
19 #include <linux/spinlock.h>
20 #include <linux/export.h>
22 #include <linux/of_address.h>
23 #include <linux/slab.h>
28 #include <asm/fixmap.h>
29 #include <soc/fsl/qe/qe.h>
31 #include <mm/mmu_decl.h>
33 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
34 #include <linux/of_gpio.h>
37 static int __init cpm_init(void)
39 struct device_node *np;
41 np = of_find_compatible_node(NULL, NULL, "fsl,cpm1");
43 np = of_find_compatible_node(NULL, NULL, "fsl,cpm2");
50 subsys_initcall(cpm_init);
52 #ifdef CONFIG_PPC_EARLY_DEBUG_CPM
53 static u32 __iomem *cpm_udbg_txdesc;
54 static u8 __iomem *cpm_udbg_txbuf;
56 static void udbg_putc_cpm(char c)
61 while (in_be32(&cpm_udbg_txdesc[0]) & 0x80000000)
64 out_8(cpm_udbg_txbuf, c);
65 out_be32(&cpm_udbg_txdesc[0], 0xa0000001);
68 void __init udbg_init_cpm(void)
73 cpm_udbg_txdesc = (u32 __iomem __force *)
74 (CONFIG_PPC_EARLY_DEBUG_CPM_ADDR - PHYS_IMMR_BASE +
76 cpm_udbg_txbuf = (u8 __iomem __force *)
77 (in_be32(&cpm_udbg_txdesc[1]) - PHYS_IMMR_BASE +
80 cpm_udbg_txdesc = (u32 __iomem __force *)
81 CONFIG_PPC_EARLY_DEBUG_CPM_ADDR;
82 cpm_udbg_txbuf = (u8 __iomem __force *)in_be32(&cpm_udbg_txdesc[1]);
85 if (cpm_udbg_txdesc) {
87 setbat(1, 0xf0000000, 0xf0000000, 1024*1024, PAGE_KERNEL_NCG);
89 udbg_putc = udbg_putc_cpm;
94 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
97 u32 dir, par, sor, odr, dat;
101 struct cpm2_gpio32_chip {
102 struct of_mm_gpio_chip mm_gc;
105 /* shadowed data register to clear/set bits safely */
109 static void cpm2_gpio32_save_regs(struct of_mm_gpio_chip *mm_gc)
111 struct cpm2_gpio32_chip *cpm2_gc =
112 container_of(mm_gc, struct cpm2_gpio32_chip, mm_gc);
113 struct cpm2_ioports __iomem *iop = mm_gc->regs;
115 cpm2_gc->cpdata = in_be32(&iop->dat);
118 static int cpm2_gpio32_get(struct gpio_chip *gc, unsigned int gpio)
120 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
121 struct cpm2_ioports __iomem *iop = mm_gc->regs;
124 pin_mask = 1 << (31 - gpio);
126 return !!(in_be32(&iop->dat) & pin_mask);
129 static void __cpm2_gpio32_set(struct of_mm_gpio_chip *mm_gc, u32 pin_mask,
132 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(&mm_gc->gc);
133 struct cpm2_ioports __iomem *iop = mm_gc->regs;
136 cpm2_gc->cpdata |= pin_mask;
138 cpm2_gc->cpdata &= ~pin_mask;
140 out_be32(&iop->dat, cpm2_gc->cpdata);
143 static void cpm2_gpio32_set(struct gpio_chip *gc, unsigned int gpio, int value)
145 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
146 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
148 u32 pin_mask = 1 << (31 - gpio);
150 spin_lock_irqsave(&cpm2_gc->lock, flags);
152 __cpm2_gpio32_set(mm_gc, pin_mask, value);
154 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
157 static int cpm2_gpio32_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
159 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
160 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
161 struct cpm2_ioports __iomem *iop = mm_gc->regs;
163 u32 pin_mask = 1 << (31 - gpio);
165 spin_lock_irqsave(&cpm2_gc->lock, flags);
167 setbits32(&iop->dir, pin_mask);
168 __cpm2_gpio32_set(mm_gc, pin_mask, val);
170 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
175 static int cpm2_gpio32_dir_in(struct gpio_chip *gc, unsigned int gpio)
177 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
178 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
179 struct cpm2_ioports __iomem *iop = mm_gc->regs;
181 u32 pin_mask = 1 << (31 - gpio);
183 spin_lock_irqsave(&cpm2_gc->lock, flags);
185 clrbits32(&iop->dir, pin_mask);
187 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
192 int cpm2_gpiochip_add32(struct device *dev)
194 struct device_node *np = dev->of_node;
195 struct cpm2_gpio32_chip *cpm2_gc;
196 struct of_mm_gpio_chip *mm_gc;
197 struct gpio_chip *gc;
199 cpm2_gc = kzalloc(sizeof(*cpm2_gc), GFP_KERNEL);
203 spin_lock_init(&cpm2_gc->lock);
205 mm_gc = &cpm2_gc->mm_gc;
208 mm_gc->save_regs = cpm2_gpio32_save_regs;
210 gc->direction_input = cpm2_gpio32_dir_in;
211 gc->direction_output = cpm2_gpio32_dir_out;
212 gc->get = cpm2_gpio32_get;
213 gc->set = cpm2_gpio32_set;
215 gc->owner = THIS_MODULE;
217 return of_mm_gpiochip_add_data(np, mm_gc, cpm2_gc);
219 #endif /* CONFIG_CPM2 || CONFIG_8xx_GPIO */