1 // SPDX-License-Identifier: GPL-2.0-only
3 * Driver for A2 audio system used in SGI machines
7 * was based on code from Ulf Carlsson
9 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/interrupt.h>
12 #include <linux/dma-mapping.h>
13 #include <linux/platform_device.h>
15 #include <linux/slab.h>
16 #include <linux/module.h>
18 #include <asm/sgi/hpc3.h>
19 #include <asm/sgi/ip22.h>
21 #include <sound/core.h>
22 #include <sound/control.h>
23 #include <sound/pcm.h>
24 #include <sound/pcm-indirect.h>
25 #include <sound/initval.h>
29 static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
30 static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
32 module_param(index, int, 0444);
33 MODULE_PARM_DESC(index, "Index value for SGI HAL2 soundcard.");
34 module_param(id, charp, 0444);
35 MODULE_PARM_DESC(id, "ID string for SGI HAL2 soundcard.");
36 MODULE_DESCRIPTION("ALSA driver for SGI HAL2 audio");
37 MODULE_AUTHOR("Thomas Bogendoerfer");
38 MODULE_LICENSE("GPL");
41 #define H2_BLOCK_SIZE 1024
42 #define H2_BUF_SIZE 16384
45 struct hpc3_pbus_dmacregs *pbus;
47 unsigned int ctrl; /* Current state of pbus->pbdma_ctrl */
51 struct hpc_dma_desc desc;
52 u32 pad; /* padding */
56 struct snd_pcm_indirect pcm_indirect;
57 struct snd_pcm_substream *substream;
59 unsigned char *buffer;
60 dma_addr_t buffer_dma;
61 struct hal2_desc *desc;
64 struct hal2_pbus pbus;
65 int voices; /* mono/stereo */
66 unsigned int sample_rate;
67 unsigned int master; /* Master frequency */
68 unsigned short mod; /* MOD value */
69 unsigned short inc; /* INC value */
72 #define H2_MIX_OUTPUT_ATT 0
73 #define H2_MIX_INPUT_GAIN 1
76 struct snd_card *card;
78 struct hal2_ctl_regs *ctl_regs; /* HAL2 ctl registers */
79 struct hal2_aes_regs *aes_regs; /* HAL2 aes registers */
80 struct hal2_vol_regs *vol_regs; /* HAL2 vol registers */
81 struct hal2_syn_regs *syn_regs; /* HAL2 syn registers */
83 struct hal2_codec dac;
84 struct hal2_codec adc;
87 #define H2_INDIRECT_WAIT(regs) while (hal2_read(®s->isr) & H2_ISR_TSTATUS);
89 #define H2_READ_ADDR(addr) (addr | (1<<7))
90 #define H2_WRITE_ADDR(addr) (addr)
92 static inline u32 hal2_read(u32 *reg)
94 return __raw_readl(reg);
97 static inline void hal2_write(u32 val, u32 *reg)
99 __raw_writel(val, reg);
103 static u32 hal2_i_read32(struct snd_hal2 *hal2, u16 addr)
106 struct hal2_ctl_regs *regs = hal2->ctl_regs;
108 hal2_write(H2_READ_ADDR(addr), ®s->iar);
109 H2_INDIRECT_WAIT(regs);
110 ret = hal2_read(®s->idr0) & 0xffff;
111 hal2_write(H2_READ_ADDR(addr) | 0x1, ®s->iar);
112 H2_INDIRECT_WAIT(regs);
113 ret |= (hal2_read(®s->idr0) & 0xffff) << 16;
117 static void hal2_i_write16(struct snd_hal2 *hal2, u16 addr, u16 val)
119 struct hal2_ctl_regs *regs = hal2->ctl_regs;
121 hal2_write(val, ®s->idr0);
122 hal2_write(0, ®s->idr1);
123 hal2_write(0, ®s->idr2);
124 hal2_write(0, ®s->idr3);
125 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
126 H2_INDIRECT_WAIT(regs);
129 static void hal2_i_write32(struct snd_hal2 *hal2, u16 addr, u32 val)
131 struct hal2_ctl_regs *regs = hal2->ctl_regs;
133 hal2_write(val & 0xffff, ®s->idr0);
134 hal2_write(val >> 16, ®s->idr1);
135 hal2_write(0, ®s->idr2);
136 hal2_write(0, ®s->idr3);
137 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
138 H2_INDIRECT_WAIT(regs);
141 static void hal2_i_setbit16(struct snd_hal2 *hal2, u16 addr, u16 bit)
143 struct hal2_ctl_regs *regs = hal2->ctl_regs;
145 hal2_write(H2_READ_ADDR(addr), ®s->iar);
146 H2_INDIRECT_WAIT(regs);
147 hal2_write((hal2_read(®s->idr0) & 0xffff) | bit, ®s->idr0);
148 hal2_write(0, ®s->idr1);
149 hal2_write(0, ®s->idr2);
150 hal2_write(0, ®s->idr3);
151 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
152 H2_INDIRECT_WAIT(regs);
155 static void hal2_i_clearbit16(struct snd_hal2 *hal2, u16 addr, u16 bit)
157 struct hal2_ctl_regs *regs = hal2->ctl_regs;
159 hal2_write(H2_READ_ADDR(addr), ®s->iar);
160 H2_INDIRECT_WAIT(regs);
161 hal2_write((hal2_read(®s->idr0) & 0xffff) & ~bit, ®s->idr0);
162 hal2_write(0, ®s->idr1);
163 hal2_write(0, ®s->idr2);
164 hal2_write(0, ®s->idr3);
165 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
166 H2_INDIRECT_WAIT(regs);
169 static int hal2_gain_info(struct snd_kcontrol *kcontrol,
170 struct snd_ctl_elem_info *uinfo)
172 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
174 uinfo->value.integer.min = 0;
175 switch ((int)kcontrol->private_value) {
176 case H2_MIX_OUTPUT_ATT:
177 uinfo->value.integer.max = 31;
179 case H2_MIX_INPUT_GAIN:
180 uinfo->value.integer.max = 15;
186 static int hal2_gain_get(struct snd_kcontrol *kcontrol,
187 struct snd_ctl_elem_value *ucontrol)
189 struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol);
193 switch ((int)kcontrol->private_value) {
194 case H2_MIX_OUTPUT_ATT:
195 tmp = hal2_i_read32(hal2, H2I_DAC_C2);
196 if (tmp & H2I_C2_MUTE) {
200 l = 31 - ((tmp >> H2I_C2_L_ATT_SHIFT) & 31);
201 r = 31 - ((tmp >> H2I_C2_R_ATT_SHIFT) & 31);
204 case H2_MIX_INPUT_GAIN:
205 tmp = hal2_i_read32(hal2, H2I_ADC_C2);
206 l = (tmp >> H2I_C2_L_GAIN_SHIFT) & 15;
207 r = (tmp >> H2I_C2_R_GAIN_SHIFT) & 15;
212 ucontrol->value.integer.value[0] = l;
213 ucontrol->value.integer.value[1] = r;
218 static int hal2_gain_put(struct snd_kcontrol *kcontrol,
219 struct snd_ctl_elem_value *ucontrol)
221 struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol);
225 l = ucontrol->value.integer.value[0];
226 r = ucontrol->value.integer.value[1];
228 switch ((int)kcontrol->private_value) {
229 case H2_MIX_OUTPUT_ATT:
230 old = hal2_i_read32(hal2, H2I_DAC_C2);
231 new = old & ~(H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE);
235 new |= (l << H2I_C2_L_ATT_SHIFT);
236 new |= (r << H2I_C2_R_ATT_SHIFT);
238 new |= H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE;
239 hal2_i_write32(hal2, H2I_DAC_C2, new);
241 case H2_MIX_INPUT_GAIN:
242 old = hal2_i_read32(hal2, H2I_ADC_C2);
243 new = old & ~(H2I_C2_L_GAIN_M | H2I_C2_R_GAIN_M);
244 new |= (l << H2I_C2_L_GAIN_SHIFT);
245 new |= (r << H2I_C2_R_GAIN_SHIFT);
246 hal2_i_write32(hal2, H2I_ADC_C2, new);
254 static const struct snd_kcontrol_new hal2_ctrl_headphone = {
255 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
256 .name = "Headphone Playback Volume",
257 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
258 .private_value = H2_MIX_OUTPUT_ATT,
259 .info = hal2_gain_info,
260 .get = hal2_gain_get,
261 .put = hal2_gain_put,
264 static const struct snd_kcontrol_new hal2_ctrl_mic = {
265 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
266 .name = "Mic Capture Volume",
267 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
268 .private_value = H2_MIX_INPUT_GAIN,
269 .info = hal2_gain_info,
270 .get = hal2_gain_get,
271 .put = hal2_gain_put,
274 static int hal2_mixer_create(struct snd_hal2 *hal2)
279 hal2_i_write32(hal2, H2I_DAC_C2,
280 H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE);
282 hal2_i_write32(hal2, H2I_ADC_C2, 0);
284 err = snd_ctl_add(hal2->card,
285 snd_ctl_new1(&hal2_ctrl_headphone, hal2));
289 err = snd_ctl_add(hal2->card,
290 snd_ctl_new1(&hal2_ctrl_mic, hal2));
297 static irqreturn_t hal2_interrupt(int irq, void *dev_id)
299 struct snd_hal2 *hal2 = dev_id;
300 irqreturn_t ret = IRQ_NONE;
302 /* decide what caused this interrupt */
303 if (hal2->dac.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) {
304 snd_pcm_period_elapsed(hal2->dac.substream);
307 if (hal2->adc.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) {
308 snd_pcm_period_elapsed(hal2->adc.substream);
314 static int hal2_compute_rate(struct hal2_codec *codec, unsigned int rate)
318 if (44100 % rate < 48000 % rate) {
319 mod = 4 * 44100 / rate;
320 codec->master = 44100;
322 mod = 4 * 48000 / rate;
323 codec->master = 48000;
328 rate = 4 * codec->master / mod;
333 static void hal2_set_dac_rate(struct snd_hal2 *hal2)
335 unsigned int master = hal2->dac.master;
336 int inc = hal2->dac.inc;
337 int mod = hal2->dac.mod;
339 hal2_i_write16(hal2, H2I_BRES1_C1, (master == 44100) ? 1 : 0);
340 hal2_i_write32(hal2, H2I_BRES1_C2,
341 ((0xffff & (inc - mod - 1)) << 16) | inc);
344 static void hal2_set_adc_rate(struct snd_hal2 *hal2)
346 unsigned int master = hal2->adc.master;
347 int inc = hal2->adc.inc;
348 int mod = hal2->adc.mod;
350 hal2_i_write16(hal2, H2I_BRES2_C1, (master == 44100) ? 1 : 0);
351 hal2_i_write32(hal2, H2I_BRES2_C2,
352 ((0xffff & (inc - mod - 1)) << 16) | inc);
355 static void hal2_setup_dac(struct snd_hal2 *hal2)
357 unsigned int fifobeg, fifoend, highwater, sample_size;
358 struct hal2_pbus *pbus = &hal2->dac.pbus;
360 /* Now we set up some PBUS information. The PBUS needs information about
361 * what portion of the fifo it will use. If it's receiving or
362 * transmitting, and finally whether the stream is little endian or big
363 * endian. The information is written later, on the start call.
365 sample_size = 2 * hal2->dac.voices;
366 /* Fifo should be set to hold exactly four samples. Highwater mark
367 * should be set to two samples. */
368 highwater = (sample_size * 2) >> 1; /* halfwords */
369 fifobeg = 0; /* playback is first */
370 fifoend = (sample_size * 4) >> 3; /* doublewords */
371 pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_LD |
372 (highwater << 8) | (fifobeg << 16) | (fifoend << 24);
373 /* We disable everything before we do anything at all */
374 pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
375 hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX);
376 /* Setup the HAL2 for playback */
377 hal2_set_dac_rate(hal2);
379 hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECTX);
381 hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr));
382 /* We are using 1st Bresenham clock generator for playback */
383 hal2_i_write16(hal2, H2I_DAC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT)
384 | (1 << H2I_C1_CLKID_SHIFT)
385 | (hal2->dac.voices << H2I_C1_DATAT_SHIFT));
388 static void hal2_setup_adc(struct snd_hal2 *hal2)
390 unsigned int fifobeg, fifoend, highwater, sample_size;
391 struct hal2_pbus *pbus = &hal2->adc.pbus;
393 sample_size = 2 * hal2->adc.voices;
394 highwater = (sample_size * 2) >> 1; /* halfwords */
395 fifobeg = (4 * 4) >> 3; /* record is second */
396 fifoend = (4 * 4 + sample_size * 4) >> 3; /* doublewords */
397 pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_RCV | HPC3_PDMACTRL_LD |
398 (highwater << 8) | (fifobeg << 16) | (fifoend << 24);
399 pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
400 hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR);
401 /* Setup the HAL2 for record */
402 hal2_set_adc_rate(hal2);
404 hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECR);
406 hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr));
407 /* We are using 2nd Bresenham clock generator for record */
408 hal2_i_write16(hal2, H2I_ADC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT)
409 | (2 << H2I_C1_CLKID_SHIFT)
410 | (hal2->adc.voices << H2I_C1_DATAT_SHIFT));
413 static void hal2_start_dac(struct snd_hal2 *hal2)
415 struct hal2_pbus *pbus = &hal2->dac.pbus;
417 pbus->pbus->pbdma_dptr = hal2->dac.desc_dma;
418 pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT;
420 hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX);
423 static void hal2_start_adc(struct snd_hal2 *hal2)
425 struct hal2_pbus *pbus = &hal2->adc.pbus;
427 pbus->pbus->pbdma_dptr = hal2->adc.desc_dma;
428 pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT;
430 hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR);
433 static inline void hal2_stop_dac(struct snd_hal2 *hal2)
435 hal2->dac.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
436 /* The HAL2 itself may remain enabled safely */
439 static inline void hal2_stop_adc(struct snd_hal2 *hal2)
441 hal2->adc.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
444 static int hal2_alloc_dmabuf(struct snd_hal2 *hal2, struct hal2_codec *codec)
446 struct device *dev = hal2->card->dev;
447 struct hal2_desc *desc;
448 dma_addr_t desc_dma, buffer_dma;
449 int count = H2_BUF_SIZE / H2_BLOCK_SIZE;
452 codec->buffer = dma_alloc_attrs(dev, H2_BUF_SIZE, &buffer_dma,
453 GFP_KERNEL, DMA_ATTR_NON_CONSISTENT);
456 desc = dma_alloc_attrs(dev, count * sizeof(struct hal2_desc),
457 &desc_dma, GFP_KERNEL, DMA_ATTR_NON_CONSISTENT);
459 dma_free_attrs(dev, H2_BUF_SIZE, codec->buffer, buffer_dma,
460 DMA_ATTR_NON_CONSISTENT);
463 codec->buffer_dma = buffer_dma;
464 codec->desc_dma = desc_dma;
466 for (i = 0; i < count; i++) {
467 desc->desc.pbuf = buffer_dma + i * H2_BLOCK_SIZE;
468 desc->desc.cntinfo = HPCDMA_XIE | H2_BLOCK_SIZE;
469 desc->desc.pnext = (i == count - 1) ?
470 desc_dma : desc_dma + (i + 1) * sizeof(struct hal2_desc);
473 dma_cache_sync(dev, codec->desc, count * sizeof(struct hal2_desc),
475 codec->desc_count = count;
479 static void hal2_free_dmabuf(struct snd_hal2 *hal2, struct hal2_codec *codec)
481 struct device *dev = hal2->card->dev;
483 dma_free_attrs(dev, codec->desc_count * sizeof(struct hal2_desc),
484 codec->desc, codec->desc_dma, DMA_ATTR_NON_CONSISTENT);
485 dma_free_attrs(dev, H2_BUF_SIZE, codec->buffer, codec->buffer_dma,
486 DMA_ATTR_NON_CONSISTENT);
489 static const struct snd_pcm_hardware hal2_pcm_hw = {
490 .info = (SNDRV_PCM_INFO_MMAP |
491 SNDRV_PCM_INFO_MMAP_VALID |
492 SNDRV_PCM_INFO_INTERLEAVED |
493 SNDRV_PCM_INFO_BLOCK_TRANSFER |
494 SNDRV_PCM_INFO_SYNC_APPLPTR),
495 .formats = SNDRV_PCM_FMTBIT_S16_BE,
496 .rates = SNDRV_PCM_RATE_8000_48000,
501 .buffer_bytes_max = 65536,
502 .period_bytes_min = 1024,
503 .period_bytes_max = 65536,
508 static int hal2_playback_open(struct snd_pcm_substream *substream)
510 struct snd_pcm_runtime *runtime = substream->runtime;
511 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
514 runtime->hw = hal2_pcm_hw;
516 err = hal2_alloc_dmabuf(hal2, &hal2->dac);
522 static int hal2_playback_close(struct snd_pcm_substream *substream)
524 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
526 hal2_free_dmabuf(hal2, &hal2->dac);
530 static int hal2_playback_prepare(struct snd_pcm_substream *substream)
532 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
533 struct snd_pcm_runtime *runtime = substream->runtime;
534 struct hal2_codec *dac = &hal2->dac;
536 dac->voices = runtime->channels;
537 dac->sample_rate = hal2_compute_rate(dac, runtime->rate);
538 memset(&dac->pcm_indirect, 0, sizeof(dac->pcm_indirect));
539 dac->pcm_indirect.hw_buffer_size = H2_BUF_SIZE;
540 dac->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2;
541 dac->pcm_indirect.hw_io = dac->buffer_dma;
542 dac->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
543 dac->substream = substream;
544 hal2_setup_dac(hal2);
548 static int hal2_playback_trigger(struct snd_pcm_substream *substream, int cmd)
550 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
553 case SNDRV_PCM_TRIGGER_START:
554 hal2_start_dac(hal2);
556 case SNDRV_PCM_TRIGGER_STOP:
565 static snd_pcm_uframes_t
566 hal2_playback_pointer(struct snd_pcm_substream *substream)
568 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
569 struct hal2_codec *dac = &hal2->dac;
571 return snd_pcm_indirect_playback_pointer(substream, &dac->pcm_indirect,
572 dac->pbus.pbus->pbdma_bptr);
575 static void hal2_playback_transfer(struct snd_pcm_substream *substream,
576 struct snd_pcm_indirect *rec, size_t bytes)
578 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
579 unsigned char *buf = hal2->dac.buffer + rec->hw_data;
581 memcpy(buf, substream->runtime->dma_area + rec->sw_data, bytes);
582 dma_cache_sync(hal2->card->dev, buf, bytes, DMA_TO_DEVICE);
586 static int hal2_playback_ack(struct snd_pcm_substream *substream)
588 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
589 struct hal2_codec *dac = &hal2->dac;
591 return snd_pcm_indirect_playback_transfer(substream,
593 hal2_playback_transfer);
596 static int hal2_capture_open(struct snd_pcm_substream *substream)
598 struct snd_pcm_runtime *runtime = substream->runtime;
599 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
600 struct hal2_codec *adc = &hal2->adc;
603 runtime->hw = hal2_pcm_hw;
605 err = hal2_alloc_dmabuf(hal2, adc);
611 static int hal2_capture_close(struct snd_pcm_substream *substream)
613 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
615 hal2_free_dmabuf(hal2, &hal2->adc);
619 static int hal2_capture_prepare(struct snd_pcm_substream *substream)
621 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
622 struct snd_pcm_runtime *runtime = substream->runtime;
623 struct hal2_codec *adc = &hal2->adc;
625 adc->voices = runtime->channels;
626 adc->sample_rate = hal2_compute_rate(adc, runtime->rate);
627 memset(&adc->pcm_indirect, 0, sizeof(adc->pcm_indirect));
628 adc->pcm_indirect.hw_buffer_size = H2_BUF_SIZE;
629 adc->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2;
630 adc->pcm_indirect.hw_io = adc->buffer_dma;
631 adc->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
632 adc->substream = substream;
633 hal2_setup_adc(hal2);
637 static int hal2_capture_trigger(struct snd_pcm_substream *substream, int cmd)
639 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
642 case SNDRV_PCM_TRIGGER_START:
643 hal2_start_adc(hal2);
645 case SNDRV_PCM_TRIGGER_STOP:
654 static snd_pcm_uframes_t
655 hal2_capture_pointer(struct snd_pcm_substream *substream)
657 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
658 struct hal2_codec *adc = &hal2->adc;
660 return snd_pcm_indirect_capture_pointer(substream, &adc->pcm_indirect,
661 adc->pbus.pbus->pbdma_bptr);
664 static void hal2_capture_transfer(struct snd_pcm_substream *substream,
665 struct snd_pcm_indirect *rec, size_t bytes)
667 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
668 unsigned char *buf = hal2->adc.buffer + rec->hw_data;
670 dma_cache_sync(hal2->card->dev, buf, bytes, DMA_FROM_DEVICE);
671 memcpy(substream->runtime->dma_area + rec->sw_data, buf, bytes);
674 static int hal2_capture_ack(struct snd_pcm_substream *substream)
676 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
677 struct hal2_codec *adc = &hal2->adc;
679 return snd_pcm_indirect_capture_transfer(substream,
681 hal2_capture_transfer);
684 static const struct snd_pcm_ops hal2_playback_ops = {
685 .open = hal2_playback_open,
686 .close = hal2_playback_close,
687 .prepare = hal2_playback_prepare,
688 .trigger = hal2_playback_trigger,
689 .pointer = hal2_playback_pointer,
690 .ack = hal2_playback_ack,
693 static const struct snd_pcm_ops hal2_capture_ops = {
694 .open = hal2_capture_open,
695 .close = hal2_capture_close,
696 .prepare = hal2_capture_prepare,
697 .trigger = hal2_capture_trigger,
698 .pointer = hal2_capture_pointer,
699 .ack = hal2_capture_ack,
702 static int hal2_pcm_create(struct snd_hal2 *hal2)
707 /* create first pcm device with one outputs and one input */
708 err = snd_pcm_new(hal2->card, "SGI HAL2 Audio", 0, 1, 1, &pcm);
712 pcm->private_data = hal2;
713 strcpy(pcm->name, "SGI HAL2");
716 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
718 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
720 snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_CONTINUOUS,
721 NULL, 0, 1024 * 1024);
726 static int hal2_dev_free(struct snd_device *device)
728 struct snd_hal2 *hal2 = device->device_data;
730 free_irq(SGI_HPCDMA_IRQ, hal2);
735 static const struct snd_device_ops hal2_ops = {
736 .dev_free = hal2_dev_free,
739 static void hal2_init_codec(struct hal2_codec *codec, struct hpc3_regs *hpc3,
742 codec->pbus.pbusnr = index;
743 codec->pbus.pbus = &hpc3->pbdma[index];
746 static int hal2_detect(struct snd_hal2 *hal2)
748 unsigned short board, major, minor;
752 hal2_write(0, &hal2->ctl_regs->isr);
755 hal2_write(H2_ISR_GLOBAL_RESET_N | H2_ISR_CODEC_RESET_N,
756 &hal2->ctl_regs->isr);
759 hal2_i_write16(hal2, H2I_RELAY_C, H2I_RELAY_C_STATE);
760 rev = hal2_read(&hal2->ctl_regs->rev);
761 if (rev & H2_REV_AUDIO_PRESENT)
764 board = (rev & H2_REV_BOARD_M) >> 12;
765 major = (rev & H2_REV_MAJOR_CHIP_M) >> 4;
766 minor = (rev & H2_REV_MINOR_CHIP_M);
768 printk(KERN_INFO "SGI HAL2 revision %i.%i.%i\n",
769 board, major, minor);
774 static int hal2_create(struct snd_card *card, struct snd_hal2 **rchip)
776 struct snd_hal2 *hal2;
777 struct hpc3_regs *hpc3 = hpc3c0;
780 hal2 = kzalloc(sizeof(*hal2), GFP_KERNEL);
786 if (request_irq(SGI_HPCDMA_IRQ, hal2_interrupt, IRQF_SHARED,
788 printk(KERN_ERR "HAL2: Can't get irq %d\n", SGI_HPCDMA_IRQ);
793 hal2->ctl_regs = (struct hal2_ctl_regs *)hpc3->pbus_extregs[0];
794 hal2->aes_regs = (struct hal2_aes_regs *)hpc3->pbus_extregs[1];
795 hal2->vol_regs = (struct hal2_vol_regs *)hpc3->pbus_extregs[2];
796 hal2->syn_regs = (struct hal2_syn_regs *)hpc3->pbus_extregs[3];
798 if (hal2_detect(hal2) < 0) {
803 hal2_init_codec(&hal2->dac, hpc3, 0);
804 hal2_init_codec(&hal2->adc, hpc3, 1);
807 * All DMA channel interfaces in HAL2 are designed to operate with
808 * PBUS programmed for 2 cycles in D3, 2 cycles in D4 and 2 cycles
809 * in D5. HAL2 is a 16-bit device which can accept both big and little
810 * endian format. It assumes that even address bytes are on high
811 * portion of PBUS (15:8) and assumes that HPC3 is programmed to
812 * accept a live (unsynchronized) version of P_DREQ_N from HAL2.
814 #define HAL2_PBUS_DMACFG ((0 << HPC3_DMACFG_D3R_SHIFT) | \
815 (2 << HPC3_DMACFG_D4R_SHIFT) | \
816 (2 << HPC3_DMACFG_D5R_SHIFT) | \
817 (0 << HPC3_DMACFG_D3W_SHIFT) | \
818 (2 << HPC3_DMACFG_D4W_SHIFT) | \
819 (2 << HPC3_DMACFG_D5W_SHIFT) | \
821 HPC3_DMACFG_EVENHI | \
822 HPC3_DMACFG_RTIME | \
823 (8 << HPC3_DMACFG_BURST_SHIFT) | \
826 * Ignore what's mentioned in the specification and write value which
827 * works in The Real World (TM)
829 hpc3->pbus_dmacfg[hal2->dac.pbus.pbusnr][0] = 0x8208844;
830 hpc3->pbus_dmacfg[hal2->adc.pbus.pbusnr][0] = 0x8208844;
832 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, hal2, &hal2_ops);
834 free_irq(SGI_HPCDMA_IRQ, hal2);
842 static int hal2_probe(struct platform_device *pdev)
844 struct snd_card *card;
845 struct snd_hal2 *chip;
848 err = snd_card_new(&pdev->dev, index, id, THIS_MODULE, 0, &card);
852 err = hal2_create(card, &chip);
858 err = hal2_pcm_create(chip);
863 err = hal2_mixer_create(chip);
869 strcpy(card->driver, "SGI HAL2 Audio");
870 strcpy(card->shortname, "SGI HAL2 Audio");
871 sprintf(card->longname, "%s irq %i",
875 err = snd_card_register(card);
880 platform_set_drvdata(pdev, card);
884 static int hal2_remove(struct platform_device *pdev)
886 struct snd_card *card = platform_get_drvdata(pdev);
892 static struct platform_driver hal2_driver = {
894 .remove = hal2_remove,
900 module_platform_driver(hal2_driver);