2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/module.h>
27 #include <asm/hypervisor.h>
30 #include <drm/drm_drv.h>
34 #include "amdgpu_ras.h"
39 #define POPULATE_UCODE_INFO(vf2pf_info, ucode, ver) \
41 vf2pf_info->ucode_info[ucode].id = ucode; \
42 vf2pf_info->ucode_info[ucode].version = ver; \
45 bool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev)
47 /* By now all MMIO pages except mailbox are blocked */
48 /* if blocking is enabled in hypervisor. Choose the */
49 /* SCRATCH_REG0 to test. */
50 return RREG32_NO_KIQ(0xc040) == 0xffffffff;
53 void amdgpu_virt_init_setting(struct amdgpu_device *adev)
55 struct drm_device *ddev = adev_to_drm(adev);
57 /* enable virtual display */
58 if (adev->asic_type != CHIP_ALDEBARAN &&
59 adev->asic_type != CHIP_ARCTURUS) {
60 if (adev->mode_info.num_crtc == 0)
61 adev->mode_info.num_crtc = 1;
62 adev->enable_virtual_display = true;
64 ddev->driver_features &= ~DRIVER_ATOMIC;
69 void amdgpu_virt_kiq_reg_write_reg_wait(struct amdgpu_device *adev,
70 uint32_t reg0, uint32_t reg1,
71 uint32_t ref, uint32_t mask)
73 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
74 struct amdgpu_ring *ring = &kiq->ring;
75 signed long r, cnt = 0;
79 if (adev->mes.ring.sched.ready) {
80 amdgpu_mes_reg_write_reg_wait(adev, reg0, reg1,
85 spin_lock_irqsave(&kiq->ring_lock, flags);
86 amdgpu_ring_alloc(ring, 32);
87 amdgpu_ring_emit_reg_write_reg_wait(ring, reg0, reg1,
89 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
93 amdgpu_ring_commit(ring);
94 spin_unlock_irqrestore(&kiq->ring_lock, flags);
96 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
98 /* don't wait anymore for IRQ context */
99 if (r < 1 && in_interrupt())
103 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
105 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
106 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
109 if (cnt > MAX_KIQ_REG_TRY)
115 amdgpu_ring_undo(ring);
116 spin_unlock_irqrestore(&kiq->ring_lock, flags);
118 dev_err(adev->dev, "failed to write reg %x wait reg %x\n", reg0, reg1);
122 * amdgpu_virt_request_full_gpu() - request full gpu access
123 * @adev: amdgpu device.
124 * @init: is driver init time.
125 * When start to init/fini driver, first need to request full gpu access.
126 * Return: Zero if request success, otherwise will return error.
128 int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init)
130 struct amdgpu_virt *virt = &adev->virt;
133 if (virt->ops && virt->ops->req_full_gpu) {
134 r = virt->ops->req_full_gpu(adev, init);
138 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
145 * amdgpu_virt_release_full_gpu() - release full gpu access
146 * @adev: amdgpu device.
147 * @init: is driver init time.
148 * When finishing driver init/fini, need to release full gpu access.
149 * Return: Zero if release success, otherwise will returen error.
151 int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init)
153 struct amdgpu_virt *virt = &adev->virt;
156 if (virt->ops && virt->ops->rel_full_gpu) {
157 r = virt->ops->rel_full_gpu(adev, init);
161 adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
167 * amdgpu_virt_reset_gpu() - reset gpu
168 * @adev: amdgpu device.
169 * Send reset command to GPU hypervisor to reset GPU that VM is using
170 * Return: Zero if reset success, otherwise will return error.
172 int amdgpu_virt_reset_gpu(struct amdgpu_device *adev)
174 struct amdgpu_virt *virt = &adev->virt;
177 if (virt->ops && virt->ops->reset_gpu) {
178 r = virt->ops->reset_gpu(adev);
182 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
188 void amdgpu_virt_request_init_data(struct amdgpu_device *adev)
190 struct amdgpu_virt *virt = &adev->virt;
192 if (virt->ops && virt->ops->req_init_data)
193 virt->ops->req_init_data(adev);
195 if (adev->virt.req_init_data_ver > 0)
196 DRM_INFO("host supports REQ_INIT_DATA handshake\n");
198 DRM_WARN("host doesn't support REQ_INIT_DATA handshake\n");
202 * amdgpu_virt_wait_reset() - wait for reset gpu completed
203 * @adev: amdgpu device.
204 * Wait for GPU reset completed.
205 * Return: Zero if reset success, otherwise will return error.
207 int amdgpu_virt_wait_reset(struct amdgpu_device *adev)
209 struct amdgpu_virt *virt = &adev->virt;
211 if (!virt->ops || !virt->ops->wait_reset)
214 return virt->ops->wait_reset(adev);
218 * amdgpu_virt_alloc_mm_table() - alloc memory for mm table
219 * @adev: amdgpu device.
220 * MM table is used by UVD and VCE for its initialization
221 * Return: Zero if allocate success.
223 int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev)
227 if (!amdgpu_sriov_vf(adev) || adev->virt.mm_table.gpu_addr)
230 r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
231 AMDGPU_GEM_DOMAIN_VRAM,
232 &adev->virt.mm_table.bo,
233 &adev->virt.mm_table.gpu_addr,
234 (void *)&adev->virt.mm_table.cpu_addr);
236 DRM_ERROR("failed to alloc mm table and error = %d.\n", r);
240 memset((void *)adev->virt.mm_table.cpu_addr, 0, PAGE_SIZE);
241 DRM_INFO("MM table gpu addr = 0x%llx, cpu addr = %p.\n",
242 adev->virt.mm_table.gpu_addr,
243 adev->virt.mm_table.cpu_addr);
248 * amdgpu_virt_free_mm_table() - free mm table memory
249 * @adev: amdgpu device.
250 * Free MM table memory
252 void amdgpu_virt_free_mm_table(struct amdgpu_device *adev)
254 if (!amdgpu_sriov_vf(adev) || !adev->virt.mm_table.gpu_addr)
257 amdgpu_bo_free_kernel(&adev->virt.mm_table.bo,
258 &adev->virt.mm_table.gpu_addr,
259 (void *)&adev->virt.mm_table.cpu_addr);
260 adev->virt.mm_table.gpu_addr = 0;
264 unsigned int amd_sriov_msg_checksum(void *obj,
265 unsigned long obj_size,
267 unsigned int checksum)
269 unsigned int ret = key;
274 /* calculate checksum */
275 for (i = 0; i < obj_size; ++i)
277 /* minus the checksum itself */
278 pos = (char *)&checksum;
279 for (i = 0; i < sizeof(checksum); ++i)
284 static int amdgpu_virt_init_ras_err_handler_data(struct amdgpu_device *adev)
286 struct amdgpu_virt *virt = &adev->virt;
287 struct amdgpu_virt_ras_err_handler_data **data = &virt->virt_eh_data;
288 /* GPU will be marked bad on host if bp count more then 10,
289 * so alloc 512 is enough.
291 unsigned int align_space = 512;
293 struct amdgpu_bo **bps_bo = NULL;
295 *data = kmalloc(sizeof(struct amdgpu_virt_ras_err_handler_data), GFP_KERNEL);
299 bps = kmalloc_array(align_space, sizeof((*data)->bps), GFP_KERNEL);
303 bps_bo = kmalloc_array(align_space, sizeof((*data)->bps_bo), GFP_KERNEL);
308 (*data)->bps_bo = bps_bo;
310 (*data)->last_reserved = 0;
312 virt->ras_init_done = true;
324 static void amdgpu_virt_ras_release_bp(struct amdgpu_device *adev)
326 struct amdgpu_virt *virt = &adev->virt;
327 struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
328 struct amdgpu_bo *bo;
334 for (i = data->last_reserved - 1; i >= 0; i--) {
335 bo = data->bps_bo[i];
336 amdgpu_bo_free_kernel(&bo, NULL, NULL);
337 data->bps_bo[i] = bo;
338 data->last_reserved = i;
342 void amdgpu_virt_release_ras_err_handler_data(struct amdgpu_device *adev)
344 struct amdgpu_virt *virt = &adev->virt;
345 struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
347 virt->ras_init_done = false;
352 amdgpu_virt_ras_release_bp(adev);
357 virt->virt_eh_data = NULL;
360 static void amdgpu_virt_ras_add_bps(struct amdgpu_device *adev,
361 struct eeprom_table_record *bps, int pages)
363 struct amdgpu_virt *virt = &adev->virt;
364 struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
369 memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps));
370 data->count += pages;
373 static void amdgpu_virt_ras_reserve_bps(struct amdgpu_device *adev)
375 struct amdgpu_virt *virt = &adev->virt;
376 struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
377 struct amdgpu_bo *bo = NULL;
384 for (i = data->last_reserved; i < data->count; i++) {
385 bp = data->bps[i].retired_page;
387 /* There are two cases of reserve error should be ignored:
388 * 1) a ras bad page has been allocated (used by someone);
389 * 2) a ras bad page has been reserved (duplicate error injection
392 if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT,
393 AMDGPU_GPU_PAGE_SIZE,
394 AMDGPU_GEM_DOMAIN_VRAM,
396 DRM_DEBUG("RAS WARN: reserve vram for retired page %llx fail\n", bp);
398 data->bps_bo[i] = bo;
399 data->last_reserved = i + 1;
404 static bool amdgpu_virt_ras_check_bad_page(struct amdgpu_device *adev,
405 uint64_t retired_page)
407 struct amdgpu_virt *virt = &adev->virt;
408 struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
414 for (i = 0; i < data->count; i++)
415 if (retired_page == data->bps[i].retired_page)
421 static void amdgpu_virt_add_bad_page(struct amdgpu_device *adev,
422 uint64_t bp_block_offset, uint32_t bp_block_size)
424 struct eeprom_table_record bp;
425 uint64_t retired_page;
426 uint32_t bp_idx, bp_cnt;
429 bp_cnt = bp_block_size / sizeof(uint64_t);
430 for (bp_idx = 0; bp_idx < bp_cnt; bp_idx++) {
431 retired_page = *(uint64_t *)(adev->mman.fw_vram_usage_va +
432 bp_block_offset + bp_idx * sizeof(uint64_t));
433 bp.retired_page = retired_page;
435 if (amdgpu_virt_ras_check_bad_page(adev, retired_page))
438 amdgpu_virt_ras_add_bps(adev, &bp, 1);
440 amdgpu_virt_ras_reserve_bps(adev);
445 static int amdgpu_virt_read_pf2vf_data(struct amdgpu_device *adev)
447 struct amd_sriov_msg_pf2vf_info_header *pf2vf_info = adev->virt.fw_reserve.p_pf2vf;
454 if (adev->virt.fw_reserve.p_pf2vf == NULL)
457 if (pf2vf_info->size > 1024) {
458 DRM_ERROR("invalid pf2vf message size\n");
462 switch (pf2vf_info->version) {
464 checksum = ((struct amdgim_pf2vf_info_v1 *)pf2vf_info)->checksum;
465 checkval = amd_sriov_msg_checksum(
466 adev->virt.fw_reserve.p_pf2vf, pf2vf_info->size,
467 adev->virt.fw_reserve.checksum_key, checksum);
468 if (checksum != checkval) {
469 DRM_ERROR("invalid pf2vf message\n");
473 adev->virt.gim_feature =
474 ((struct amdgim_pf2vf_info_v1 *)pf2vf_info)->feature_flags;
477 /* TODO: missing key, need to add it later */
478 checksum = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->checksum;
479 checkval = amd_sriov_msg_checksum(
480 adev->virt.fw_reserve.p_pf2vf, pf2vf_info->size,
482 if (checksum != checkval) {
483 DRM_ERROR("invalid pf2vf message\n");
487 adev->virt.vf2pf_update_interval_ms =
488 ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->vf2pf_update_interval_ms;
489 adev->virt.gim_feature =
490 ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->feature_flags.all;
491 adev->virt.reg_access =
492 ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->reg_access_flags.all;
494 adev->virt.decode_max_dimension_pixels = 0;
495 adev->virt.decode_max_frame_pixels = 0;
496 adev->virt.encode_max_dimension_pixels = 0;
497 adev->virt.encode_max_frame_pixels = 0;
498 adev->virt.is_mm_bw_enabled = false;
499 for (i = 0; i < AMD_SRIOV_MSG_RESERVE_VCN_INST; i++) {
500 tmp = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->mm_bw_management[i].decode_max_dimension_pixels;
501 adev->virt.decode_max_dimension_pixels = max(tmp, adev->virt.decode_max_dimension_pixels);
503 tmp = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->mm_bw_management[i].decode_max_frame_pixels;
504 adev->virt.decode_max_frame_pixels = max(tmp, adev->virt.decode_max_frame_pixels);
506 tmp = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->mm_bw_management[i].encode_max_dimension_pixels;
507 adev->virt.encode_max_dimension_pixels = max(tmp, adev->virt.encode_max_dimension_pixels);
509 tmp = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->mm_bw_management[i].encode_max_frame_pixels;
510 adev->virt.encode_max_frame_pixels = max(tmp, adev->virt.encode_max_frame_pixels);
512 if((adev->virt.decode_max_dimension_pixels > 0) || (adev->virt.encode_max_dimension_pixels > 0))
513 adev->virt.is_mm_bw_enabled = true;
516 ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->uuid;
519 DRM_ERROR("invalid pf2vf version\n");
523 /* correct too large or too little interval value */
524 if (adev->virt.vf2pf_update_interval_ms < 200 || adev->virt.vf2pf_update_interval_ms > 10000)
525 adev->virt.vf2pf_update_interval_ms = 2000;
530 static void amdgpu_virt_populate_vf2pf_ucode_info(struct amdgpu_device *adev)
532 struct amd_sriov_msg_vf2pf_info *vf2pf_info;
533 vf2pf_info = (struct amd_sriov_msg_vf2pf_info *) adev->virt.fw_reserve.p_vf2pf;
535 if (adev->virt.fw_reserve.p_vf2pf == NULL)
538 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_VCE, adev->vce.fw_version);
539 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_UVD, adev->uvd.fw_version);
540 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MC, adev->gmc.fw_version);
541 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_ME, adev->gfx.me_fw_version);
542 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_PFP, adev->gfx.pfp_fw_version);
543 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_CE, adev->gfx.ce_fw_version);
544 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC, adev->gfx.rlc_fw_version);
545 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLC, adev->gfx.rlc_srlc_fw_version);
546 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLG, adev->gfx.rlc_srlg_fw_version);
547 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLS, adev->gfx.rlc_srls_fw_version);
548 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MEC, adev->gfx.mec_fw_version);
549 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MEC2, adev->gfx.mec2_fw_version);
550 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SOS, adev->psp.sos.fw_version);
551 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_ASD,
552 adev->psp.asd_context.bin_desc.fw_version);
553 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_TA_RAS,
554 adev->psp.ras_context.context.bin_desc.fw_version);
555 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_TA_XGMI,
556 adev->psp.xgmi_context.context.bin_desc.fw_version);
557 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SMC, adev->pm.fw_version);
558 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SDMA, adev->sdma.instance[0].fw_version);
559 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SDMA2, adev->sdma.instance[1].fw_version);
560 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_VCN, adev->vcn.fw_version);
561 POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_DMCU, adev->dm.dmcu_fw_version);
564 static int amdgpu_virt_write_vf2pf_data(struct amdgpu_device *adev)
566 struct amd_sriov_msg_vf2pf_info *vf2pf_info;
568 vf2pf_info = (struct amd_sriov_msg_vf2pf_info *) adev->virt.fw_reserve.p_vf2pf;
570 if (adev->virt.fw_reserve.p_vf2pf == NULL)
573 memset(vf2pf_info, 0, sizeof(struct amd_sriov_msg_vf2pf_info));
575 vf2pf_info->header.size = sizeof(struct amd_sriov_msg_vf2pf_info);
576 vf2pf_info->header.version = AMD_SRIOV_MSG_FW_VRAM_VF2PF_VER;
579 if (THIS_MODULE->version != NULL)
580 strcpy(vf2pf_info->driver_version, THIS_MODULE->version);
583 strcpy(vf2pf_info->driver_version, "N/A");
585 vf2pf_info->pf2vf_version_required = 0; // no requirement, guest understands all
586 vf2pf_info->driver_cert = 0;
587 vf2pf_info->os_info.all = 0;
589 vf2pf_info->fb_usage =
590 ttm_resource_manager_usage(&adev->mman.vram_mgr.manager) >> 20;
591 vf2pf_info->fb_vis_usage =
592 amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr) >> 20;
593 vf2pf_info->fb_size = adev->gmc.real_vram_size >> 20;
594 vf2pf_info->fb_vis_size = adev->gmc.visible_vram_size >> 20;
596 amdgpu_virt_populate_vf2pf_ucode_info(adev);
598 /* TODO: read dynamic info */
599 vf2pf_info->gfx_usage = 0;
600 vf2pf_info->compute_usage = 0;
601 vf2pf_info->encode_usage = 0;
602 vf2pf_info->decode_usage = 0;
604 vf2pf_info->dummy_page_addr = (uint64_t)adev->dummy_page_addr;
605 vf2pf_info->checksum =
606 amd_sriov_msg_checksum(
607 vf2pf_info, vf2pf_info->header.size, 0, 0);
612 static void amdgpu_virt_update_vf2pf_work_item(struct work_struct *work)
614 struct amdgpu_device *adev = container_of(work, struct amdgpu_device, virt.vf2pf_work.work);
617 ret = amdgpu_virt_read_pf2vf_data(adev);
620 amdgpu_virt_write_vf2pf_data(adev);
623 schedule_delayed_work(&(adev->virt.vf2pf_work), adev->virt.vf2pf_update_interval_ms);
626 void amdgpu_virt_fini_data_exchange(struct amdgpu_device *adev)
628 if (adev->virt.vf2pf_update_interval_ms != 0) {
629 DRM_INFO("clean up the vf2pf work item\n");
630 cancel_delayed_work_sync(&adev->virt.vf2pf_work);
631 adev->virt.vf2pf_update_interval_ms = 0;
635 void amdgpu_virt_init_data_exchange(struct amdgpu_device *adev)
637 adev->virt.fw_reserve.p_pf2vf = NULL;
638 adev->virt.fw_reserve.p_vf2pf = NULL;
639 adev->virt.vf2pf_update_interval_ms = 0;
641 if (adev->mman.fw_vram_usage_va != NULL) {
642 /* go through this logic in ip_init and reset to init workqueue*/
643 amdgpu_virt_exchange_data(adev);
645 INIT_DELAYED_WORK(&adev->virt.vf2pf_work, amdgpu_virt_update_vf2pf_work_item);
646 schedule_delayed_work(&(adev->virt.vf2pf_work), msecs_to_jiffies(adev->virt.vf2pf_update_interval_ms));
647 } else if (adev->bios != NULL) {
648 /* got through this logic in early init stage to get necessary flags, e.g. rlcg_acc related*/
649 adev->virt.fw_reserve.p_pf2vf =
650 (struct amd_sriov_msg_pf2vf_info_header *)
651 (adev->bios + (AMD_SRIOV_MSG_PF2VF_OFFSET_KB << 10));
653 amdgpu_virt_read_pf2vf_data(adev);
658 void amdgpu_virt_exchange_data(struct amdgpu_device *adev)
660 uint64_t bp_block_offset = 0;
661 uint32_t bp_block_size = 0;
662 struct amd_sriov_msg_pf2vf_info *pf2vf_v2 = NULL;
664 if (adev->mman.fw_vram_usage_va != NULL) {
666 adev->virt.fw_reserve.p_pf2vf =
667 (struct amd_sriov_msg_pf2vf_info_header *)
668 (adev->mman.fw_vram_usage_va + (AMD_SRIOV_MSG_PF2VF_OFFSET_KB << 10));
669 adev->virt.fw_reserve.p_vf2pf =
670 (struct amd_sriov_msg_vf2pf_info_header *)
671 (adev->mman.fw_vram_usage_va + (AMD_SRIOV_MSG_VF2PF_OFFSET_KB << 10));
673 amdgpu_virt_read_pf2vf_data(adev);
674 amdgpu_virt_write_vf2pf_data(adev);
676 /* bad page handling for version 2 */
677 if (adev->virt.fw_reserve.p_pf2vf->version == 2) {
678 pf2vf_v2 = (struct amd_sriov_msg_pf2vf_info *)adev->virt.fw_reserve.p_pf2vf;
680 bp_block_offset = ((uint64_t)pf2vf_v2->bp_block_offset_low & 0xFFFFFFFF) |
681 ((((uint64_t)pf2vf_v2->bp_block_offset_high) << 32) & 0xFFFFFFFF00000000);
682 bp_block_size = pf2vf_v2->bp_block_size;
684 if (bp_block_size && !adev->virt.ras_init_done)
685 amdgpu_virt_init_ras_err_handler_data(adev);
687 if (adev->virt.ras_init_done)
688 amdgpu_virt_add_bad_page(adev, bp_block_offset, bp_block_size);
694 void amdgpu_detect_virtualization(struct amdgpu_device *adev)
698 switch (adev->asic_type) {
701 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
707 case CHIP_SIENNA_CICHLID:
710 reg = RREG32(mmRCC_IOV_FUNC_IDENTIFIER);
712 default: /* other chip doesn't support SRIOV */
718 adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
720 if (reg & 0x80000000)
721 adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
724 /* passthrough mode exclus sriov mod */
725 if (is_virtual_machine() && !xen_initial_domain())
726 adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
729 /* we have the ability to check now */
730 if (amdgpu_sriov_vf(adev)) {
731 switch (adev->asic_type) {
734 vi_set_virt_ops(adev);
737 soc15_set_virt_ops(adev);
739 /* not send GPU_INIT_DATA with MS_HYPERV*/
740 if (!hypervisor_is_type(X86_HYPER_MS_HYPERV))
742 /* send a dummy GPU_INIT_DATA request to host on vega10 */
743 amdgpu_virt_request_init_data(adev);
748 soc15_set_virt_ops(adev);
752 case CHIP_SIENNA_CICHLID:
753 nv_set_virt_ops(adev);
754 /* try send GPU_INIT_DATA request to host */
755 amdgpu_virt_request_init_data(adev);
757 default: /* other chip doesn't support SRIOV */
758 DRM_ERROR("Unknown asic type: %d!\n", adev->asic_type);
764 static bool amdgpu_virt_access_debugfs_is_mmio(struct amdgpu_device *adev)
766 return amdgpu_sriov_is_debug(adev) ? true : false;
769 static bool amdgpu_virt_access_debugfs_is_kiq(struct amdgpu_device *adev)
771 return amdgpu_sriov_is_normal(adev) ? true : false;
774 int amdgpu_virt_enable_access_debugfs(struct amdgpu_device *adev)
776 if (!amdgpu_sriov_vf(adev) ||
777 amdgpu_virt_access_debugfs_is_kiq(adev))
780 if (amdgpu_virt_access_debugfs_is_mmio(adev))
781 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
788 void amdgpu_virt_disable_access_debugfs(struct amdgpu_device *adev)
790 if (amdgpu_sriov_vf(adev))
791 adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
794 enum amdgpu_sriov_vf_mode amdgpu_virt_get_sriov_vf_mode(struct amdgpu_device *adev)
796 enum amdgpu_sriov_vf_mode mode;
798 if (amdgpu_sriov_vf(adev)) {
799 if (amdgpu_sriov_is_pp_one_vf(adev))
800 mode = SRIOV_VF_MODE_ONE_VF;
802 mode = SRIOV_VF_MODE_MULTI_VF;
804 mode = SRIOV_VF_MODE_BARE_METAL;
810 void amdgpu_virt_update_sriov_video_codec(struct amdgpu_device *adev,
811 struct amdgpu_video_codec_info *encode, uint32_t encode_array_size,
812 struct amdgpu_video_codec_info *decode, uint32_t decode_array_size)
816 if (!adev->virt.is_mm_bw_enabled)
820 for (i = 0; i < encode_array_size; i++) {
821 encode[i].max_width = adev->virt.encode_max_dimension_pixels;
822 encode[i].max_pixels_per_frame = adev->virt.encode_max_frame_pixels;
823 if (encode[i].max_width > 0)
824 encode[i].max_height = encode[i].max_pixels_per_frame / encode[i].max_width;
826 encode[i].max_height = 0;
831 for (i = 0; i < decode_array_size; i++) {
832 decode[i].max_width = adev->virt.decode_max_dimension_pixels;
833 decode[i].max_pixels_per_frame = adev->virt.decode_max_frame_pixels;
834 if (decode[i].max_width > 0)
835 decode[i].max_height = decode[i].max_pixels_per_frame / decode[i].max_width;
837 decode[i].max_height = 0;
842 static bool amdgpu_virt_get_rlcg_reg_access_flag(struct amdgpu_device *adev,
843 u32 acc_flags, u32 hwip,
844 bool write, u32 *rlcg_flag)
850 if (amdgpu_sriov_reg_indirect_gc(adev)) {
852 write ? AMDGPU_RLCG_GC_WRITE : AMDGPU_RLCG_GC_READ;
854 /* only in new version, AMDGPU_REGS_NO_KIQ and
855 * AMDGPU_REGS_RLC are enabled simultaneously */
856 } else if ((acc_flags & AMDGPU_REGS_RLC) &&
857 !(acc_flags & AMDGPU_REGS_NO_KIQ) && write) {
858 *rlcg_flag = AMDGPU_RLCG_GC_WRITE_LEGACY;
863 if (amdgpu_sriov_reg_indirect_mmhub(adev) &&
864 (acc_flags & AMDGPU_REGS_RLC) && write) {
865 *rlcg_flag = AMDGPU_RLCG_MMHUB_WRITE;
875 static u32 amdgpu_virt_rlcg_reg_rw(struct amdgpu_device *adev, u32 offset, u32 v, u32 flag)
877 struct amdgpu_rlcg_reg_access_ctrl *reg_access_ctrl;
878 uint32_t timeout = 50000;
887 if (!adev->gfx.rlc.rlcg_reg_access_supported) {
889 "indirect registers access through rlcg is not available\n");
893 reg_access_ctrl = &adev->gfx.rlc.reg_access_ctrl;
894 scratch_reg0 = (void __iomem *)adev->rmmio + 4 * reg_access_ctrl->scratch_reg0;
895 scratch_reg1 = (void __iomem *)adev->rmmio + 4 * reg_access_ctrl->scratch_reg1;
896 scratch_reg2 = (void __iomem *)adev->rmmio + 4 * reg_access_ctrl->scratch_reg2;
897 scratch_reg3 = (void __iomem *)adev->rmmio + 4 * reg_access_ctrl->scratch_reg3;
898 if (reg_access_ctrl->spare_int)
899 spare_int = (void __iomem *)adev->rmmio + 4 * reg_access_ctrl->spare_int;
901 if (offset == reg_access_ctrl->grbm_cntl) {
902 /* if the target reg offset is grbm_cntl, write to scratch_reg2 */
903 writel(v, scratch_reg2);
904 writel(v, ((void __iomem *)adev->rmmio) + (offset * 4));
905 } else if (offset == reg_access_ctrl->grbm_idx) {
906 /* if the target reg offset is grbm_idx, write to scratch_reg3 */
907 writel(v, scratch_reg3);
908 writel(v, ((void __iomem *)adev->rmmio) + (offset * 4));
911 * SCRATCH_REG0 = read/write value
912 * SCRATCH_REG1[30:28] = command
913 * SCRATCH_REG1[19:0] = address in dword
914 * SCRATCH_REG1[26:24] = Error reporting
916 writel(v, scratch_reg0);
917 writel((offset | flag), scratch_reg1);
918 if (reg_access_ctrl->spare_int)
919 writel(1, spare_int);
921 for (i = 0; i < timeout; i++) {
922 tmp = readl(scratch_reg1);
923 if (!(tmp & AMDGPU_RLCG_SCRATCH1_ADDRESS_MASK))
929 if (amdgpu_sriov_rlcg_error_report_enabled(adev)) {
930 if (tmp & AMDGPU_RLCG_VFGATE_DISABLED) {
932 "vfgate is disabled, rlcg failed to program reg: 0x%05x\n", offset);
933 } else if (tmp & AMDGPU_RLCG_WRONG_OPERATION_TYPE) {
935 "wrong operation type, rlcg failed to program reg: 0x%05x\n", offset);
936 } else if (tmp & AMDGPU_RLCG_REG_NOT_IN_RANGE) {
938 "register is not in range, rlcg failed to program reg: 0x%05x\n", offset);
941 "unknown error type, rlcg failed to program reg: 0x%05x\n", offset);
945 "timeout: rlcg faled to program reg: 0x%05x\n", offset);
950 ret = readl(scratch_reg0);
954 void amdgpu_sriov_wreg(struct amdgpu_device *adev,
955 u32 offset, u32 value,
956 u32 acc_flags, u32 hwip)
960 if (!amdgpu_sriov_runtime(adev) &&
961 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags, hwip, true, &rlcg_flag)) {
962 amdgpu_virt_rlcg_reg_rw(adev, offset, value, rlcg_flag);
966 if (acc_flags & AMDGPU_REGS_NO_KIQ)
967 WREG32_NO_KIQ(offset, value);
969 WREG32(offset, value);
972 u32 amdgpu_sriov_rreg(struct amdgpu_device *adev,
973 u32 offset, u32 acc_flags, u32 hwip)
977 if (!amdgpu_sriov_runtime(adev) &&
978 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags, hwip, false, &rlcg_flag))
979 return amdgpu_virt_rlcg_reg_rw(adev, offset, 0, rlcg_flag);
981 if (acc_flags & AMDGPU_REGS_NO_KIQ)
982 return RREG32_NO_KIQ(offset);
984 return RREG32(offset);