1 // SPDX-License-Identifier: GPL-2.0-only
3 * MediaTek display pulse-width-modulation controller driver.
4 * Copyright (c) 2015 MediaTek Inc.
11 #include <linux/module.h>
13 #include <linux/of_device.h>
14 #include <linux/platform_device.h>
15 #include <linux/pwm.h>
16 #include <linux/slab.h>
18 #define DISP_PWM_EN 0x00
20 #define PWM_CLKDIV_SHIFT 16
21 #define PWM_CLKDIV_MAX 0x3ff
22 #define PWM_CLKDIV_MASK (PWM_CLKDIV_MAX << PWM_CLKDIV_SHIFT)
24 #define PWM_PERIOD_BIT_WIDTH 12
25 #define PWM_PERIOD_MASK ((1 << PWM_PERIOD_BIT_WIDTH) - 1)
27 #define PWM_HIGH_WIDTH_SHIFT 16
28 #define PWM_HIGH_WIDTH_MASK (0x1fff << PWM_HIGH_WIDTH_SHIFT)
38 unsigned int commit_mask;
40 unsigned int bls_debug;
46 const struct mtk_pwm_data *data;
52 static inline struct mtk_disp_pwm *to_mtk_disp_pwm(struct pwm_chip *chip)
54 return container_of(chip, struct mtk_disp_pwm, chip);
57 static void mtk_disp_pwm_update_bits(struct mtk_disp_pwm *mdp, u32 offset,
60 void __iomem *address = mdp->base + offset;
63 value = readl(address);
66 writel(value, address);
69 static int mtk_disp_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
70 int duty_ns, int period_ns)
72 struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
73 u32 clk_div, period, high_width, value;
78 * Find period, high_width and clk_div to suit duty_ns and period_ns.
79 * Calculate proper div value to keep period value in the bound.
81 * period_ns = 10^9 * (clk_div + 1) * (period + 1) / PWM_CLK_RATE
82 * duty_ns = 10^9 * (clk_div + 1) * high_width / PWM_CLK_RATE
84 * period = (PWM_CLK_RATE * period_ns) / (10^9 * (clk_div + 1)) - 1
85 * high_width = (PWM_CLK_RATE * duty_ns) / (10^9 * (clk_div + 1))
87 rate = clk_get_rate(mdp->clk_main);
88 clk_div = div_u64(rate * period_ns, NSEC_PER_SEC) >>
90 if (clk_div > PWM_CLKDIV_MAX)
93 div = NSEC_PER_SEC * (clk_div + 1);
94 period = div64_u64(rate * period_ns, div);
98 high_width = div64_u64(rate * duty_ns, div);
99 value = period | (high_width << PWM_HIGH_WIDTH_SHIFT);
101 err = clk_enable(mdp->clk_main);
105 err = clk_enable(mdp->clk_mm);
107 clk_disable(mdp->clk_main);
111 mtk_disp_pwm_update_bits(mdp, mdp->data->con0,
113 clk_div << PWM_CLKDIV_SHIFT);
114 mtk_disp_pwm_update_bits(mdp, mdp->data->con1,
115 PWM_PERIOD_MASK | PWM_HIGH_WIDTH_MASK,
118 if (mdp->data->has_commit) {
119 mtk_disp_pwm_update_bits(mdp, mdp->data->commit,
120 mdp->data->commit_mask,
121 mdp->data->commit_mask);
122 mtk_disp_pwm_update_bits(mdp, mdp->data->commit,
123 mdp->data->commit_mask,
127 clk_disable(mdp->clk_mm);
128 clk_disable(mdp->clk_main);
133 static int mtk_disp_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
135 struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
138 err = clk_enable(mdp->clk_main);
142 err = clk_enable(mdp->clk_mm);
144 clk_disable(mdp->clk_main);
148 mtk_disp_pwm_update_bits(mdp, DISP_PWM_EN, mdp->data->enable_mask,
149 mdp->data->enable_mask);
154 static void mtk_disp_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
156 struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
158 mtk_disp_pwm_update_bits(mdp, DISP_PWM_EN, mdp->data->enable_mask,
161 clk_disable(mdp->clk_mm);
162 clk_disable(mdp->clk_main);
165 static const struct pwm_ops mtk_disp_pwm_ops = {
166 .config = mtk_disp_pwm_config,
167 .enable = mtk_disp_pwm_enable,
168 .disable = mtk_disp_pwm_disable,
169 .owner = THIS_MODULE,
172 static int mtk_disp_pwm_probe(struct platform_device *pdev)
174 struct mtk_disp_pwm *mdp;
178 mdp = devm_kzalloc(&pdev->dev, sizeof(*mdp), GFP_KERNEL);
182 mdp->data = of_device_get_match_data(&pdev->dev);
184 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
185 mdp->base = devm_ioremap_resource(&pdev->dev, r);
186 if (IS_ERR(mdp->base))
187 return PTR_ERR(mdp->base);
189 mdp->clk_main = devm_clk_get(&pdev->dev, "main");
190 if (IS_ERR(mdp->clk_main))
191 return PTR_ERR(mdp->clk_main);
193 mdp->clk_mm = devm_clk_get(&pdev->dev, "mm");
194 if (IS_ERR(mdp->clk_mm))
195 return PTR_ERR(mdp->clk_mm);
197 ret = clk_prepare(mdp->clk_main);
201 ret = clk_prepare(mdp->clk_mm);
203 goto disable_clk_main;
205 mdp->chip.dev = &pdev->dev;
206 mdp->chip.ops = &mtk_disp_pwm_ops;
210 ret = pwmchip_add(&mdp->chip);
212 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
216 platform_set_drvdata(pdev, mdp);
219 * For MT2701, disable double buffer before writing register
220 * and select manual mode and use PWM_PERIOD/PWM_HIGH_WIDTH.
222 if (!mdp->data->has_commit) {
223 mtk_disp_pwm_update_bits(mdp, mdp->data->bls_debug,
224 mdp->data->bls_debug_mask,
225 mdp->data->bls_debug_mask);
226 mtk_disp_pwm_update_bits(mdp, mdp->data->con0,
228 mdp->data->con0_sel);
234 clk_unprepare(mdp->clk_mm);
236 clk_unprepare(mdp->clk_main);
240 static int mtk_disp_pwm_remove(struct platform_device *pdev)
242 struct mtk_disp_pwm *mdp = platform_get_drvdata(pdev);
245 ret = pwmchip_remove(&mdp->chip);
246 clk_unprepare(mdp->clk_mm);
247 clk_unprepare(mdp->clk_main);
252 static const struct mtk_pwm_data mt2701_pwm_data = {
253 .enable_mask = BIT(16),
259 .bls_debug_mask = 0x3,
262 static const struct mtk_pwm_data mt8173_pwm_data = {
263 .enable_mask = BIT(0),
272 static const struct mtk_pwm_data mt8183_pwm_data = {
273 .enable_mask = BIT(0),
279 .bls_debug_mask = 0x3,
282 static const struct of_device_id mtk_disp_pwm_of_match[] = {
283 { .compatible = "mediatek,mt2701-disp-pwm", .data = &mt2701_pwm_data},
284 { .compatible = "mediatek,mt6595-disp-pwm", .data = &mt8173_pwm_data},
285 { .compatible = "mediatek,mt8173-disp-pwm", .data = &mt8173_pwm_data},
286 { .compatible = "mediatek,mt8183-disp-pwm", .data = &mt8183_pwm_data},
289 MODULE_DEVICE_TABLE(of, mtk_disp_pwm_of_match);
291 static struct platform_driver mtk_disp_pwm_driver = {
293 .name = "mediatek-disp-pwm",
294 .of_match_table = mtk_disp_pwm_of_match,
296 .probe = mtk_disp_pwm_probe,
297 .remove = mtk_disp_pwm_remove,
299 module_platform_driver(mtk_disp_pwm_driver);
302 MODULE_DESCRIPTION("MediaTek SoC display PWM driver");
303 MODULE_LICENSE("GPL v2");