1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * DMA driver for Xilinx Video DMA Engine
5 * Copyright (C) 2010-2014 Xilinx, Inc. All rights reserved.
7 * Based on the Freescale DMA driver.
10 * The AXI Video Direct Memory Access (AXI VDMA) core is a soft Xilinx IP
11 * core that provides high-bandwidth direct memory access between memory
12 * and AXI4-Stream type video target peripherals. The core provides efficient
13 * two dimensional DMA operations with independent asynchronous read (S2MM)
14 * and write (MM2S) channel operation. It can be configured to have either
15 * one channel or two channels. If configured as two channels, one is to
16 * transmit to the video device (MM2S) and another is to receive from the
17 * video device (S2MM). Initialization, status, interrupt and management
18 * registers are accessed through an AXI4-Lite slave interface.
20 * The AXI Direct Memory Access (AXI DMA) core is a soft Xilinx IP core that
21 * provides high-bandwidth one dimensional direct memory access between memory
22 * and AXI4-Stream target peripherals. It supports one receive and one
23 * transmit channel, both of them optional at synthesis time.
25 * The AXI CDMA, is a soft IP, which provides high-bandwidth Direct Memory
26 * Access (DMA) between a memory-mapped source address and a memory-mapped
27 * destination address.
29 * The AXI Multichannel Direct Memory Access (AXI MCDMA) core is a soft
30 * Xilinx IP that provides high-bandwidth direct memory access between
31 * memory and AXI4-Stream target peripherals. It provides scatter gather
32 * (SG) interface with multiple channels independent configuration support.
36 #include <linux/bitops.h>
37 #include <linux/dmapool.h>
38 #include <linux/dma/xilinx_dma.h>
39 #include <linux/init.h>
40 #include <linux/interrupt.h>
42 #include <linux/iopoll.h>
43 #include <linux/module.h>
44 #include <linux/of_address.h>
45 #include <linux/of_dma.h>
46 #include <linux/of_platform.h>
47 #include <linux/of_irq.h>
48 #include <linux/slab.h>
49 #include <linux/clk.h>
50 #include <linux/io-64-nonatomic-lo-hi.h>
52 #include "../dmaengine.h"
54 /* Register/Descriptor Offsets */
55 #define XILINX_DMA_MM2S_CTRL_OFFSET 0x0000
56 #define XILINX_DMA_S2MM_CTRL_OFFSET 0x0030
57 #define XILINX_VDMA_MM2S_DESC_OFFSET 0x0050
58 #define XILINX_VDMA_S2MM_DESC_OFFSET 0x00a0
60 /* Control Registers */
61 #define XILINX_DMA_REG_DMACR 0x0000
62 #define XILINX_DMA_DMACR_DELAY_MAX 0xff
63 #define XILINX_DMA_DMACR_DELAY_SHIFT 24
64 #define XILINX_DMA_DMACR_FRAME_COUNT_MAX 0xff
65 #define XILINX_DMA_DMACR_FRAME_COUNT_SHIFT 16
66 #define XILINX_DMA_DMACR_ERR_IRQ BIT(14)
67 #define XILINX_DMA_DMACR_DLY_CNT_IRQ BIT(13)
68 #define XILINX_DMA_DMACR_FRM_CNT_IRQ BIT(12)
69 #define XILINX_DMA_DMACR_MASTER_SHIFT 8
70 #define XILINX_DMA_DMACR_FSYNCSRC_SHIFT 5
71 #define XILINX_DMA_DMACR_FRAMECNT_EN BIT(4)
72 #define XILINX_DMA_DMACR_GENLOCK_EN BIT(3)
73 #define XILINX_DMA_DMACR_RESET BIT(2)
74 #define XILINX_DMA_DMACR_CIRC_EN BIT(1)
75 #define XILINX_DMA_DMACR_RUNSTOP BIT(0)
76 #define XILINX_DMA_DMACR_FSYNCSRC_MASK GENMASK(6, 5)
77 #define XILINX_DMA_DMACR_DELAY_MASK GENMASK(31, 24)
78 #define XILINX_DMA_DMACR_FRAME_COUNT_MASK GENMASK(23, 16)
79 #define XILINX_DMA_DMACR_MASTER_MASK GENMASK(11, 8)
81 #define XILINX_DMA_REG_DMASR 0x0004
82 #define XILINX_DMA_DMASR_EOL_LATE_ERR BIT(15)
83 #define XILINX_DMA_DMASR_ERR_IRQ BIT(14)
84 #define XILINX_DMA_DMASR_DLY_CNT_IRQ BIT(13)
85 #define XILINX_DMA_DMASR_FRM_CNT_IRQ BIT(12)
86 #define XILINX_DMA_DMASR_SOF_LATE_ERR BIT(11)
87 #define XILINX_DMA_DMASR_SG_DEC_ERR BIT(10)
88 #define XILINX_DMA_DMASR_SG_SLV_ERR BIT(9)
89 #define XILINX_DMA_DMASR_EOF_EARLY_ERR BIT(8)
90 #define XILINX_DMA_DMASR_SOF_EARLY_ERR BIT(7)
91 #define XILINX_DMA_DMASR_DMA_DEC_ERR BIT(6)
92 #define XILINX_DMA_DMASR_DMA_SLAVE_ERR BIT(5)
93 #define XILINX_DMA_DMASR_DMA_INT_ERR BIT(4)
94 #define XILINX_DMA_DMASR_SG_MASK BIT(3)
95 #define XILINX_DMA_DMASR_IDLE BIT(1)
96 #define XILINX_DMA_DMASR_HALTED BIT(0)
97 #define XILINX_DMA_DMASR_DELAY_MASK GENMASK(31, 24)
98 #define XILINX_DMA_DMASR_FRAME_COUNT_MASK GENMASK(23, 16)
100 #define XILINX_DMA_REG_CURDESC 0x0008
101 #define XILINX_DMA_REG_TAILDESC 0x0010
102 #define XILINX_DMA_REG_REG_INDEX 0x0014
103 #define XILINX_DMA_REG_FRMSTORE 0x0018
104 #define XILINX_DMA_REG_THRESHOLD 0x001c
105 #define XILINX_DMA_REG_FRMPTR_STS 0x0024
106 #define XILINX_DMA_REG_PARK_PTR 0x0028
107 #define XILINX_DMA_PARK_PTR_WR_REF_SHIFT 8
108 #define XILINX_DMA_PARK_PTR_WR_REF_MASK GENMASK(12, 8)
109 #define XILINX_DMA_PARK_PTR_RD_REF_SHIFT 0
110 #define XILINX_DMA_PARK_PTR_RD_REF_MASK GENMASK(4, 0)
111 #define XILINX_DMA_REG_VDMA_VERSION 0x002c
113 /* Register Direct Mode Registers */
114 #define XILINX_DMA_REG_VSIZE 0x0000
115 #define XILINX_DMA_REG_HSIZE 0x0004
117 #define XILINX_DMA_REG_FRMDLY_STRIDE 0x0008
118 #define XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT 24
119 #define XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT 0
121 #define XILINX_VDMA_REG_START_ADDRESS(n) (0x000c + 4 * (n))
122 #define XILINX_VDMA_REG_START_ADDRESS_64(n) (0x000c + 8 * (n))
124 #define XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP 0x00ec
125 #define XILINX_VDMA_ENABLE_VERTICAL_FLIP BIT(0)
127 /* HW specific definitions */
128 #define XILINX_MCDMA_MAX_CHANS_PER_DEVICE 0x20
129 #define XILINX_DMA_MAX_CHANS_PER_DEVICE 0x2
130 #define XILINX_CDMA_MAX_CHANS_PER_DEVICE 0x1
132 #define XILINX_DMA_DMAXR_ALL_IRQ_MASK \
133 (XILINX_DMA_DMASR_FRM_CNT_IRQ | \
134 XILINX_DMA_DMASR_DLY_CNT_IRQ | \
135 XILINX_DMA_DMASR_ERR_IRQ)
137 #define XILINX_DMA_DMASR_ALL_ERR_MASK \
138 (XILINX_DMA_DMASR_EOL_LATE_ERR | \
139 XILINX_DMA_DMASR_SOF_LATE_ERR | \
140 XILINX_DMA_DMASR_SG_DEC_ERR | \
141 XILINX_DMA_DMASR_SG_SLV_ERR | \
142 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
143 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
144 XILINX_DMA_DMASR_DMA_DEC_ERR | \
145 XILINX_DMA_DMASR_DMA_SLAVE_ERR | \
146 XILINX_DMA_DMASR_DMA_INT_ERR)
149 * Recoverable errors are DMA Internal error, SOF Early, EOF Early
150 * and SOF Late. They are only recoverable when C_FLUSH_ON_FSYNC
151 * is enabled in the h/w system.
153 #define XILINX_DMA_DMASR_ERR_RECOVER_MASK \
154 (XILINX_DMA_DMASR_SOF_LATE_ERR | \
155 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
156 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
157 XILINX_DMA_DMASR_DMA_INT_ERR)
159 /* Axi VDMA Flush on Fsync bits */
160 #define XILINX_DMA_FLUSH_S2MM 3
161 #define XILINX_DMA_FLUSH_MM2S 2
162 #define XILINX_DMA_FLUSH_BOTH 1
164 /* Delay loop counter to prevent hardware failure */
165 #define XILINX_DMA_LOOP_COUNT 1000000
167 /* AXI DMA Specific Registers/Offsets */
168 #define XILINX_DMA_REG_SRCDSTADDR 0x18
169 #define XILINX_DMA_REG_BTT 0x28
171 /* AXI DMA Specific Masks/Bit fields */
172 #define XILINX_DMA_MAX_TRANS_LEN_MIN 8
173 #define XILINX_DMA_MAX_TRANS_LEN_MAX 23
174 #define XILINX_DMA_V2_MAX_TRANS_LEN_MAX 26
175 #define XILINX_DMA_CR_COALESCE_MAX GENMASK(23, 16)
176 #define XILINX_DMA_CR_CYCLIC_BD_EN_MASK BIT(4)
177 #define XILINX_DMA_CR_COALESCE_SHIFT 16
178 #define XILINX_DMA_BD_SOP BIT(27)
179 #define XILINX_DMA_BD_EOP BIT(26)
180 #define XILINX_DMA_COALESCE_MAX 255
181 #define XILINX_DMA_NUM_DESCS 255
182 #define XILINX_DMA_NUM_APP_WORDS 5
184 /* AXI CDMA Specific Registers/Offsets */
185 #define XILINX_CDMA_REG_SRCADDR 0x18
186 #define XILINX_CDMA_REG_DSTADDR 0x20
188 /* AXI CDMA Specific Masks */
189 #define XILINX_CDMA_CR_SGMODE BIT(3)
191 #define xilinx_prep_dma_addr_t(addr) \
192 ((dma_addr_t)((u64)addr##_##msb << 32 | (addr)))
194 /* AXI MCDMA Specific Registers/Offsets */
195 #define XILINX_MCDMA_MM2S_CTRL_OFFSET 0x0000
196 #define XILINX_MCDMA_S2MM_CTRL_OFFSET 0x0500
197 #define XILINX_MCDMA_CHEN_OFFSET 0x0008
198 #define XILINX_MCDMA_CH_ERR_OFFSET 0x0010
199 #define XILINX_MCDMA_RXINT_SER_OFFSET 0x0020
200 #define XILINX_MCDMA_TXINT_SER_OFFSET 0x0028
201 #define XILINX_MCDMA_CHAN_CR_OFFSET(x) (0x40 + (x) * 0x40)
202 #define XILINX_MCDMA_CHAN_SR_OFFSET(x) (0x44 + (x) * 0x40)
203 #define XILINX_MCDMA_CHAN_CDESC_OFFSET(x) (0x48 + (x) * 0x40)
204 #define XILINX_MCDMA_CHAN_TDESC_OFFSET(x) (0x50 + (x) * 0x40)
206 /* AXI MCDMA Specific Masks/Shifts */
207 #define XILINX_MCDMA_COALESCE_SHIFT 16
208 #define XILINX_MCDMA_COALESCE_MAX 24
209 #define XILINX_MCDMA_IRQ_ALL_MASK GENMASK(7, 5)
210 #define XILINX_MCDMA_COALESCE_MASK GENMASK(23, 16)
211 #define XILINX_MCDMA_CR_RUNSTOP_MASK BIT(0)
212 #define XILINX_MCDMA_IRQ_IOC_MASK BIT(5)
213 #define XILINX_MCDMA_IRQ_DELAY_MASK BIT(6)
214 #define XILINX_MCDMA_IRQ_ERR_MASK BIT(7)
215 #define XILINX_MCDMA_BD_EOP BIT(30)
216 #define XILINX_MCDMA_BD_SOP BIT(31)
219 * struct xilinx_vdma_desc_hw - Hardware Descriptor
220 * @next_desc: Next Descriptor Pointer @0x00
221 * @pad1: Reserved @0x04
222 * @buf_addr: Buffer address @0x08
223 * @buf_addr_msb: MSB of Buffer address @0x0C
224 * @vsize: Vertical Size @0x10
225 * @hsize: Horizontal Size @0x14
226 * @stride: Number of bytes between the first
227 * pixels of each horizontal line @0x18
229 struct xilinx_vdma_desc_hw {
240 * struct xilinx_axidma_desc_hw - Hardware Descriptor for AXI DMA
241 * @next_desc: Next Descriptor Pointer @0x00
242 * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
243 * @buf_addr: Buffer address @0x08
244 * @buf_addr_msb: MSB of Buffer address @0x0C
245 * @reserved1: Reserved @0x10
246 * @reserved2: Reserved @0x14
247 * @control: Control field @0x18
248 * @status: Status field @0x1C
249 * @app: APP Fields @0x20 - 0x30
251 struct xilinx_axidma_desc_hw {
260 u32 app[XILINX_DMA_NUM_APP_WORDS];
264 * struct xilinx_aximcdma_desc_hw - Hardware Descriptor for AXI MCDMA
265 * @next_desc: Next Descriptor Pointer @0x00
266 * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
267 * @buf_addr: Buffer address @0x08
268 * @buf_addr_msb: MSB of Buffer address @0x0C
269 * @rsvd: Reserved field @0x10
270 * @control: Control Information field @0x14
271 * @status: Status field @0x18
272 * @sideband_status: Status of sideband signals @0x1C
273 * @app: APP Fields @0x20 - 0x30
275 struct xilinx_aximcdma_desc_hw {
284 u32 app[XILINX_DMA_NUM_APP_WORDS];
288 * struct xilinx_cdma_desc_hw - Hardware Descriptor
289 * @next_desc: Next Descriptor Pointer @0x00
290 * @next_desc_msb: Next Descriptor Pointer MSB @0x04
291 * @src_addr: Source address @0x08
292 * @src_addr_msb: Source address MSB @0x0C
293 * @dest_addr: Destination address @0x10
294 * @dest_addr_msb: Destination address MSB @0x14
295 * @control: Control field @0x18
296 * @status: Status field @0x1C
298 struct xilinx_cdma_desc_hw {
310 * struct xilinx_vdma_tx_segment - Descriptor segment
311 * @hw: Hardware descriptor
312 * @node: Node in the descriptor segments list
313 * @phys: Physical address of segment
315 struct xilinx_vdma_tx_segment {
316 struct xilinx_vdma_desc_hw hw;
317 struct list_head node;
322 * struct xilinx_axidma_tx_segment - Descriptor segment
323 * @hw: Hardware descriptor
324 * @node: Node in the descriptor segments list
325 * @phys: Physical address of segment
327 struct xilinx_axidma_tx_segment {
328 struct xilinx_axidma_desc_hw hw;
329 struct list_head node;
334 * struct xilinx_aximcdma_tx_segment - Descriptor segment
335 * @hw: Hardware descriptor
336 * @node: Node in the descriptor segments list
337 * @phys: Physical address of segment
339 struct xilinx_aximcdma_tx_segment {
340 struct xilinx_aximcdma_desc_hw hw;
341 struct list_head node;
346 * struct xilinx_cdma_tx_segment - Descriptor segment
347 * @hw: Hardware descriptor
348 * @node: Node in the descriptor segments list
349 * @phys: Physical address of segment
351 struct xilinx_cdma_tx_segment {
352 struct xilinx_cdma_desc_hw hw;
353 struct list_head node;
358 * struct xilinx_dma_tx_descriptor - Per Transaction structure
359 * @async_tx: Async transaction descriptor
360 * @segments: TX segments list
361 * @node: Node in the channel descriptors list
362 * @cyclic: Check for cyclic transfers.
363 * @err: Whether the descriptor has an error.
364 * @residue: Residue of the completed descriptor
366 struct xilinx_dma_tx_descriptor {
367 struct dma_async_tx_descriptor async_tx;
368 struct list_head segments;
369 struct list_head node;
376 * struct xilinx_dma_chan - Driver specific DMA channel structure
377 * @xdev: Driver specific device structure
378 * @ctrl_offset: Control registers offset
379 * @desc_offset: TX descriptor registers offset
380 * @lock: Descriptor operation lock
381 * @pending_list: Descriptors waiting
382 * @active_list: Descriptors ready to submit
383 * @done_list: Complete descriptors
384 * @free_seg_list: Free descriptors
385 * @common: DMA common channel
386 * @desc_pool: Descriptors pool
387 * @dev: The dma device
390 * @direction: Transfer direction
391 * @num_frms: Number of frames
392 * @has_sg: Support scatter transfers
393 * @cyclic: Check for cyclic transfers.
394 * @genlock: Support genlock mode
395 * @err: Channel has errors
396 * @idle: Check for channel idle
397 * @tasklet: Cleanup work after irq
398 * @config: Device configuration info
399 * @flush_on_fsync: Flush on Frame sync
400 * @desc_pendingcount: Descriptor pending count
401 * @ext_addr: Indicates 64 bit addressing is supported by dma channel
402 * @desc_submitcount: Descriptor h/w submitted count
403 * @seg_v: Statically allocated segments base
404 * @seg_mv: Statically allocated segments base for MCDMA
405 * @seg_p: Physical allocated segments base
406 * @cyclic_seg_v: Statically allocated segment base for cyclic transfers
407 * @cyclic_seg_p: Physical allocated segments base for cyclic dma
408 * @start_transfer: Differentiate b/w DMA IP's transfer
409 * @stop_transfer: Differentiate b/w DMA IP's quiesce
410 * @tdest: TDEST value for mcdma
411 * @has_vflip: S2MM vertical flip
413 struct xilinx_dma_chan {
414 struct xilinx_dma_device *xdev;
418 struct list_head pending_list;
419 struct list_head active_list;
420 struct list_head done_list;
421 struct list_head free_seg_list;
422 struct dma_chan common;
423 struct dma_pool *desc_pool;
427 enum dma_transfer_direction direction;
434 struct tasklet_struct tasklet;
435 struct xilinx_vdma_config config;
437 u32 desc_pendingcount;
439 u32 desc_submitcount;
440 struct xilinx_axidma_tx_segment *seg_v;
441 struct xilinx_aximcdma_tx_segment *seg_mv;
443 struct xilinx_axidma_tx_segment *cyclic_seg_v;
444 dma_addr_t cyclic_seg_p;
445 void (*start_transfer)(struct xilinx_dma_chan *chan);
446 int (*stop_transfer)(struct xilinx_dma_chan *chan);
452 * enum xdma_ip_type - DMA IP type.
454 * @XDMA_TYPE_AXIDMA: Axi dma ip.
455 * @XDMA_TYPE_CDMA: Axi cdma ip.
456 * @XDMA_TYPE_VDMA: Axi vdma ip.
457 * @XDMA_TYPE_AXIMCDMA: Axi MCDMA ip.
461 XDMA_TYPE_AXIDMA = 0,
467 struct xilinx_dma_config {
468 enum xdma_ip_type dmatype;
469 int (*clk_init)(struct platform_device *pdev, struct clk **axi_clk,
470 struct clk **tx_clk, struct clk **txs_clk,
471 struct clk **rx_clk, struct clk **rxs_clk);
472 irqreturn_t (*irq_handler)(int irq, void *data);
473 const int max_channels;
477 * struct xilinx_dma_device - DMA device structure
478 * @regs: I/O mapped base address
479 * @dev: Device Structure
480 * @common: DMA device structure
481 * @chan: Driver specific DMA channel
482 * @flush_on_fsync: Flush on frame sync
483 * @ext_addr: Indicates 64 bit addressing is supported by dma device
484 * @pdev: Platform device structure pointer
485 * @dma_config: DMA config structure
486 * @axi_clk: DMA Axi4-lite interace clock
487 * @tx_clk: DMA mm2s clock
488 * @txs_clk: DMA mm2s stream clock
489 * @rx_clk: DMA s2mm clock
490 * @rxs_clk: DMA s2mm stream clock
491 * @s2mm_chan_id: DMA s2mm channel identifier
492 * @mm2s_chan_id: DMA mm2s channel identifier
493 * @max_buffer_len: Max buffer length
495 struct xilinx_dma_device {
498 struct dma_device common;
499 struct xilinx_dma_chan *chan[XILINX_MCDMA_MAX_CHANS_PER_DEVICE];
502 struct platform_device *pdev;
503 const struct xilinx_dma_config *dma_config;
515 #define to_xilinx_chan(chan) \
516 container_of(chan, struct xilinx_dma_chan, common)
517 #define to_dma_tx_descriptor(tx) \
518 container_of(tx, struct xilinx_dma_tx_descriptor, async_tx)
519 #define xilinx_dma_poll_timeout(chan, reg, val, cond, delay_us, timeout_us) \
520 readl_poll_timeout(chan->xdev->regs + chan->ctrl_offset + reg, val, \
521 cond, delay_us, timeout_us)
524 static inline u32 dma_read(struct xilinx_dma_chan *chan, u32 reg)
526 return ioread32(chan->xdev->regs + reg);
529 static inline void dma_write(struct xilinx_dma_chan *chan, u32 reg, u32 value)
531 iowrite32(value, chan->xdev->regs + reg);
534 static inline void vdma_desc_write(struct xilinx_dma_chan *chan, u32 reg,
537 dma_write(chan, chan->desc_offset + reg, value);
540 static inline u32 dma_ctrl_read(struct xilinx_dma_chan *chan, u32 reg)
542 return dma_read(chan, chan->ctrl_offset + reg);
545 static inline void dma_ctrl_write(struct xilinx_dma_chan *chan, u32 reg,
548 dma_write(chan, chan->ctrl_offset + reg, value);
551 static inline void dma_ctrl_clr(struct xilinx_dma_chan *chan, u32 reg,
554 dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) & ~clr);
557 static inline void dma_ctrl_set(struct xilinx_dma_chan *chan, u32 reg,
560 dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) | set);
564 * vdma_desc_write_64 - 64-bit descriptor write
565 * @chan: Driver specific VDMA channel
566 * @reg: Register to write
567 * @value_lsb: lower address of the descriptor.
568 * @value_msb: upper address of the descriptor.
570 * Since vdma driver is trying to write to a register offset which is not a
571 * multiple of 64 bits(ex : 0x5c), we are writing as two separate 32 bits
572 * instead of a single 64 bit register write.
574 static inline void vdma_desc_write_64(struct xilinx_dma_chan *chan, u32 reg,
575 u32 value_lsb, u32 value_msb)
577 /* Write the lsb 32 bits*/
578 writel(value_lsb, chan->xdev->regs + chan->desc_offset + reg);
580 /* Write the msb 32 bits */
581 writel(value_msb, chan->xdev->regs + chan->desc_offset + reg + 4);
584 static inline void dma_writeq(struct xilinx_dma_chan *chan, u32 reg, u64 value)
586 lo_hi_writeq(value, chan->xdev->regs + chan->ctrl_offset + reg);
589 static inline void xilinx_write(struct xilinx_dma_chan *chan, u32 reg,
593 dma_writeq(chan, reg, addr);
595 dma_ctrl_write(chan, reg, addr);
598 static inline void xilinx_axidma_buf(struct xilinx_dma_chan *chan,
599 struct xilinx_axidma_desc_hw *hw,
600 dma_addr_t buf_addr, size_t sg_used,
603 if (chan->ext_addr) {
604 hw->buf_addr = lower_32_bits(buf_addr + sg_used + period_len);
605 hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used +
608 hw->buf_addr = buf_addr + sg_used + period_len;
612 static inline void xilinx_aximcdma_buf(struct xilinx_dma_chan *chan,
613 struct xilinx_aximcdma_desc_hw *hw,
614 dma_addr_t buf_addr, size_t sg_used)
616 if (chan->ext_addr) {
617 hw->buf_addr = lower_32_bits(buf_addr + sg_used);
618 hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used);
620 hw->buf_addr = buf_addr + sg_used;
624 /* -----------------------------------------------------------------------------
625 * Descriptors and segments alloc and free
629 * xilinx_vdma_alloc_tx_segment - Allocate transaction segment
630 * @chan: Driver specific DMA channel
632 * Return: The allocated segment on success and NULL on failure.
634 static struct xilinx_vdma_tx_segment *
635 xilinx_vdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
637 struct xilinx_vdma_tx_segment *segment;
640 segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
644 segment->phys = phys;
650 * xilinx_cdma_alloc_tx_segment - Allocate transaction segment
651 * @chan: Driver specific DMA channel
653 * Return: The allocated segment on success and NULL on failure.
655 static struct xilinx_cdma_tx_segment *
656 xilinx_cdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
658 struct xilinx_cdma_tx_segment *segment;
661 segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
665 segment->phys = phys;
671 * xilinx_axidma_alloc_tx_segment - Allocate transaction segment
672 * @chan: Driver specific DMA channel
674 * Return: The allocated segment on success and NULL on failure.
676 static struct xilinx_axidma_tx_segment *
677 xilinx_axidma_alloc_tx_segment(struct xilinx_dma_chan *chan)
679 struct xilinx_axidma_tx_segment *segment = NULL;
682 spin_lock_irqsave(&chan->lock, flags);
683 if (!list_empty(&chan->free_seg_list)) {
684 segment = list_first_entry(&chan->free_seg_list,
685 struct xilinx_axidma_tx_segment,
687 list_del(&segment->node);
689 spin_unlock_irqrestore(&chan->lock, flags);
692 dev_dbg(chan->dev, "Could not find free tx segment\n");
698 * xilinx_aximcdma_alloc_tx_segment - Allocate transaction segment
699 * @chan: Driver specific DMA channel
701 * Return: The allocated segment on success and NULL on failure.
703 static struct xilinx_aximcdma_tx_segment *
704 xilinx_aximcdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
706 struct xilinx_aximcdma_tx_segment *segment = NULL;
709 spin_lock_irqsave(&chan->lock, flags);
710 if (!list_empty(&chan->free_seg_list)) {
711 segment = list_first_entry(&chan->free_seg_list,
712 struct xilinx_aximcdma_tx_segment,
714 list_del(&segment->node);
716 spin_unlock_irqrestore(&chan->lock, flags);
721 static void xilinx_dma_clean_hw_desc(struct xilinx_axidma_desc_hw *hw)
723 u32 next_desc = hw->next_desc;
724 u32 next_desc_msb = hw->next_desc_msb;
726 memset(hw, 0, sizeof(struct xilinx_axidma_desc_hw));
728 hw->next_desc = next_desc;
729 hw->next_desc_msb = next_desc_msb;
732 static void xilinx_mcdma_clean_hw_desc(struct xilinx_aximcdma_desc_hw *hw)
734 u32 next_desc = hw->next_desc;
735 u32 next_desc_msb = hw->next_desc_msb;
737 memset(hw, 0, sizeof(struct xilinx_aximcdma_desc_hw));
739 hw->next_desc = next_desc;
740 hw->next_desc_msb = next_desc_msb;
744 * xilinx_dma_free_tx_segment - Free transaction segment
745 * @chan: Driver specific DMA channel
746 * @segment: DMA transaction segment
748 static void xilinx_dma_free_tx_segment(struct xilinx_dma_chan *chan,
749 struct xilinx_axidma_tx_segment *segment)
751 xilinx_dma_clean_hw_desc(&segment->hw);
753 list_add_tail(&segment->node, &chan->free_seg_list);
757 * xilinx_mcdma_free_tx_segment - Free transaction segment
758 * @chan: Driver specific DMA channel
759 * @segment: DMA transaction segment
761 static void xilinx_mcdma_free_tx_segment(struct xilinx_dma_chan *chan,
762 struct xilinx_aximcdma_tx_segment *
765 xilinx_mcdma_clean_hw_desc(&segment->hw);
767 list_add_tail(&segment->node, &chan->free_seg_list);
771 * xilinx_cdma_free_tx_segment - Free transaction segment
772 * @chan: Driver specific DMA channel
773 * @segment: DMA transaction segment
775 static void xilinx_cdma_free_tx_segment(struct xilinx_dma_chan *chan,
776 struct xilinx_cdma_tx_segment *segment)
778 dma_pool_free(chan->desc_pool, segment, segment->phys);
782 * xilinx_vdma_free_tx_segment - Free transaction segment
783 * @chan: Driver specific DMA channel
784 * @segment: DMA transaction segment
786 static void xilinx_vdma_free_tx_segment(struct xilinx_dma_chan *chan,
787 struct xilinx_vdma_tx_segment *segment)
789 dma_pool_free(chan->desc_pool, segment, segment->phys);
793 * xilinx_dma_tx_descriptor - Allocate transaction descriptor
794 * @chan: Driver specific DMA channel
796 * Return: The allocated descriptor on success and NULL on failure.
798 static struct xilinx_dma_tx_descriptor *
799 xilinx_dma_alloc_tx_descriptor(struct xilinx_dma_chan *chan)
801 struct xilinx_dma_tx_descriptor *desc;
803 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
807 INIT_LIST_HEAD(&desc->segments);
813 * xilinx_dma_free_tx_descriptor - Free transaction descriptor
814 * @chan: Driver specific DMA channel
815 * @desc: DMA transaction descriptor
818 xilinx_dma_free_tx_descriptor(struct xilinx_dma_chan *chan,
819 struct xilinx_dma_tx_descriptor *desc)
821 struct xilinx_vdma_tx_segment *segment, *next;
822 struct xilinx_cdma_tx_segment *cdma_segment, *cdma_next;
823 struct xilinx_axidma_tx_segment *axidma_segment, *axidma_next;
824 struct xilinx_aximcdma_tx_segment *aximcdma_segment, *aximcdma_next;
829 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
830 list_for_each_entry_safe(segment, next, &desc->segments, node) {
831 list_del(&segment->node);
832 xilinx_vdma_free_tx_segment(chan, segment);
834 } else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
835 list_for_each_entry_safe(cdma_segment, cdma_next,
836 &desc->segments, node) {
837 list_del(&cdma_segment->node);
838 xilinx_cdma_free_tx_segment(chan, cdma_segment);
840 } else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
841 list_for_each_entry_safe(axidma_segment, axidma_next,
842 &desc->segments, node) {
843 list_del(&axidma_segment->node);
844 xilinx_dma_free_tx_segment(chan, axidma_segment);
847 list_for_each_entry_safe(aximcdma_segment, aximcdma_next,
848 &desc->segments, node) {
849 list_del(&aximcdma_segment->node);
850 xilinx_mcdma_free_tx_segment(chan, aximcdma_segment);
857 /* Required functions */
860 * xilinx_dma_free_desc_list - Free descriptors list
861 * @chan: Driver specific DMA channel
862 * @list: List to parse and delete the descriptor
864 static void xilinx_dma_free_desc_list(struct xilinx_dma_chan *chan,
865 struct list_head *list)
867 struct xilinx_dma_tx_descriptor *desc, *next;
869 list_for_each_entry_safe(desc, next, list, node) {
870 list_del(&desc->node);
871 xilinx_dma_free_tx_descriptor(chan, desc);
876 * xilinx_dma_free_descriptors - Free channel descriptors
877 * @chan: Driver specific DMA channel
879 static void xilinx_dma_free_descriptors(struct xilinx_dma_chan *chan)
883 spin_lock_irqsave(&chan->lock, flags);
885 xilinx_dma_free_desc_list(chan, &chan->pending_list);
886 xilinx_dma_free_desc_list(chan, &chan->done_list);
887 xilinx_dma_free_desc_list(chan, &chan->active_list);
889 spin_unlock_irqrestore(&chan->lock, flags);
893 * xilinx_dma_free_chan_resources - Free channel resources
894 * @dchan: DMA channel
896 static void xilinx_dma_free_chan_resources(struct dma_chan *dchan)
898 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
901 dev_dbg(chan->dev, "Free all channel resources.\n");
903 xilinx_dma_free_descriptors(chan);
905 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
906 spin_lock_irqsave(&chan->lock, flags);
907 INIT_LIST_HEAD(&chan->free_seg_list);
908 spin_unlock_irqrestore(&chan->lock, flags);
910 /* Free memory that is allocated for BD */
911 dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
912 XILINX_DMA_NUM_DESCS, chan->seg_v,
915 /* Free Memory that is allocated for cyclic DMA Mode */
916 dma_free_coherent(chan->dev, sizeof(*chan->cyclic_seg_v),
917 chan->cyclic_seg_v, chan->cyclic_seg_p);
920 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
921 spin_lock_irqsave(&chan->lock, flags);
922 INIT_LIST_HEAD(&chan->free_seg_list);
923 spin_unlock_irqrestore(&chan->lock, flags);
925 /* Free memory that is allocated for BD */
926 dma_free_coherent(chan->dev, sizeof(*chan->seg_mv) *
927 XILINX_DMA_NUM_DESCS, chan->seg_mv,
931 if (chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA &&
932 chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA) {
933 dma_pool_destroy(chan->desc_pool);
934 chan->desc_pool = NULL;
940 * xilinx_dma_get_residue - Compute residue for a given descriptor
941 * @chan: Driver specific dma channel
942 * @desc: dma transaction descriptor
944 * Return: The number of residue bytes for the descriptor.
946 static u32 xilinx_dma_get_residue(struct xilinx_dma_chan *chan,
947 struct xilinx_dma_tx_descriptor *desc)
949 struct xilinx_cdma_tx_segment *cdma_seg;
950 struct xilinx_axidma_tx_segment *axidma_seg;
951 struct xilinx_cdma_desc_hw *cdma_hw;
952 struct xilinx_axidma_desc_hw *axidma_hw;
953 struct list_head *entry;
956 list_for_each(entry, &desc->segments) {
957 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
958 cdma_seg = list_entry(entry,
959 struct xilinx_cdma_tx_segment,
961 cdma_hw = &cdma_seg->hw;
962 residue += (cdma_hw->control - cdma_hw->status) &
963 chan->xdev->max_buffer_len;
965 axidma_seg = list_entry(entry,
966 struct xilinx_axidma_tx_segment,
968 axidma_hw = &axidma_seg->hw;
969 residue += (axidma_hw->control - axidma_hw->status) &
970 chan->xdev->max_buffer_len;
978 * xilinx_dma_chan_handle_cyclic - Cyclic dma callback
979 * @chan: Driver specific dma channel
980 * @desc: dma transaction descriptor
981 * @flags: flags for spin lock
983 static void xilinx_dma_chan_handle_cyclic(struct xilinx_dma_chan *chan,
984 struct xilinx_dma_tx_descriptor *desc,
985 unsigned long *flags)
987 dma_async_tx_callback callback;
988 void *callback_param;
990 callback = desc->async_tx.callback;
991 callback_param = desc->async_tx.callback_param;
993 spin_unlock_irqrestore(&chan->lock, *flags);
994 callback(callback_param);
995 spin_lock_irqsave(&chan->lock, *flags);
1000 * xilinx_dma_chan_desc_cleanup - Clean channel descriptors
1001 * @chan: Driver specific DMA channel
1003 static void xilinx_dma_chan_desc_cleanup(struct xilinx_dma_chan *chan)
1005 struct xilinx_dma_tx_descriptor *desc, *next;
1006 unsigned long flags;
1008 spin_lock_irqsave(&chan->lock, flags);
1010 list_for_each_entry_safe(desc, next, &chan->done_list, node) {
1011 struct dmaengine_result result;
1014 xilinx_dma_chan_handle_cyclic(chan, desc, &flags);
1018 /* Remove from the list of running transactions */
1019 list_del(&desc->node);
1021 if (unlikely(desc->err)) {
1022 if (chan->direction == DMA_DEV_TO_MEM)
1023 result.result = DMA_TRANS_READ_FAILED;
1025 result.result = DMA_TRANS_WRITE_FAILED;
1027 result.result = DMA_TRANS_NOERROR;
1030 result.residue = desc->residue;
1032 /* Run the link descriptor callback function */
1033 spin_unlock_irqrestore(&chan->lock, flags);
1034 dmaengine_desc_get_callback_invoke(&desc->async_tx, &result);
1035 spin_lock_irqsave(&chan->lock, flags);
1037 /* Run any dependencies, then free the descriptor */
1038 dma_run_dependencies(&desc->async_tx);
1039 xilinx_dma_free_tx_descriptor(chan, desc);
1042 spin_unlock_irqrestore(&chan->lock, flags);
1046 * xilinx_dma_do_tasklet - Schedule completion tasklet
1047 * @t: Pointer to the Xilinx DMA channel structure
1049 static void xilinx_dma_do_tasklet(struct tasklet_struct *t)
1051 struct xilinx_dma_chan *chan = from_tasklet(chan, t, tasklet);
1053 xilinx_dma_chan_desc_cleanup(chan);
1057 * xilinx_dma_alloc_chan_resources - Allocate channel resources
1058 * @dchan: DMA channel
1060 * Return: '0' on success and failure value on error
1062 static int xilinx_dma_alloc_chan_resources(struct dma_chan *dchan)
1064 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1067 /* Has this channel already been allocated? */
1068 if (chan->desc_pool)
1072 * We need the descriptor to be aligned to 64bytes
1073 * for meeting Xilinx VDMA specification requirement.
1075 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1076 /* Allocate the buffer descriptors. */
1077 chan->seg_v = dma_alloc_coherent(chan->dev,
1078 sizeof(*chan->seg_v) * XILINX_DMA_NUM_DESCS,
1079 &chan->seg_p, GFP_KERNEL);
1082 "unable to allocate channel %d descriptors\n",
1087 * For cyclic DMA mode we need to program the tail Descriptor
1088 * register with a value which is not a part of the BD chain
1089 * so allocating a desc segment during channel allocation for
1090 * programming tail descriptor.
1092 chan->cyclic_seg_v = dma_alloc_coherent(chan->dev,
1093 sizeof(*chan->cyclic_seg_v),
1094 &chan->cyclic_seg_p,
1096 if (!chan->cyclic_seg_v) {
1098 "unable to allocate desc segment for cyclic DMA\n");
1099 dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
1100 XILINX_DMA_NUM_DESCS, chan->seg_v,
1104 chan->cyclic_seg_v->phys = chan->cyclic_seg_p;
1106 for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
1107 chan->seg_v[i].hw.next_desc =
1108 lower_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
1109 ((i + 1) % XILINX_DMA_NUM_DESCS));
1110 chan->seg_v[i].hw.next_desc_msb =
1111 upper_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
1112 ((i + 1) % XILINX_DMA_NUM_DESCS));
1113 chan->seg_v[i].phys = chan->seg_p +
1114 sizeof(*chan->seg_v) * i;
1115 list_add_tail(&chan->seg_v[i].node,
1116 &chan->free_seg_list);
1118 } else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
1119 /* Allocate the buffer descriptors. */
1120 chan->seg_mv = dma_alloc_coherent(chan->dev,
1121 sizeof(*chan->seg_mv) *
1122 XILINX_DMA_NUM_DESCS,
1123 &chan->seg_p, GFP_KERNEL);
1124 if (!chan->seg_mv) {
1126 "unable to allocate channel %d descriptors\n",
1130 for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
1131 chan->seg_mv[i].hw.next_desc =
1132 lower_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
1133 ((i + 1) % XILINX_DMA_NUM_DESCS));
1134 chan->seg_mv[i].hw.next_desc_msb =
1135 upper_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
1136 ((i + 1) % XILINX_DMA_NUM_DESCS));
1137 chan->seg_mv[i].phys = chan->seg_p +
1138 sizeof(*chan->seg_v) * i;
1139 list_add_tail(&chan->seg_mv[i].node,
1140 &chan->free_seg_list);
1142 } else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1143 chan->desc_pool = dma_pool_create("xilinx_cdma_desc_pool",
1145 sizeof(struct xilinx_cdma_tx_segment),
1146 __alignof__(struct xilinx_cdma_tx_segment),
1149 chan->desc_pool = dma_pool_create("xilinx_vdma_desc_pool",
1151 sizeof(struct xilinx_vdma_tx_segment),
1152 __alignof__(struct xilinx_vdma_tx_segment),
1156 if (!chan->desc_pool &&
1157 ((chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA) &&
1158 chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA)) {
1160 "unable to allocate channel %d descriptor pool\n",
1165 dma_cookie_init(dchan);
1167 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1168 /* For AXI DMA resetting once channel will reset the
1169 * other channel as well so enable the interrupts here.
1171 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1172 XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1175 if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
1176 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1177 XILINX_CDMA_CR_SGMODE);
1183 * xilinx_dma_calc_copysize - Calculate the amount of data to copy
1184 * @chan: Driver specific DMA channel
1185 * @size: Total data that needs to be copied
1186 * @done: Amount of data that has been already copied
1188 * Return: Amount of data that has to be copied
1190 static int xilinx_dma_calc_copysize(struct xilinx_dma_chan *chan,
1195 copy = min_t(size_t, size - done,
1196 chan->xdev->max_buffer_len);
1198 if ((copy + done < size) &&
1199 chan->xdev->common.copy_align) {
1201 * If this is not the last descriptor, make sure
1202 * the next one will be properly aligned
1204 copy = rounddown(copy,
1205 (1 << chan->xdev->common.copy_align));
1211 * xilinx_dma_tx_status - Get DMA transaction status
1212 * @dchan: DMA channel
1213 * @cookie: Transaction identifier
1214 * @txstate: Transaction state
1216 * Return: DMA transaction status
1218 static enum dma_status xilinx_dma_tx_status(struct dma_chan *dchan,
1219 dma_cookie_t cookie,
1220 struct dma_tx_state *txstate)
1222 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1223 struct xilinx_dma_tx_descriptor *desc;
1224 enum dma_status ret;
1225 unsigned long flags;
1228 ret = dma_cookie_status(dchan, cookie, txstate);
1229 if (ret == DMA_COMPLETE || !txstate)
1232 spin_lock_irqsave(&chan->lock, flags);
1233 if (!list_empty(&chan->active_list)) {
1234 desc = list_last_entry(&chan->active_list,
1235 struct xilinx_dma_tx_descriptor, node);
1237 * VDMA and simple mode do not support residue reporting, so the
1238 * residue field will always be 0.
1240 if (chan->has_sg && chan->xdev->dma_config->dmatype != XDMA_TYPE_VDMA)
1241 residue = xilinx_dma_get_residue(chan, desc);
1243 spin_unlock_irqrestore(&chan->lock, flags);
1245 dma_set_residue(txstate, residue);
1251 * xilinx_dma_stop_transfer - Halt DMA channel
1252 * @chan: Driver specific DMA channel
1254 * Return: '0' on success and failure value on error
1256 static int xilinx_dma_stop_transfer(struct xilinx_dma_chan *chan)
1260 dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1262 /* Wait for the hardware to halt */
1263 return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1264 val & XILINX_DMA_DMASR_HALTED, 0,
1265 XILINX_DMA_LOOP_COUNT);
1269 * xilinx_cdma_stop_transfer - Wait for the current transfer to complete
1270 * @chan: Driver specific DMA channel
1272 * Return: '0' on success and failure value on error
1274 static int xilinx_cdma_stop_transfer(struct xilinx_dma_chan *chan)
1278 return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1279 val & XILINX_DMA_DMASR_IDLE, 0,
1280 XILINX_DMA_LOOP_COUNT);
1284 * xilinx_dma_start - Start DMA channel
1285 * @chan: Driver specific DMA channel
1287 static void xilinx_dma_start(struct xilinx_dma_chan *chan)
1292 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1294 /* Wait for the hardware to start */
1295 err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1296 !(val & XILINX_DMA_DMASR_HALTED), 0,
1297 XILINX_DMA_LOOP_COUNT);
1300 dev_err(chan->dev, "Cannot start channel %p: %x\n",
1301 chan, dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1308 * xilinx_vdma_start_transfer - Starts VDMA transfer
1309 * @chan: Driver specific channel struct pointer
1311 static void xilinx_vdma_start_transfer(struct xilinx_dma_chan *chan)
1313 struct xilinx_vdma_config *config = &chan->config;
1314 struct xilinx_dma_tx_descriptor *desc;
1316 struct xilinx_vdma_tx_segment *segment, *last = NULL;
1319 /* This function was invoked with lock held */
1326 if (list_empty(&chan->pending_list))
1329 desc = list_first_entry(&chan->pending_list,
1330 struct xilinx_dma_tx_descriptor, node);
1332 /* Configure the hardware using info in the config structure */
1333 if (chan->has_vflip) {
1334 reg = dma_read(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP);
1335 reg &= ~XILINX_VDMA_ENABLE_VERTICAL_FLIP;
1336 reg |= config->vflip_en;
1337 dma_write(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP,
1341 reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1343 if (config->frm_cnt_en)
1344 reg |= XILINX_DMA_DMACR_FRAMECNT_EN;
1346 reg &= ~XILINX_DMA_DMACR_FRAMECNT_EN;
1348 /* If not parking, enable circular mode */
1350 reg &= ~XILINX_DMA_DMACR_CIRC_EN;
1352 reg |= XILINX_DMA_DMACR_CIRC_EN;
1354 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1356 j = chan->desc_submitcount;
1357 reg = dma_read(chan, XILINX_DMA_REG_PARK_PTR);
1358 if (chan->direction == DMA_MEM_TO_DEV) {
1359 reg &= ~XILINX_DMA_PARK_PTR_RD_REF_MASK;
1360 reg |= j << XILINX_DMA_PARK_PTR_RD_REF_SHIFT;
1362 reg &= ~XILINX_DMA_PARK_PTR_WR_REF_MASK;
1363 reg |= j << XILINX_DMA_PARK_PTR_WR_REF_SHIFT;
1365 dma_write(chan, XILINX_DMA_REG_PARK_PTR, reg);
1367 /* Start the hardware */
1368 xilinx_dma_start(chan);
1373 /* Start the transfer */
1374 if (chan->desc_submitcount < chan->num_frms)
1375 i = chan->desc_submitcount;
1377 list_for_each_entry(segment, &desc->segments, node) {
1379 vdma_desc_write_64(chan,
1380 XILINX_VDMA_REG_START_ADDRESS_64(i++),
1381 segment->hw.buf_addr,
1382 segment->hw.buf_addr_msb);
1384 vdma_desc_write(chan,
1385 XILINX_VDMA_REG_START_ADDRESS(i++),
1386 segment->hw.buf_addr);
1394 /* HW expects these parameters to be same for one transaction */
1395 vdma_desc_write(chan, XILINX_DMA_REG_HSIZE, last->hw.hsize);
1396 vdma_desc_write(chan, XILINX_DMA_REG_FRMDLY_STRIDE,
1398 vdma_desc_write(chan, XILINX_DMA_REG_VSIZE, last->hw.vsize);
1400 chan->desc_submitcount++;
1401 chan->desc_pendingcount--;
1402 list_del(&desc->node);
1403 list_add_tail(&desc->node, &chan->active_list);
1404 if (chan->desc_submitcount == chan->num_frms)
1405 chan->desc_submitcount = 0;
1411 * xilinx_cdma_start_transfer - Starts cdma transfer
1412 * @chan: Driver specific channel struct pointer
1414 static void xilinx_cdma_start_transfer(struct xilinx_dma_chan *chan)
1416 struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1417 struct xilinx_cdma_tx_segment *tail_segment;
1418 u32 ctrl_reg = dma_read(chan, XILINX_DMA_REG_DMACR);
1426 if (list_empty(&chan->pending_list))
1429 head_desc = list_first_entry(&chan->pending_list,
1430 struct xilinx_dma_tx_descriptor, node);
1431 tail_desc = list_last_entry(&chan->pending_list,
1432 struct xilinx_dma_tx_descriptor, node);
1433 tail_segment = list_last_entry(&tail_desc->segments,
1434 struct xilinx_cdma_tx_segment, node);
1436 if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1437 ctrl_reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1438 ctrl_reg |= chan->desc_pendingcount <<
1439 XILINX_DMA_CR_COALESCE_SHIFT;
1440 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, ctrl_reg);
1444 dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
1445 XILINX_CDMA_CR_SGMODE);
1447 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1448 XILINX_CDMA_CR_SGMODE);
1450 xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1451 head_desc->async_tx.phys);
1453 /* Update tail ptr register which will start the transfer */
1454 xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1455 tail_segment->phys);
1457 /* In simple mode */
1458 struct xilinx_cdma_tx_segment *segment;
1459 struct xilinx_cdma_desc_hw *hw;
1461 segment = list_first_entry(&head_desc->segments,
1462 struct xilinx_cdma_tx_segment,
1467 xilinx_write(chan, XILINX_CDMA_REG_SRCADDR,
1468 xilinx_prep_dma_addr_t(hw->src_addr));
1469 xilinx_write(chan, XILINX_CDMA_REG_DSTADDR,
1470 xilinx_prep_dma_addr_t(hw->dest_addr));
1472 /* Start the transfer */
1473 dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1474 hw->control & chan->xdev->max_buffer_len);
1477 list_splice_tail_init(&chan->pending_list, &chan->active_list);
1478 chan->desc_pendingcount = 0;
1483 * xilinx_dma_start_transfer - Starts DMA transfer
1484 * @chan: Driver specific channel struct pointer
1486 static void xilinx_dma_start_transfer(struct xilinx_dma_chan *chan)
1488 struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1489 struct xilinx_axidma_tx_segment *tail_segment;
1495 if (list_empty(&chan->pending_list))
1501 head_desc = list_first_entry(&chan->pending_list,
1502 struct xilinx_dma_tx_descriptor, node);
1503 tail_desc = list_last_entry(&chan->pending_list,
1504 struct xilinx_dma_tx_descriptor, node);
1505 tail_segment = list_last_entry(&tail_desc->segments,
1506 struct xilinx_axidma_tx_segment, node);
1508 reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1510 if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1511 reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1512 reg |= chan->desc_pendingcount <<
1513 XILINX_DMA_CR_COALESCE_SHIFT;
1514 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1518 xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1519 head_desc->async_tx.phys);
1521 xilinx_dma_start(chan);
1526 /* Start the transfer */
1529 xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1530 chan->cyclic_seg_v->phys);
1532 xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1533 tail_segment->phys);
1535 struct xilinx_axidma_tx_segment *segment;
1536 struct xilinx_axidma_desc_hw *hw;
1538 segment = list_first_entry(&head_desc->segments,
1539 struct xilinx_axidma_tx_segment,
1543 xilinx_write(chan, XILINX_DMA_REG_SRCDSTADDR,
1544 xilinx_prep_dma_addr_t(hw->buf_addr));
1546 /* Start the transfer */
1547 dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1548 hw->control & chan->xdev->max_buffer_len);
1551 list_splice_tail_init(&chan->pending_list, &chan->active_list);
1552 chan->desc_pendingcount = 0;
1557 * xilinx_mcdma_start_transfer - Starts MCDMA transfer
1558 * @chan: Driver specific channel struct pointer
1560 static void xilinx_mcdma_start_transfer(struct xilinx_dma_chan *chan)
1562 struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1563 struct xilinx_axidma_tx_segment *tail_segment;
1567 * lock has been held by calling functions, so we don't need it
1568 * to take it here again.
1577 if (list_empty(&chan->pending_list))
1580 head_desc = list_first_entry(&chan->pending_list,
1581 struct xilinx_dma_tx_descriptor, node);
1582 tail_desc = list_last_entry(&chan->pending_list,
1583 struct xilinx_dma_tx_descriptor, node);
1584 tail_segment = list_last_entry(&tail_desc->segments,
1585 struct xilinx_axidma_tx_segment, node);
1587 reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
1589 if (chan->desc_pendingcount <= XILINX_MCDMA_COALESCE_MAX) {
1590 reg &= ~XILINX_MCDMA_COALESCE_MASK;
1591 reg |= chan->desc_pendingcount <<
1592 XILINX_MCDMA_COALESCE_SHIFT;
1595 reg |= XILINX_MCDMA_IRQ_ALL_MASK;
1596 dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
1598 /* Program current descriptor */
1599 xilinx_write(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET(chan->tdest),
1600 head_desc->async_tx.phys);
1602 /* Program channel enable register */
1603 reg = dma_ctrl_read(chan, XILINX_MCDMA_CHEN_OFFSET);
1604 reg |= BIT(chan->tdest);
1605 dma_ctrl_write(chan, XILINX_MCDMA_CHEN_OFFSET, reg);
1607 /* Start the fetch of BDs for the channel */
1608 reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
1609 reg |= XILINX_MCDMA_CR_RUNSTOP_MASK;
1610 dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
1612 xilinx_dma_start(chan);
1617 /* Start the transfer */
1618 xilinx_write(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET(chan->tdest),
1619 tail_segment->phys);
1621 list_splice_tail_init(&chan->pending_list, &chan->active_list);
1622 chan->desc_pendingcount = 0;
1627 * xilinx_dma_issue_pending - Issue pending transactions
1628 * @dchan: DMA channel
1630 static void xilinx_dma_issue_pending(struct dma_chan *dchan)
1632 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1633 unsigned long flags;
1635 spin_lock_irqsave(&chan->lock, flags);
1636 chan->start_transfer(chan);
1637 spin_unlock_irqrestore(&chan->lock, flags);
1641 * xilinx_dma_complete_descriptor - Mark the active descriptor as complete
1642 * @chan : xilinx DMA channel
1646 static void xilinx_dma_complete_descriptor(struct xilinx_dma_chan *chan)
1648 struct xilinx_dma_tx_descriptor *desc, *next;
1650 /* This function was invoked with lock held */
1651 if (list_empty(&chan->active_list))
1654 list_for_each_entry_safe(desc, next, &chan->active_list, node) {
1655 if (chan->has_sg && chan->xdev->dma_config->dmatype !=
1657 desc->residue = xilinx_dma_get_residue(chan, desc);
1660 desc->err = chan->err;
1662 list_del(&desc->node);
1664 dma_cookie_complete(&desc->async_tx);
1665 list_add_tail(&desc->node, &chan->done_list);
1670 * xilinx_dma_reset - Reset DMA channel
1671 * @chan: Driver specific DMA channel
1673 * Return: '0' on success and failure value on error
1675 static int xilinx_dma_reset(struct xilinx_dma_chan *chan)
1680 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RESET);
1682 /* Wait for the hardware to finish reset */
1683 err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMACR, tmp,
1684 !(tmp & XILINX_DMA_DMACR_RESET), 0,
1685 XILINX_DMA_LOOP_COUNT);
1688 dev_err(chan->dev, "reset timeout, cr %x, sr %x\n",
1689 dma_ctrl_read(chan, XILINX_DMA_REG_DMACR),
1690 dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1696 chan->desc_pendingcount = 0;
1697 chan->desc_submitcount = 0;
1703 * xilinx_dma_chan_reset - Reset DMA channel and enable interrupts
1704 * @chan: Driver specific DMA channel
1706 * Return: '0' on success and failure value on error
1708 static int xilinx_dma_chan_reset(struct xilinx_dma_chan *chan)
1713 err = xilinx_dma_reset(chan);
1717 /* Enable interrupts */
1718 dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1719 XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1725 * xilinx_mcdma_irq_handler - MCDMA Interrupt handler
1727 * @data: Pointer to the Xilinx MCDMA channel structure
1729 * Return: IRQ_HANDLED/IRQ_NONE
1731 static irqreturn_t xilinx_mcdma_irq_handler(int irq, void *data)
1733 struct xilinx_dma_chan *chan = data;
1734 u32 status, ser_offset, chan_sermask, chan_offset = 0, chan_id;
1736 if (chan->direction == DMA_DEV_TO_MEM)
1737 ser_offset = XILINX_MCDMA_RXINT_SER_OFFSET;
1739 ser_offset = XILINX_MCDMA_TXINT_SER_OFFSET;
1741 /* Read the channel id raising the interrupt*/
1742 chan_sermask = dma_ctrl_read(chan, ser_offset);
1743 chan_id = ffs(chan_sermask);
1748 if (chan->direction == DMA_DEV_TO_MEM)
1749 chan_offset = chan->xdev->dma_config->max_channels / 2;
1751 chan_offset = chan_offset + (chan_id - 1);
1752 chan = chan->xdev->chan[chan_offset];
1753 /* Read the status and ack the interrupts. */
1754 status = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest));
1755 if (!(status & XILINX_MCDMA_IRQ_ALL_MASK))
1758 dma_ctrl_write(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest),
1759 status & XILINX_MCDMA_IRQ_ALL_MASK);
1761 if (status & XILINX_MCDMA_IRQ_ERR_MASK) {
1762 dev_err(chan->dev, "Channel %p has errors %x cdr %x tdr %x\n",
1764 dma_ctrl_read(chan, XILINX_MCDMA_CH_ERR_OFFSET),
1765 dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET
1767 dma_ctrl_read(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET
1772 if (status & XILINX_MCDMA_IRQ_DELAY_MASK) {
1774 * Device takes too long to do the transfer when user requires
1777 dev_dbg(chan->dev, "Inter-packet latency too long\n");
1780 if (status & XILINX_MCDMA_IRQ_IOC_MASK) {
1781 spin_lock(&chan->lock);
1782 xilinx_dma_complete_descriptor(chan);
1784 chan->start_transfer(chan);
1785 spin_unlock(&chan->lock);
1788 tasklet_schedule(&chan->tasklet);
1793 * xilinx_dma_irq_handler - DMA Interrupt handler
1795 * @data: Pointer to the Xilinx DMA channel structure
1797 * Return: IRQ_HANDLED/IRQ_NONE
1799 static irqreturn_t xilinx_dma_irq_handler(int irq, void *data)
1801 struct xilinx_dma_chan *chan = data;
1804 /* Read the status and ack the interrupts. */
1805 status = dma_ctrl_read(chan, XILINX_DMA_REG_DMASR);
1806 if (!(status & XILINX_DMA_DMAXR_ALL_IRQ_MASK))
1809 dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1810 status & XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1812 if (status & XILINX_DMA_DMASR_ERR_IRQ) {
1814 * An error occurred. If C_FLUSH_ON_FSYNC is enabled and the
1815 * error is recoverable, ignore it. Otherwise flag the error.
1817 * Only recoverable errors can be cleared in the DMASR register,
1818 * make sure not to write to other error bits to 1.
1820 u32 errors = status & XILINX_DMA_DMASR_ALL_ERR_MASK;
1822 dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1823 errors & XILINX_DMA_DMASR_ERR_RECOVER_MASK);
1825 if (!chan->flush_on_fsync ||
1826 (errors & ~XILINX_DMA_DMASR_ERR_RECOVER_MASK)) {
1828 "Channel %p has errors %x, cdr %x tdr %x\n",
1830 dma_ctrl_read(chan, XILINX_DMA_REG_CURDESC),
1831 dma_ctrl_read(chan, XILINX_DMA_REG_TAILDESC));
1836 if (status & XILINX_DMA_DMASR_DLY_CNT_IRQ) {
1838 * Device takes too long to do the transfer when user requires
1841 dev_dbg(chan->dev, "Inter-packet latency too long\n");
1844 if (status & XILINX_DMA_DMASR_FRM_CNT_IRQ) {
1845 spin_lock(&chan->lock);
1846 xilinx_dma_complete_descriptor(chan);
1848 chan->start_transfer(chan);
1849 spin_unlock(&chan->lock);
1852 tasklet_schedule(&chan->tasklet);
1857 * append_desc_queue - Queuing descriptor
1858 * @chan: Driver specific dma channel
1859 * @desc: dma transaction descriptor
1861 static void append_desc_queue(struct xilinx_dma_chan *chan,
1862 struct xilinx_dma_tx_descriptor *desc)
1864 struct xilinx_vdma_tx_segment *tail_segment;
1865 struct xilinx_dma_tx_descriptor *tail_desc;
1866 struct xilinx_axidma_tx_segment *axidma_tail_segment;
1867 struct xilinx_cdma_tx_segment *cdma_tail_segment;
1869 if (list_empty(&chan->pending_list))
1873 * Add the hardware descriptor to the chain of hardware descriptors
1874 * that already exists in memory.
1876 tail_desc = list_last_entry(&chan->pending_list,
1877 struct xilinx_dma_tx_descriptor, node);
1878 if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
1879 tail_segment = list_last_entry(&tail_desc->segments,
1880 struct xilinx_vdma_tx_segment,
1882 tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1883 } else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1884 cdma_tail_segment = list_last_entry(&tail_desc->segments,
1885 struct xilinx_cdma_tx_segment,
1887 cdma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1889 axidma_tail_segment = list_last_entry(&tail_desc->segments,
1890 struct xilinx_axidma_tx_segment,
1892 axidma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1896 * Add the software descriptor and all children to the list
1897 * of pending transactions
1900 list_add_tail(&desc->node, &chan->pending_list);
1901 chan->desc_pendingcount++;
1903 if (chan->has_sg && (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA)
1904 && unlikely(chan->desc_pendingcount > chan->num_frms)) {
1905 dev_dbg(chan->dev, "desc pendingcount is too high\n");
1906 chan->desc_pendingcount = chan->num_frms;
1911 * xilinx_dma_tx_submit - Submit DMA transaction
1912 * @tx: Async transaction descriptor
1914 * Return: cookie value on success and failure value on error
1916 static dma_cookie_t xilinx_dma_tx_submit(struct dma_async_tx_descriptor *tx)
1918 struct xilinx_dma_tx_descriptor *desc = to_dma_tx_descriptor(tx);
1919 struct xilinx_dma_chan *chan = to_xilinx_chan(tx->chan);
1920 dma_cookie_t cookie;
1921 unsigned long flags;
1925 xilinx_dma_free_tx_descriptor(chan, desc);
1931 * If reset fails, need to hard reset the system.
1932 * Channel is no longer functional
1934 err = xilinx_dma_chan_reset(chan);
1939 spin_lock_irqsave(&chan->lock, flags);
1941 cookie = dma_cookie_assign(tx);
1943 /* Put this transaction onto the tail of the pending queue */
1944 append_desc_queue(chan, desc);
1947 chan->cyclic = true;
1949 spin_unlock_irqrestore(&chan->lock, flags);
1955 * xilinx_vdma_dma_prep_interleaved - prepare a descriptor for a
1956 * DMA_SLAVE transaction
1957 * @dchan: DMA channel
1958 * @xt: Interleaved template pointer
1959 * @flags: transfer ack flags
1961 * Return: Async transaction descriptor on success and NULL on failure
1963 static struct dma_async_tx_descriptor *
1964 xilinx_vdma_dma_prep_interleaved(struct dma_chan *dchan,
1965 struct dma_interleaved_template *xt,
1966 unsigned long flags)
1968 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1969 struct xilinx_dma_tx_descriptor *desc;
1970 struct xilinx_vdma_tx_segment *segment;
1971 struct xilinx_vdma_desc_hw *hw;
1973 if (!is_slave_direction(xt->dir))
1976 if (!xt->numf || !xt->sgl[0].size)
1979 if (xt->frame_size != 1)
1982 /* Allocate a transaction descriptor. */
1983 desc = xilinx_dma_alloc_tx_descriptor(chan);
1987 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
1988 desc->async_tx.tx_submit = xilinx_dma_tx_submit;
1989 async_tx_ack(&desc->async_tx);
1991 /* Allocate the link descriptor from DMA pool */
1992 segment = xilinx_vdma_alloc_tx_segment(chan);
1996 /* Fill in the hardware descriptor */
1998 hw->vsize = xt->numf;
1999 hw->hsize = xt->sgl[0].size;
2000 hw->stride = (xt->sgl[0].icg + xt->sgl[0].size) <<
2001 XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT;
2002 hw->stride |= chan->config.frm_dly <<
2003 XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT;
2005 if (xt->dir != DMA_MEM_TO_DEV) {
2006 if (chan->ext_addr) {
2007 hw->buf_addr = lower_32_bits(xt->dst_start);
2008 hw->buf_addr_msb = upper_32_bits(xt->dst_start);
2010 hw->buf_addr = xt->dst_start;
2013 if (chan->ext_addr) {
2014 hw->buf_addr = lower_32_bits(xt->src_start);
2015 hw->buf_addr_msb = upper_32_bits(xt->src_start);
2017 hw->buf_addr = xt->src_start;
2021 /* Insert the segment into the descriptor segments list. */
2022 list_add_tail(&segment->node, &desc->segments);
2024 /* Link the last hardware descriptor with the first. */
2025 segment = list_first_entry(&desc->segments,
2026 struct xilinx_vdma_tx_segment, node);
2027 desc->async_tx.phys = segment->phys;
2029 return &desc->async_tx;
2032 xilinx_dma_free_tx_descriptor(chan, desc);
2037 * xilinx_cdma_prep_memcpy - prepare descriptors for a memcpy transaction
2038 * @dchan: DMA channel
2039 * @dma_dst: destination address
2040 * @dma_src: source address
2041 * @len: transfer length
2042 * @flags: transfer ack flags
2044 * Return: Async transaction descriptor on success and NULL on failure
2046 static struct dma_async_tx_descriptor *
2047 xilinx_cdma_prep_memcpy(struct dma_chan *dchan, dma_addr_t dma_dst,
2048 dma_addr_t dma_src, size_t len, unsigned long flags)
2050 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2051 struct xilinx_dma_tx_descriptor *desc;
2052 struct xilinx_cdma_tx_segment *segment;
2053 struct xilinx_cdma_desc_hw *hw;
2055 if (!len || len > chan->xdev->max_buffer_len)
2058 desc = xilinx_dma_alloc_tx_descriptor(chan);
2062 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2063 desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2065 /* Allocate the link descriptor from DMA pool */
2066 segment = xilinx_cdma_alloc_tx_segment(chan);
2072 hw->src_addr = dma_src;
2073 hw->dest_addr = dma_dst;
2074 if (chan->ext_addr) {
2075 hw->src_addr_msb = upper_32_bits(dma_src);
2076 hw->dest_addr_msb = upper_32_bits(dma_dst);
2079 /* Insert the segment into the descriptor segments list. */
2080 list_add_tail(&segment->node, &desc->segments);
2082 desc->async_tx.phys = segment->phys;
2083 hw->next_desc = segment->phys;
2085 return &desc->async_tx;
2088 xilinx_dma_free_tx_descriptor(chan, desc);
2093 * xilinx_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
2094 * @dchan: DMA channel
2095 * @sgl: scatterlist to transfer to/from
2096 * @sg_len: number of entries in @scatterlist
2097 * @direction: DMA direction
2098 * @flags: transfer ack flags
2099 * @context: APP words of the descriptor
2101 * Return: Async transaction descriptor on success and NULL on failure
2103 static struct dma_async_tx_descriptor *xilinx_dma_prep_slave_sg(
2104 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
2105 enum dma_transfer_direction direction, unsigned long flags,
2108 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2109 struct xilinx_dma_tx_descriptor *desc;
2110 struct xilinx_axidma_tx_segment *segment = NULL;
2111 u32 *app_w = (u32 *)context;
2112 struct scatterlist *sg;
2117 if (!is_slave_direction(direction))
2120 /* Allocate a transaction descriptor. */
2121 desc = xilinx_dma_alloc_tx_descriptor(chan);
2125 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2126 desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2128 /* Build transactions using information in the scatter gather list */
2129 for_each_sg(sgl, sg, sg_len, i) {
2132 /* Loop until the entire scatterlist entry is used */
2133 while (sg_used < sg_dma_len(sg)) {
2134 struct xilinx_axidma_desc_hw *hw;
2136 /* Get a free segment */
2137 segment = xilinx_axidma_alloc_tx_segment(chan);
2142 * Calculate the maximum number of bytes to transfer,
2143 * making sure it is less than the hw limit
2145 copy = xilinx_dma_calc_copysize(chan, sg_dma_len(sg),
2149 /* Fill in the descriptor */
2150 xilinx_axidma_buf(chan, hw, sg_dma_address(sg),
2155 if (chan->direction == DMA_MEM_TO_DEV) {
2157 memcpy(hw->app, app_w, sizeof(u32) *
2158 XILINX_DMA_NUM_APP_WORDS);
2164 * Insert the segment into the descriptor segments
2167 list_add_tail(&segment->node, &desc->segments);
2171 segment = list_first_entry(&desc->segments,
2172 struct xilinx_axidma_tx_segment, node);
2173 desc->async_tx.phys = segment->phys;
2175 /* For the last DMA_MEM_TO_DEV transfer, set EOP */
2176 if (chan->direction == DMA_MEM_TO_DEV) {
2177 segment->hw.control |= XILINX_DMA_BD_SOP;
2178 segment = list_last_entry(&desc->segments,
2179 struct xilinx_axidma_tx_segment,
2181 segment->hw.control |= XILINX_DMA_BD_EOP;
2184 return &desc->async_tx;
2187 xilinx_dma_free_tx_descriptor(chan, desc);
2192 * xilinx_dma_prep_dma_cyclic - prepare descriptors for a DMA_SLAVE transaction
2193 * @dchan: DMA channel
2194 * @buf_addr: Physical address of the buffer
2195 * @buf_len: Total length of the cyclic buffers
2196 * @period_len: length of individual cyclic buffer
2197 * @direction: DMA direction
2198 * @flags: transfer ack flags
2200 * Return: Async transaction descriptor on success and NULL on failure
2202 static struct dma_async_tx_descriptor *xilinx_dma_prep_dma_cyclic(
2203 struct dma_chan *dchan, dma_addr_t buf_addr, size_t buf_len,
2204 size_t period_len, enum dma_transfer_direction direction,
2205 unsigned long flags)
2207 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2208 struct xilinx_dma_tx_descriptor *desc;
2209 struct xilinx_axidma_tx_segment *segment, *head_segment, *prev = NULL;
2210 size_t copy, sg_used;
2211 unsigned int num_periods;
2218 num_periods = buf_len / period_len;
2223 if (!is_slave_direction(direction))
2226 /* Allocate a transaction descriptor. */
2227 desc = xilinx_dma_alloc_tx_descriptor(chan);
2231 chan->direction = direction;
2232 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2233 desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2235 for (i = 0; i < num_periods; ++i) {
2238 while (sg_used < period_len) {
2239 struct xilinx_axidma_desc_hw *hw;
2241 /* Get a free segment */
2242 segment = xilinx_axidma_alloc_tx_segment(chan);
2247 * Calculate the maximum number of bytes to transfer,
2248 * making sure it is less than the hw limit
2250 copy = xilinx_dma_calc_copysize(chan, period_len,
2253 xilinx_axidma_buf(chan, hw, buf_addr, sg_used,
2258 prev->hw.next_desc = segment->phys;
2264 * Insert the segment into the descriptor segments
2267 list_add_tail(&segment->node, &desc->segments);
2271 head_segment = list_first_entry(&desc->segments,
2272 struct xilinx_axidma_tx_segment, node);
2273 desc->async_tx.phys = head_segment->phys;
2275 desc->cyclic = true;
2276 reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2277 reg |= XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2278 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2280 segment = list_last_entry(&desc->segments,
2281 struct xilinx_axidma_tx_segment,
2283 segment->hw.next_desc = (u32) head_segment->phys;
2285 /* For the last DMA_MEM_TO_DEV transfer, set EOP */
2286 if (direction == DMA_MEM_TO_DEV) {
2287 head_segment->hw.control |= XILINX_DMA_BD_SOP;
2288 segment->hw.control |= XILINX_DMA_BD_EOP;
2291 return &desc->async_tx;
2294 xilinx_dma_free_tx_descriptor(chan, desc);
2299 * xilinx_mcdma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
2300 * @dchan: DMA channel
2301 * @sgl: scatterlist to transfer to/from
2302 * @sg_len: number of entries in @scatterlist
2303 * @direction: DMA direction
2304 * @flags: transfer ack flags
2305 * @context: APP words of the descriptor
2307 * Return: Async transaction descriptor on success and NULL on failure
2309 static struct dma_async_tx_descriptor *
2310 xilinx_mcdma_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
2311 unsigned int sg_len,
2312 enum dma_transfer_direction direction,
2313 unsigned long flags, void *context)
2315 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2316 struct xilinx_dma_tx_descriptor *desc;
2317 struct xilinx_aximcdma_tx_segment *segment = NULL;
2318 u32 *app_w = (u32 *)context;
2319 struct scatterlist *sg;
2324 if (!is_slave_direction(direction))
2327 /* Allocate a transaction descriptor. */
2328 desc = xilinx_dma_alloc_tx_descriptor(chan);
2332 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2333 desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2335 /* Build transactions using information in the scatter gather list */
2336 for_each_sg(sgl, sg, sg_len, i) {
2339 /* Loop until the entire scatterlist entry is used */
2340 while (sg_used < sg_dma_len(sg)) {
2341 struct xilinx_aximcdma_desc_hw *hw;
2343 /* Get a free segment */
2344 segment = xilinx_aximcdma_alloc_tx_segment(chan);
2349 * Calculate the maximum number of bytes to transfer,
2350 * making sure it is less than the hw limit
2352 copy = min_t(size_t, sg_dma_len(sg) - sg_used,
2353 chan->xdev->max_buffer_len);
2356 /* Fill in the descriptor */
2357 xilinx_aximcdma_buf(chan, hw, sg_dma_address(sg),
2361 if (chan->direction == DMA_MEM_TO_DEV && app_w) {
2362 memcpy(hw->app, app_w, sizeof(u32) *
2363 XILINX_DMA_NUM_APP_WORDS);
2368 * Insert the segment into the descriptor segments
2371 list_add_tail(&segment->node, &desc->segments);
2375 segment = list_first_entry(&desc->segments,
2376 struct xilinx_aximcdma_tx_segment, node);
2377 desc->async_tx.phys = segment->phys;
2379 /* For the last DMA_MEM_TO_DEV transfer, set EOP */
2380 if (chan->direction == DMA_MEM_TO_DEV) {
2381 segment->hw.control |= XILINX_MCDMA_BD_SOP;
2382 segment = list_last_entry(&desc->segments,
2383 struct xilinx_aximcdma_tx_segment,
2385 segment->hw.control |= XILINX_MCDMA_BD_EOP;
2388 return &desc->async_tx;
2391 xilinx_dma_free_tx_descriptor(chan, desc);
2397 * xilinx_dma_terminate_all - Halt the channel and free descriptors
2398 * @dchan: Driver specific DMA Channel pointer
2400 * Return: '0' always.
2402 static int xilinx_dma_terminate_all(struct dma_chan *dchan)
2404 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2408 if (!chan->cyclic) {
2409 err = chan->stop_transfer(chan);
2411 dev_err(chan->dev, "Cannot stop channel %p: %x\n",
2412 chan, dma_ctrl_read(chan,
2413 XILINX_DMA_REG_DMASR));
2418 xilinx_dma_chan_reset(chan);
2419 /* Remove and free all of the descriptors in the lists */
2420 xilinx_dma_free_descriptors(chan);
2424 reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2425 reg &= ~XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2426 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2427 chan->cyclic = false;
2430 if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
2431 dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
2432 XILINX_CDMA_CR_SGMODE);
2438 * xilinx_dma_channel_set_config - Configure VDMA channel
2439 * Run-time configuration for Axi VDMA, supports:
2440 * . halt the channel
2441 * . configure interrupt coalescing and inter-packet delay threshold
2442 * . start/stop parking
2445 * @dchan: DMA channel
2446 * @cfg: VDMA device configuration pointer
2448 * Return: '0' on success and failure value on error
2450 int xilinx_vdma_channel_set_config(struct dma_chan *dchan,
2451 struct xilinx_vdma_config *cfg)
2453 struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2457 return xilinx_dma_chan_reset(chan);
2459 dmacr = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2461 chan->config.frm_dly = cfg->frm_dly;
2462 chan->config.park = cfg->park;
2464 /* genlock settings */
2465 chan->config.gen_lock = cfg->gen_lock;
2466 chan->config.master = cfg->master;
2468 dmacr &= ~XILINX_DMA_DMACR_GENLOCK_EN;
2469 if (cfg->gen_lock && chan->genlock) {
2470 dmacr |= XILINX_DMA_DMACR_GENLOCK_EN;
2471 dmacr &= ~XILINX_DMA_DMACR_MASTER_MASK;
2472 dmacr |= cfg->master << XILINX_DMA_DMACR_MASTER_SHIFT;
2475 chan->config.frm_cnt_en = cfg->frm_cnt_en;
2476 chan->config.vflip_en = cfg->vflip_en;
2479 chan->config.park_frm = cfg->park_frm;
2481 chan->config.park_frm = -1;
2483 chan->config.coalesc = cfg->coalesc;
2484 chan->config.delay = cfg->delay;
2486 if (cfg->coalesc <= XILINX_DMA_DMACR_FRAME_COUNT_MAX) {
2487 dmacr &= ~XILINX_DMA_DMACR_FRAME_COUNT_MASK;
2488 dmacr |= cfg->coalesc << XILINX_DMA_DMACR_FRAME_COUNT_SHIFT;
2489 chan->config.coalesc = cfg->coalesc;
2492 if (cfg->delay <= XILINX_DMA_DMACR_DELAY_MAX) {
2493 dmacr &= ~XILINX_DMA_DMACR_DELAY_MASK;
2494 dmacr |= cfg->delay << XILINX_DMA_DMACR_DELAY_SHIFT;
2495 chan->config.delay = cfg->delay;
2498 /* FSync Source selection */
2499 dmacr &= ~XILINX_DMA_DMACR_FSYNCSRC_MASK;
2500 dmacr |= cfg->ext_fsync << XILINX_DMA_DMACR_FSYNCSRC_SHIFT;
2502 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, dmacr);
2506 EXPORT_SYMBOL(xilinx_vdma_channel_set_config);
2508 /* -----------------------------------------------------------------------------
2513 * xilinx_dma_chan_remove - Per Channel remove function
2514 * @chan: Driver specific DMA channel
2516 static void xilinx_dma_chan_remove(struct xilinx_dma_chan *chan)
2518 /* Disable all interrupts */
2519 dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
2520 XILINX_DMA_DMAXR_ALL_IRQ_MASK);
2523 free_irq(chan->irq, chan);
2525 tasklet_kill(&chan->tasklet);
2527 list_del(&chan->common.device_node);
2530 static int axidma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2531 struct clk **tx_clk, struct clk **rx_clk,
2532 struct clk **sg_clk, struct clk **tmp_clk)
2538 *axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2539 if (IS_ERR(*axi_clk))
2540 return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2542 *tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2543 if (IS_ERR(*tx_clk))
2546 *rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2547 if (IS_ERR(*rx_clk))
2550 *sg_clk = devm_clk_get(&pdev->dev, "m_axi_sg_aclk");
2551 if (IS_ERR(*sg_clk))
2554 err = clk_prepare_enable(*axi_clk);
2556 dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2560 err = clk_prepare_enable(*tx_clk);
2562 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2563 goto err_disable_axiclk;
2566 err = clk_prepare_enable(*rx_clk);
2568 dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2569 goto err_disable_txclk;
2572 err = clk_prepare_enable(*sg_clk);
2574 dev_err(&pdev->dev, "failed to enable sg_clk (%d)\n", err);
2575 goto err_disable_rxclk;
2581 clk_disable_unprepare(*rx_clk);
2583 clk_disable_unprepare(*tx_clk);
2585 clk_disable_unprepare(*axi_clk);
2590 static int axicdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2591 struct clk **dev_clk, struct clk **tmp_clk,
2592 struct clk **tmp1_clk, struct clk **tmp2_clk)
2600 *axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2601 if (IS_ERR(*axi_clk))
2602 return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2604 *dev_clk = devm_clk_get(&pdev->dev, "m_axi_aclk");
2605 if (IS_ERR(*dev_clk))
2606 return dev_err_probe(&pdev->dev, PTR_ERR(*dev_clk), "failed to get dev_clk\n");
2608 err = clk_prepare_enable(*axi_clk);
2610 dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2614 err = clk_prepare_enable(*dev_clk);
2616 dev_err(&pdev->dev, "failed to enable dev_clk (%d)\n", err);
2617 goto err_disable_axiclk;
2623 clk_disable_unprepare(*axi_clk);
2628 static int axivdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2629 struct clk **tx_clk, struct clk **txs_clk,
2630 struct clk **rx_clk, struct clk **rxs_clk)
2634 *axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2635 if (IS_ERR(*axi_clk))
2636 return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2638 *tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2639 if (IS_ERR(*tx_clk))
2642 *txs_clk = devm_clk_get(&pdev->dev, "m_axis_mm2s_aclk");
2643 if (IS_ERR(*txs_clk))
2646 *rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2647 if (IS_ERR(*rx_clk))
2650 *rxs_clk = devm_clk_get(&pdev->dev, "s_axis_s2mm_aclk");
2651 if (IS_ERR(*rxs_clk))
2654 err = clk_prepare_enable(*axi_clk);
2656 dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n",
2661 err = clk_prepare_enable(*tx_clk);
2663 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2664 goto err_disable_axiclk;
2667 err = clk_prepare_enable(*txs_clk);
2669 dev_err(&pdev->dev, "failed to enable txs_clk (%d)\n", err);
2670 goto err_disable_txclk;
2673 err = clk_prepare_enable(*rx_clk);
2675 dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2676 goto err_disable_txsclk;
2679 err = clk_prepare_enable(*rxs_clk);
2681 dev_err(&pdev->dev, "failed to enable rxs_clk (%d)\n", err);
2682 goto err_disable_rxclk;
2688 clk_disable_unprepare(*rx_clk);
2690 clk_disable_unprepare(*txs_clk);
2692 clk_disable_unprepare(*tx_clk);
2694 clk_disable_unprepare(*axi_clk);
2699 static void xdma_disable_allclks(struct xilinx_dma_device *xdev)
2701 clk_disable_unprepare(xdev->rxs_clk);
2702 clk_disable_unprepare(xdev->rx_clk);
2703 clk_disable_unprepare(xdev->txs_clk);
2704 clk_disable_unprepare(xdev->tx_clk);
2705 clk_disable_unprepare(xdev->axi_clk);
2709 * xilinx_dma_chan_probe - Per Channel Probing
2710 * It get channel features from the device tree entry and
2711 * initialize special channel handling routines
2713 * @xdev: Driver specific device structure
2714 * @node: Device node
2716 * Return: '0' on success and failure value on error
2718 static int xilinx_dma_chan_probe(struct xilinx_dma_device *xdev,
2719 struct device_node *node)
2721 struct xilinx_dma_chan *chan;
2722 bool has_dre = false;
2726 /* Allocate and initialize the channel structure */
2727 chan = devm_kzalloc(xdev->dev, sizeof(*chan), GFP_KERNEL);
2731 chan->dev = xdev->dev;
2733 chan->desc_pendingcount = 0x0;
2734 chan->ext_addr = xdev->ext_addr;
2735 /* This variable ensures that descriptors are not
2736 * Submitted when dma engine is in progress. This variable is
2737 * Added to avoid polling for a bit in the status register to
2738 * Know dma state in the driver hot path.
2742 spin_lock_init(&chan->lock);
2743 INIT_LIST_HEAD(&chan->pending_list);
2744 INIT_LIST_HEAD(&chan->done_list);
2745 INIT_LIST_HEAD(&chan->active_list);
2746 INIT_LIST_HEAD(&chan->free_seg_list);
2748 /* Retrieve the channel properties from the device tree */
2749 has_dre = of_property_read_bool(node, "xlnx,include-dre");
2751 chan->genlock = of_property_read_bool(node, "xlnx,genlock-mode");
2753 err = of_property_read_u32(node, "xlnx,datawidth", &value);
2755 dev_err(xdev->dev, "missing xlnx,datawidth property\n");
2758 width = value >> 3; /* Convert bits to bytes */
2760 /* If data width is greater than 8 bytes, DRE is not in hw */
2765 xdev->common.copy_align = fls(width - 1);
2767 if (of_device_is_compatible(node, "xlnx,axi-vdma-mm2s-channel") ||
2768 of_device_is_compatible(node, "xlnx,axi-dma-mm2s-channel") ||
2769 of_device_is_compatible(node, "xlnx,axi-cdma-channel")) {
2770 chan->direction = DMA_MEM_TO_DEV;
2771 chan->id = xdev->mm2s_chan_id++;
2772 chan->tdest = chan->id;
2774 chan->ctrl_offset = XILINX_DMA_MM2S_CTRL_OFFSET;
2775 if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2776 chan->desc_offset = XILINX_VDMA_MM2S_DESC_OFFSET;
2777 chan->config.park = 1;
2779 if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2780 xdev->flush_on_fsync == XILINX_DMA_FLUSH_MM2S)
2781 chan->flush_on_fsync = true;
2783 } else if (of_device_is_compatible(node,
2784 "xlnx,axi-vdma-s2mm-channel") ||
2785 of_device_is_compatible(node,
2786 "xlnx,axi-dma-s2mm-channel")) {
2787 chan->direction = DMA_DEV_TO_MEM;
2788 chan->id = xdev->s2mm_chan_id++;
2789 chan->tdest = chan->id - xdev->dma_config->max_channels / 2;
2790 chan->has_vflip = of_property_read_bool(node,
2791 "xlnx,enable-vert-flip");
2792 if (chan->has_vflip) {
2793 chan->config.vflip_en = dma_read(chan,
2794 XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP) &
2795 XILINX_VDMA_ENABLE_VERTICAL_FLIP;
2798 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
2799 chan->ctrl_offset = XILINX_MCDMA_S2MM_CTRL_OFFSET;
2801 chan->ctrl_offset = XILINX_DMA_S2MM_CTRL_OFFSET;
2803 if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2804 chan->desc_offset = XILINX_VDMA_S2MM_DESC_OFFSET;
2805 chan->config.park = 1;
2807 if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2808 xdev->flush_on_fsync == XILINX_DMA_FLUSH_S2MM)
2809 chan->flush_on_fsync = true;
2812 dev_err(xdev->dev, "Invalid channel compatible node\n");
2816 /* Request the interrupt */
2817 chan->irq = irq_of_parse_and_map(node, chan->tdest);
2818 err = request_irq(chan->irq, xdev->dma_config->irq_handler,
2819 IRQF_SHARED, "xilinx-dma-controller", chan);
2821 dev_err(xdev->dev, "unable to request IRQ %d\n", chan->irq);
2825 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
2826 chan->start_transfer = xilinx_dma_start_transfer;
2827 chan->stop_transfer = xilinx_dma_stop_transfer;
2828 } else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
2829 chan->start_transfer = xilinx_mcdma_start_transfer;
2830 chan->stop_transfer = xilinx_dma_stop_transfer;
2831 } else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
2832 chan->start_transfer = xilinx_cdma_start_transfer;
2833 chan->stop_transfer = xilinx_cdma_stop_transfer;
2835 chan->start_transfer = xilinx_vdma_start_transfer;
2836 chan->stop_transfer = xilinx_dma_stop_transfer;
2839 /* check if SG is enabled (only for AXIDMA and CDMA) */
2840 if (xdev->dma_config->dmatype != XDMA_TYPE_VDMA) {
2841 if (dma_ctrl_read(chan, XILINX_DMA_REG_DMASR) &
2842 XILINX_DMA_DMASR_SG_MASK)
2843 chan->has_sg = true;
2844 dev_dbg(chan->dev, "ch %d: SG %s\n", chan->id,
2845 chan->has_sg ? "enabled" : "disabled");
2848 /* Initialize the tasklet */
2849 tasklet_setup(&chan->tasklet, xilinx_dma_do_tasklet);
2852 * Initialize the DMA channel and add it to the DMA engine channels
2855 chan->common.device = &xdev->common;
2857 list_add_tail(&chan->common.device_node, &xdev->common.channels);
2858 xdev->chan[chan->id] = chan;
2860 /* Reset the channel */
2861 err = xilinx_dma_chan_reset(chan);
2863 dev_err(xdev->dev, "Reset channel failed\n");
2871 * xilinx_dma_child_probe - Per child node probe
2872 * It get number of dma-channels per child node from
2873 * device-tree and initializes all the channels.
2875 * @xdev: Driver specific device structure
2876 * @node: Device node
2880 static int xilinx_dma_child_probe(struct xilinx_dma_device *xdev,
2881 struct device_node *node)
2883 int ret, i, nr_channels = 1;
2885 ret = of_property_read_u32(node, "dma-channels", &nr_channels);
2886 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA && ret < 0)
2887 dev_warn(xdev->dev, "missing dma-channels property\n");
2889 for (i = 0; i < nr_channels; i++)
2890 xilinx_dma_chan_probe(xdev, node);
2896 * of_dma_xilinx_xlate - Translation function
2897 * @dma_spec: Pointer to DMA specifier as found in the device tree
2898 * @ofdma: Pointer to DMA controller data
2900 * Return: DMA channel pointer on success and NULL on error
2902 static struct dma_chan *of_dma_xilinx_xlate(struct of_phandle_args *dma_spec,
2903 struct of_dma *ofdma)
2905 struct xilinx_dma_device *xdev = ofdma->of_dma_data;
2906 int chan_id = dma_spec->args[0];
2908 if (chan_id >= xdev->dma_config->max_channels || !xdev->chan[chan_id])
2911 return dma_get_slave_channel(&xdev->chan[chan_id]->common);
2914 static const struct xilinx_dma_config axidma_config = {
2915 .dmatype = XDMA_TYPE_AXIDMA,
2916 .clk_init = axidma_clk_init,
2917 .irq_handler = xilinx_dma_irq_handler,
2918 .max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
2921 static const struct xilinx_dma_config aximcdma_config = {
2922 .dmatype = XDMA_TYPE_AXIMCDMA,
2923 .clk_init = axidma_clk_init,
2924 .irq_handler = xilinx_mcdma_irq_handler,
2925 .max_channels = XILINX_MCDMA_MAX_CHANS_PER_DEVICE,
2927 static const struct xilinx_dma_config axicdma_config = {
2928 .dmatype = XDMA_TYPE_CDMA,
2929 .clk_init = axicdma_clk_init,
2930 .irq_handler = xilinx_dma_irq_handler,
2931 .max_channels = XILINX_CDMA_MAX_CHANS_PER_DEVICE,
2934 static const struct xilinx_dma_config axivdma_config = {
2935 .dmatype = XDMA_TYPE_VDMA,
2936 .clk_init = axivdma_clk_init,
2937 .irq_handler = xilinx_dma_irq_handler,
2938 .max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
2941 static const struct of_device_id xilinx_dma_of_ids[] = {
2942 { .compatible = "xlnx,axi-dma-1.00.a", .data = &axidma_config },
2943 { .compatible = "xlnx,axi-cdma-1.00.a", .data = &axicdma_config },
2944 { .compatible = "xlnx,axi-vdma-1.00.a", .data = &axivdma_config },
2945 { .compatible = "xlnx,axi-mcdma-1.00.a", .data = &aximcdma_config },
2948 MODULE_DEVICE_TABLE(of, xilinx_dma_of_ids);
2951 * xilinx_dma_probe - Driver probe function
2952 * @pdev: Pointer to the platform_device structure
2954 * Return: '0' on success and failure value on error
2956 static int xilinx_dma_probe(struct platform_device *pdev)
2958 int (*clk_init)(struct platform_device *, struct clk **, struct clk **,
2959 struct clk **, struct clk **, struct clk **)
2961 struct device_node *node = pdev->dev.of_node;
2962 struct xilinx_dma_device *xdev;
2963 struct device_node *child, *np = pdev->dev.of_node;
2964 u32 num_frames, addr_width, len_width;
2967 /* Allocate and initialize the DMA engine structure */
2968 xdev = devm_kzalloc(&pdev->dev, sizeof(*xdev), GFP_KERNEL);
2972 xdev->dev = &pdev->dev;
2974 const struct of_device_id *match;
2976 match = of_match_node(xilinx_dma_of_ids, np);
2977 if (match && match->data) {
2978 xdev->dma_config = match->data;
2979 clk_init = xdev->dma_config->clk_init;
2983 err = clk_init(pdev, &xdev->axi_clk, &xdev->tx_clk, &xdev->txs_clk,
2984 &xdev->rx_clk, &xdev->rxs_clk);
2988 /* Request and map I/O memory */
2989 xdev->regs = devm_platform_ioremap_resource(pdev, 0);
2990 if (IS_ERR(xdev->regs))
2991 return PTR_ERR(xdev->regs);
2993 /* Retrieve the DMA engine properties from the device tree */
2994 xdev->max_buffer_len = GENMASK(XILINX_DMA_MAX_TRANS_LEN_MAX - 1, 0);
2995 xdev->s2mm_chan_id = xdev->dma_config->max_channels / 2;
2997 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA ||
2998 xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
2999 if (!of_property_read_u32(node, "xlnx,sg-length-width",
3001 if (len_width < XILINX_DMA_MAX_TRANS_LEN_MIN ||
3002 len_width > XILINX_DMA_V2_MAX_TRANS_LEN_MAX) {
3004 "invalid xlnx,sg-length-width property value. Using default width\n");
3006 if (len_width > XILINX_DMA_MAX_TRANS_LEN_MAX)
3007 dev_warn(xdev->dev, "Please ensure that IP supports buffer length > 23 bits\n");
3008 xdev->max_buffer_len =
3009 GENMASK(len_width - 1, 0);
3014 if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
3015 err = of_property_read_u32(node, "xlnx,num-fstores",
3019 "missing xlnx,num-fstores property\n");
3023 err = of_property_read_u32(node, "xlnx,flush-fsync",
3024 &xdev->flush_on_fsync);
3027 "missing xlnx,flush-fsync property\n");
3030 err = of_property_read_u32(node, "xlnx,addrwidth", &addr_width);
3032 dev_warn(xdev->dev, "missing xlnx,addrwidth property\n");
3034 if (addr_width > 32)
3035 xdev->ext_addr = true;
3037 xdev->ext_addr = false;
3039 /* Set the dma mask bits */
3040 dma_set_mask(xdev->dev, DMA_BIT_MASK(addr_width));
3042 /* Initialize the DMA engine */
3043 xdev->common.dev = &pdev->dev;
3045 INIT_LIST_HEAD(&xdev->common.channels);
3046 if (!(xdev->dma_config->dmatype == XDMA_TYPE_CDMA)) {
3047 dma_cap_set(DMA_SLAVE, xdev->common.cap_mask);
3048 dma_cap_set(DMA_PRIVATE, xdev->common.cap_mask);
3051 xdev->common.device_alloc_chan_resources =
3052 xilinx_dma_alloc_chan_resources;
3053 xdev->common.device_free_chan_resources =
3054 xilinx_dma_free_chan_resources;
3055 xdev->common.device_terminate_all = xilinx_dma_terminate_all;
3056 xdev->common.device_tx_status = xilinx_dma_tx_status;
3057 xdev->common.device_issue_pending = xilinx_dma_issue_pending;
3058 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
3059 dma_cap_set(DMA_CYCLIC, xdev->common.cap_mask);
3060 xdev->common.device_prep_slave_sg = xilinx_dma_prep_slave_sg;
3061 xdev->common.device_prep_dma_cyclic =
3062 xilinx_dma_prep_dma_cyclic;
3063 /* Residue calculation is supported by only AXI DMA and CDMA */
3064 xdev->common.residue_granularity =
3065 DMA_RESIDUE_GRANULARITY_SEGMENT;
3066 } else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
3067 dma_cap_set(DMA_MEMCPY, xdev->common.cap_mask);
3068 xdev->common.device_prep_dma_memcpy = xilinx_cdma_prep_memcpy;
3069 /* Residue calculation is supported by only AXI DMA and CDMA */
3070 xdev->common.residue_granularity =
3071 DMA_RESIDUE_GRANULARITY_SEGMENT;
3072 } else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
3073 xdev->common.device_prep_slave_sg = xilinx_mcdma_prep_slave_sg;
3075 xdev->common.device_prep_interleaved_dma =
3076 xilinx_vdma_dma_prep_interleaved;
3079 platform_set_drvdata(pdev, xdev);
3081 /* Initialize the channels */
3082 for_each_child_of_node(node, child) {
3083 err = xilinx_dma_child_probe(xdev, child);
3088 if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
3089 for (i = 0; i < xdev->dma_config->max_channels; i++)
3091 xdev->chan[i]->num_frms = num_frames;
3094 /* Register the DMA engine with the core */
3095 dma_async_device_register(&xdev->common);
3097 err = of_dma_controller_register(node, of_dma_xilinx_xlate,
3100 dev_err(&pdev->dev, "Unable to register DMA to DT\n");
3101 dma_async_device_unregister(&xdev->common);
3105 if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA)
3106 dev_info(&pdev->dev, "Xilinx AXI DMA Engine Driver Probed!!\n");
3107 else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA)
3108 dev_info(&pdev->dev, "Xilinx AXI CDMA Engine Driver Probed!!\n");
3109 else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
3110 dev_info(&pdev->dev, "Xilinx AXI MCDMA Engine Driver Probed!!\n");
3112 dev_info(&pdev->dev, "Xilinx AXI VDMA Engine Driver Probed!!\n");
3117 xdma_disable_allclks(xdev);
3119 for (i = 0; i < xdev->dma_config->max_channels; i++)
3121 xilinx_dma_chan_remove(xdev->chan[i]);
3127 * xilinx_dma_remove - Driver remove function
3128 * @pdev: Pointer to the platform_device structure
3130 * Return: Always '0'
3132 static int xilinx_dma_remove(struct platform_device *pdev)
3134 struct xilinx_dma_device *xdev = platform_get_drvdata(pdev);
3137 of_dma_controller_free(pdev->dev.of_node);
3139 dma_async_device_unregister(&xdev->common);
3141 for (i = 0; i < xdev->dma_config->max_channels; i++)
3143 xilinx_dma_chan_remove(xdev->chan[i]);
3145 xdma_disable_allclks(xdev);
3150 static struct platform_driver xilinx_vdma_driver = {
3152 .name = "xilinx-vdma",
3153 .of_match_table = xilinx_dma_of_ids,
3155 .probe = xilinx_dma_probe,
3156 .remove = xilinx_dma_remove,
3159 module_platform_driver(xilinx_vdma_driver);
3161 MODULE_AUTHOR("Xilinx, Inc.");
3162 MODULE_DESCRIPTION("Xilinx VDMA driver");
3163 MODULE_LICENSE("GPL v2");