2 * Copyright 2008 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
28 #include <linux/file.h>
29 #include <linux/pagemap.h>
30 #include <linux/sync_file.h>
31 #include <linux/dma-buf.h>
33 #include <drm/amdgpu_drm.h>
34 #include <drm/drm_syncobj.h>
36 #include "amdgpu_trace.h"
37 #include "amdgpu_gmc.h"
38 #include "amdgpu_gem.h"
39 #include "amdgpu_ras.h"
41 static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
42 struct drm_amdgpu_cs_chunk_fence *data,
45 struct drm_gem_object *gobj;
50 gobj = drm_gem_object_lookup(p->filp, data->handle);
54 bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
55 p->uf_entry.priority = 0;
56 p->uf_entry.tv.bo = &bo->tbo;
57 /* One for TTM and one for the CS job */
58 p->uf_entry.tv.num_shared = 2;
60 drm_gem_object_put(gobj);
62 size = amdgpu_bo_size(bo);
63 if (size != PAGE_SIZE || (data->offset + 8) > size) {
68 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
73 *offset = data->offset;
82 static int amdgpu_cs_bo_handles_chunk(struct amdgpu_cs_parser *p,
83 struct drm_amdgpu_bo_list_in *data)
86 struct drm_amdgpu_bo_list_entry *info = NULL;
88 r = amdgpu_bo_create_list_entry_array(data, &info);
92 r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number,
106 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, union drm_amdgpu_cs *cs)
108 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
109 struct amdgpu_vm *vm = &fpriv->vm;
110 uint64_t *chunk_array_user;
111 uint64_t *chunk_array;
112 unsigned size, num_ibs = 0;
113 uint32_t uf_offset = 0;
117 if (cs->in.num_chunks == 0)
120 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
124 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
130 mutex_lock(&p->ctx->lock);
132 /* skip guilty context job */
133 if (atomic_read(&p->ctx->guilty) == 1) {
139 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
140 if (copy_from_user(chunk_array, chunk_array_user,
141 sizeof(uint64_t)*cs->in.num_chunks)) {
146 p->nchunks = cs->in.num_chunks;
147 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
154 for (i = 0; i < p->nchunks; i++) {
155 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
156 struct drm_amdgpu_cs_chunk user_chunk;
157 uint32_t __user *cdata;
159 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
160 if (copy_from_user(&user_chunk, chunk_ptr,
161 sizeof(struct drm_amdgpu_cs_chunk))) {
164 goto free_partial_kdata;
166 p->chunks[i].chunk_id = user_chunk.chunk_id;
167 p->chunks[i].length_dw = user_chunk.length_dw;
169 size = p->chunks[i].length_dw;
170 cdata = u64_to_user_ptr(user_chunk.chunk_data);
172 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
173 if (p->chunks[i].kdata == NULL) {
176 goto free_partial_kdata;
178 size *= sizeof(uint32_t);
179 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
181 goto free_partial_kdata;
184 switch (p->chunks[i].chunk_id) {
185 case AMDGPU_CHUNK_ID_IB:
189 case AMDGPU_CHUNK_ID_FENCE:
190 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
191 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
193 goto free_partial_kdata;
196 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
199 goto free_partial_kdata;
203 case AMDGPU_CHUNK_ID_BO_HANDLES:
204 size = sizeof(struct drm_amdgpu_bo_list_in);
205 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
207 goto free_partial_kdata;
210 ret = amdgpu_cs_bo_handles_chunk(p, p->chunks[i].kdata);
212 goto free_partial_kdata;
216 case AMDGPU_CHUNK_ID_DEPENDENCIES:
217 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
218 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
219 case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
220 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
221 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
226 goto free_partial_kdata;
230 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
234 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
239 if (p->uf_entry.tv.bo)
240 p->job->uf_addr = uf_offset;
243 /* Use this opportunity to fill in task info for the vm */
244 amdgpu_vm_set_task_info(vm);
252 kvfree(p->chunks[i].kdata);
262 /* Convert microseconds to bytes. */
263 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
265 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
268 /* Since accum_us is incremented by a million per second, just
269 * multiply it by the number of MB/s to get the number of bytes.
271 return us << adev->mm_stats.log2_max_MBps;
274 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
276 if (!adev->mm_stats.log2_max_MBps)
279 return bytes >> adev->mm_stats.log2_max_MBps;
282 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
283 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
284 * which means it can go over the threshold once. If that happens, the driver
285 * will be in debt and no other buffer migrations can be done until that debt
288 * This approach allows moving a buffer of any size (it's important to allow
291 * The currency is simply time in microseconds and it increases as the clock
292 * ticks. The accumulated microseconds (us) are converted to bytes and
295 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
299 s64 time_us, increment_us;
300 u64 free_vram, total_vram, used_vram;
301 struct ttm_resource_manager *vram_man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
302 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
305 * It means that in order to get full max MBps, at least 5 IBs per
306 * second must be submitted and not more than 200ms apart from each
309 const s64 us_upper_bound = 200000;
311 if (!adev->mm_stats.log2_max_MBps) {
317 total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size);
318 used_vram = amdgpu_vram_mgr_usage(vram_man);
319 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
321 spin_lock(&adev->mm_stats.lock);
323 /* Increase the amount of accumulated us. */
324 time_us = ktime_to_us(ktime_get());
325 increment_us = time_us - adev->mm_stats.last_update_us;
326 adev->mm_stats.last_update_us = time_us;
327 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
330 /* This prevents the short period of low performance when the VRAM
331 * usage is low and the driver is in debt or doesn't have enough
332 * accumulated us to fill VRAM quickly.
334 * The situation can occur in these cases:
335 * - a lot of VRAM is freed by userspace
336 * - the presence of a big buffer causes a lot of evictions
337 * (solution: split buffers into smaller ones)
339 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
340 * accum_us to a positive number.
342 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
345 /* Be more aggresive on dGPUs. Try to fill a portion of free
348 if (!(adev->flags & AMD_IS_APU))
349 min_us = bytes_to_us(adev, free_vram / 4);
351 min_us = 0; /* Reset accum_us on APUs. */
353 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
356 /* This is set to 0 if the driver is in debt to disallow (optional)
359 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
361 /* Do the same for visible VRAM if half of it is free */
362 if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
363 u64 total_vis_vram = adev->gmc.visible_vram_size;
365 amdgpu_vram_mgr_vis_usage(vram_man);
367 if (used_vis_vram < total_vis_vram) {
368 u64 free_vis_vram = total_vis_vram - used_vis_vram;
369 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
370 increment_us, us_upper_bound);
372 if (free_vis_vram >= total_vis_vram / 2)
373 adev->mm_stats.accum_us_vis =
374 max(bytes_to_us(adev, free_vis_vram / 2),
375 adev->mm_stats.accum_us_vis);
378 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
383 spin_unlock(&adev->mm_stats.lock);
386 /* Report how many bytes have really been moved for the last command
387 * submission. This can result in a debt that can stop buffer migrations
390 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
393 spin_lock(&adev->mm_stats.lock);
394 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
395 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
396 spin_unlock(&adev->mm_stats.lock);
399 static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
400 struct amdgpu_bo *bo)
402 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
403 struct ttm_operation_ctx ctx = {
404 .interruptible = true,
405 .no_wait_gpu = false,
406 .resv = bo->tbo.base.resv
411 if (bo->tbo.pin_count)
414 /* Don't move this buffer if we have depleted our allowance
415 * to move it. Don't move anything if the threshold is zero.
417 if (p->bytes_moved < p->bytes_moved_threshold &&
418 (!bo->tbo.base.dma_buf ||
419 list_empty(&bo->tbo.base.dma_buf->attachments))) {
420 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
421 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
422 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
423 * visible VRAM if we've depleted our allowance to do
426 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
427 domain = bo->preferred_domains;
429 domain = bo->allowed_domains;
431 domain = bo->preferred_domains;
434 domain = bo->allowed_domains;
438 amdgpu_bo_placement_from_domain(bo, domain);
439 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
441 p->bytes_moved += ctx.bytes_moved;
442 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
443 amdgpu_bo_in_cpu_visible_vram(bo))
444 p->bytes_moved_vis += ctx.bytes_moved;
446 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
447 domain = bo->allowed_domains;
454 static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
456 struct amdgpu_cs_parser *p = param;
459 r = amdgpu_cs_bo_validate(p, bo);
464 r = amdgpu_cs_bo_validate(p, bo->shadow);
469 static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
470 struct list_head *validated)
472 struct ttm_operation_ctx ctx = { true, false };
473 struct amdgpu_bo_list_entry *lobj;
476 list_for_each_entry(lobj, validated, tv.head) {
477 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(lobj->tv.bo);
478 struct mm_struct *usermm;
480 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
481 if (usermm && usermm != current->mm)
484 if (amdgpu_ttm_tt_is_userptr(bo->tbo.ttm) &&
485 lobj->user_invalidated && lobj->user_pages) {
486 amdgpu_bo_placement_from_domain(bo,
487 AMDGPU_GEM_DOMAIN_CPU);
488 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
492 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
496 r = amdgpu_cs_validate(p, bo);
500 kvfree(lobj->user_pages);
501 lobj->user_pages = NULL;
506 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
507 union drm_amdgpu_cs *cs)
509 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
510 struct amdgpu_vm *vm = &fpriv->vm;
511 struct amdgpu_bo_list_entry *e;
512 struct list_head duplicates;
513 struct amdgpu_bo *gds;
514 struct amdgpu_bo *gws;
515 struct amdgpu_bo *oa;
518 INIT_LIST_HEAD(&p->validated);
520 /* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */
521 if (cs->in.bo_list_handle) {
525 r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle,
529 } else if (!p->bo_list) {
530 /* Create a empty bo_list when no handle is provided */
531 r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0,
537 /* One for TTM and one for the CS job */
538 amdgpu_bo_list_for_each_entry(e, p->bo_list)
539 e->tv.num_shared = 2;
541 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
543 INIT_LIST_HEAD(&duplicates);
544 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
546 if (p->uf_entry.tv.bo && !ttm_to_amdgpu_bo(p->uf_entry.tv.bo)->parent)
547 list_add(&p->uf_entry.tv.head, &p->validated);
549 /* Get userptr backing pages. If pages are updated after registered
550 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do
551 * amdgpu_ttm_backend_bind() to flush and invalidate new pages
553 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
554 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
555 bool userpage_invalidated = false;
558 e->user_pages = kvmalloc_array(bo->tbo.ttm->num_pages,
559 sizeof(struct page *),
560 GFP_KERNEL | __GFP_ZERO);
561 if (!e->user_pages) {
562 DRM_ERROR("calloc failure\n");
566 r = amdgpu_ttm_tt_get_user_pages(bo, e->user_pages);
568 kvfree(e->user_pages);
569 e->user_pages = NULL;
573 for (i = 0; i < bo->tbo.ttm->num_pages; i++) {
574 if (bo->tbo.ttm->pages[i] != e->user_pages[i]) {
575 userpage_invalidated = true;
579 e->user_invalidated = userpage_invalidated;
582 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
584 if (unlikely(r != 0)) {
585 if (r != -ERESTARTSYS)
586 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
590 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
591 &p->bytes_moved_vis_threshold);
593 p->bytes_moved_vis = 0;
595 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
596 amdgpu_cs_validate, p);
598 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
602 r = amdgpu_cs_list_validate(p, &duplicates);
606 r = amdgpu_cs_list_validate(p, &p->validated);
610 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
613 gds = p->bo_list->gds_obj;
614 gws = p->bo_list->gws_obj;
615 oa = p->bo_list->oa_obj;
617 amdgpu_bo_list_for_each_entry(e, p->bo_list) {
618 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
620 /* Make sure we use the exclusive slot for shared BOs */
621 if (bo->prime_shared_count)
622 e->tv.num_shared = 0;
623 e->bo_va = amdgpu_vm_bo_find(vm, bo);
627 p->job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT;
628 p->job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT;
631 p->job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT;
632 p->job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT;
635 p->job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT;
636 p->job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT;
639 if (!r && p->uf_entry.tv.bo) {
640 struct amdgpu_bo *uf = ttm_to_amdgpu_bo(p->uf_entry.tv.bo);
642 r = amdgpu_ttm_alloc_gart(&uf->tbo);
643 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
648 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
653 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
655 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
656 struct amdgpu_bo_list_entry *e;
659 list_for_each_entry(e, &p->validated, tv.head) {
660 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
661 struct dma_resv *resv = bo->tbo.base.resv;
662 enum amdgpu_sync_mode sync_mode;
664 sync_mode = amdgpu_bo_explicit_sync(bo) ?
665 AMDGPU_SYNC_EXPLICIT : AMDGPU_SYNC_NE_OWNER;
666 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, sync_mode,
675 * cs_parser_fini() - clean parser states
676 * @parser: parser structure holding parsing context.
677 * @error: error number
678 * @backoff: indicator to backoff the reservation
680 * If error is set than unvalidate buffer, otherwise just free memory
681 * used by parsing context.
683 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
688 if (error && backoff)
689 ttm_eu_backoff_reservation(&parser->ticket,
692 for (i = 0; i < parser->num_post_deps; i++) {
693 drm_syncobj_put(parser->post_deps[i].syncobj);
694 kfree(parser->post_deps[i].chain);
696 kfree(parser->post_deps);
698 dma_fence_put(parser->fence);
701 mutex_unlock(&parser->ctx->lock);
702 amdgpu_ctx_put(parser->ctx);
705 amdgpu_bo_list_put(parser->bo_list);
707 for (i = 0; i < parser->nchunks; i++)
708 kvfree(parser->chunks[i].kdata);
709 kfree(parser->chunks);
711 amdgpu_job_free(parser->job);
712 if (parser->uf_entry.tv.bo) {
713 struct amdgpu_bo *uf = ttm_to_amdgpu_bo(parser->uf_entry.tv.bo);
715 amdgpu_bo_unref(&uf);
719 static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p)
721 struct amdgpu_ring *ring = to_amdgpu_ring(p->entity->rq->sched);
722 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
723 struct amdgpu_device *adev = p->adev;
724 struct amdgpu_vm *vm = &fpriv->vm;
725 struct amdgpu_bo_list_entry *e;
726 struct amdgpu_bo_va *bo_va;
727 struct amdgpu_bo *bo;
730 /* Only for UVD/VCE VM emulation */
731 if (ring->funcs->parse_cs || ring->funcs->patch_cs_in_place) {
734 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
735 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
736 struct amdgpu_bo_va_mapping *m;
737 struct amdgpu_bo *aobj = NULL;
738 struct amdgpu_cs_chunk *chunk;
739 uint64_t offset, va_start;
740 struct amdgpu_ib *ib;
743 chunk = &p->chunks[i];
744 ib = &p->job->ibs[j];
745 chunk_ib = chunk->kdata;
747 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
750 va_start = chunk_ib->va_start & AMDGPU_GMC_HOLE_MASK;
751 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
753 DRM_ERROR("IB va_start is invalid\n");
757 if ((va_start + chunk_ib->ib_bytes) >
758 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
759 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
763 /* the IB should be reserved at this point */
764 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
769 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
770 kptr += va_start - offset;
772 if (ring->funcs->parse_cs) {
773 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
774 amdgpu_bo_kunmap(aobj);
776 r = amdgpu_ring_parse_cs(ring, p, j);
780 ib->ptr = (uint32_t *)kptr;
781 r = amdgpu_ring_patch_cs_in_place(ring, p, j);
782 amdgpu_bo_kunmap(aobj);
792 return amdgpu_cs_sync_rings(p);
795 r = amdgpu_vm_clear_freed(adev, vm, NULL);
799 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
803 r = amdgpu_sync_vm_fence(&p->job->sync, fpriv->prt_va->last_pt_update);
807 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
808 bo_va = fpriv->csa_va;
810 r = amdgpu_vm_bo_update(adev, bo_va, false);
814 r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
819 amdgpu_bo_list_for_each_entry(e, p->bo_list) {
820 /* ignore duplicates */
821 bo = ttm_to_amdgpu_bo(e->tv.bo);
829 r = amdgpu_vm_bo_update(adev, bo_va, false);
833 r = amdgpu_sync_vm_fence(&p->job->sync, bo_va->last_pt_update);
838 r = amdgpu_vm_handle_moved(adev, vm);
842 r = amdgpu_vm_update_pdes(adev, vm, false);
846 r = amdgpu_sync_vm_fence(&p->job->sync, vm->last_update);
850 p->job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
852 if (amdgpu_vm_debug) {
853 /* Invalidate all BOs to test for userspace bugs */
854 amdgpu_bo_list_for_each_entry(e, p->bo_list) {
855 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
857 /* ignore duplicates */
861 amdgpu_vm_bo_invalidate(adev, bo, false);
865 return amdgpu_cs_sync_rings(p);
868 static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
869 struct amdgpu_cs_parser *parser)
871 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
872 struct amdgpu_vm *vm = &fpriv->vm;
873 int r, ce_preempt = 0, de_preempt = 0;
874 struct amdgpu_ring *ring;
877 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
878 struct amdgpu_cs_chunk *chunk;
879 struct amdgpu_ib *ib;
880 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
881 struct drm_sched_entity *entity;
883 chunk = &parser->chunks[i];
884 ib = &parser->job->ibs[j];
885 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
887 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
890 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX &&
891 (amdgpu_mcbp || amdgpu_sriov_vf(adev))) {
892 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
893 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
899 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
900 if (ce_preempt > 1 || de_preempt > 1)
904 r = amdgpu_ctx_get_entity(parser->ctx, chunk_ib->ip_type,
905 chunk_ib->ip_instance, chunk_ib->ring,
910 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE)
911 parser->job->preamble_status |=
912 AMDGPU_PREAMBLE_IB_PRESENT;
914 if (parser->entity && parser->entity != entity)
917 /* Return if there is no run queue associated with this entity.
918 * Possibly because of disabled HW IP*/
919 if (entity->rq == NULL)
922 parser->entity = entity;
924 ring = to_amdgpu_ring(entity->rq->sched);
925 r = amdgpu_ib_get(adev, vm, ring->funcs->parse_cs ?
926 chunk_ib->ib_bytes : 0,
927 AMDGPU_IB_POOL_DELAYED, ib);
929 DRM_ERROR("Failed to get ib !\n");
933 ib->gpu_addr = chunk_ib->va_start;
934 ib->length_dw = chunk_ib->ib_bytes / 4;
935 ib->flags = chunk_ib->flags;
940 /* MM engine doesn't support user fences */
941 ring = to_amdgpu_ring(parser->entity->rq->sched);
942 if (parser->job->uf_addr && ring->funcs->no_user_fence)
945 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->entity);
948 static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
949 struct amdgpu_cs_chunk *chunk)
951 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
954 struct drm_amdgpu_cs_chunk_dep *deps;
956 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
957 num_deps = chunk->length_dw * 4 /
958 sizeof(struct drm_amdgpu_cs_chunk_dep);
960 for (i = 0; i < num_deps; ++i) {
961 struct amdgpu_ctx *ctx;
962 struct drm_sched_entity *entity;
963 struct dma_fence *fence;
965 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
969 r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type,
971 deps[i].ring, &entity);
977 fence = amdgpu_ctx_get_fence(ctx, entity, deps[i].handle);
981 return PTR_ERR(fence);
985 if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) {
986 struct drm_sched_fence *s_fence;
987 struct dma_fence *old = fence;
989 s_fence = to_drm_sched_fence(fence);
990 fence = dma_fence_get(&s_fence->scheduled);
994 r = amdgpu_sync_fence(&p->job->sync, fence);
995 dma_fence_put(fence);
1002 static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1003 uint32_t handle, u64 point,
1006 struct dma_fence *fence;
1009 r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence);
1011 DRM_ERROR("syncobj %u failed to find fence @ %llu (%d)!\n",
1016 r = amdgpu_sync_fence(&p->job->sync, fence);
1017 dma_fence_put(fence);
1022 static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1023 struct amdgpu_cs_chunk *chunk)
1025 struct drm_amdgpu_cs_chunk_sem *deps;
1029 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1030 num_deps = chunk->length_dw * 4 /
1031 sizeof(struct drm_amdgpu_cs_chunk_sem);
1032 for (i = 0; i < num_deps; ++i) {
1033 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle,
1043 static int amdgpu_cs_process_syncobj_timeline_in_dep(struct amdgpu_cs_parser *p,
1044 struct amdgpu_cs_chunk *chunk)
1046 struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1050 syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1051 num_deps = chunk->length_dw * 4 /
1052 sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1053 for (i = 0; i < num_deps; ++i) {
1054 r = amdgpu_syncobj_lookup_and_add_to_sync(p,
1055 syncobj_deps[i].handle,
1056 syncobj_deps[i].point,
1057 syncobj_deps[i].flags);
1065 static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1066 struct amdgpu_cs_chunk *chunk)
1068 struct drm_amdgpu_cs_chunk_sem *deps;
1072 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1073 num_deps = chunk->length_dw * 4 /
1074 sizeof(struct drm_amdgpu_cs_chunk_sem);
1079 p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1081 p->num_post_deps = 0;
1087 for (i = 0; i < num_deps; ++i) {
1088 p->post_deps[i].syncobj =
1089 drm_syncobj_find(p->filp, deps[i].handle);
1090 if (!p->post_deps[i].syncobj)
1092 p->post_deps[i].chain = NULL;
1093 p->post_deps[i].point = 0;
1101 static int amdgpu_cs_process_syncobj_timeline_out_dep(struct amdgpu_cs_parser *p,
1102 struct amdgpu_cs_chunk *chunk)
1104 struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1108 syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1109 num_deps = chunk->length_dw * 4 /
1110 sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1115 p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1117 p->num_post_deps = 0;
1122 for (i = 0; i < num_deps; ++i) {
1123 struct amdgpu_cs_post_dep *dep = &p->post_deps[i];
1126 if (syncobj_deps[i].point) {
1127 dep->chain = kmalloc(sizeof(*dep->chain), GFP_KERNEL);
1132 dep->syncobj = drm_syncobj_find(p->filp,
1133 syncobj_deps[i].handle);
1134 if (!dep->syncobj) {
1138 dep->point = syncobj_deps[i].point;
1145 static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1146 struct amdgpu_cs_parser *p)
1150 for (i = 0; i < p->nchunks; ++i) {
1151 struct amdgpu_cs_chunk *chunk;
1153 chunk = &p->chunks[i];
1155 switch (chunk->chunk_id) {
1156 case AMDGPU_CHUNK_ID_DEPENDENCIES:
1157 case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
1158 r = amdgpu_cs_process_fence_dep(p, chunk);
1162 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
1163 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1167 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
1168 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1172 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
1173 r = amdgpu_cs_process_syncobj_timeline_in_dep(p, chunk);
1177 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
1178 r = amdgpu_cs_process_syncobj_timeline_out_dep(p, chunk);
1188 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1192 for (i = 0; i < p->num_post_deps; ++i) {
1193 if (p->post_deps[i].chain && p->post_deps[i].point) {
1194 drm_syncobj_add_point(p->post_deps[i].syncobj,
1195 p->post_deps[i].chain,
1196 p->fence, p->post_deps[i].point);
1197 p->post_deps[i].chain = NULL;
1199 drm_syncobj_replace_fence(p->post_deps[i].syncobj,
1205 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1206 union drm_amdgpu_cs *cs)
1208 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1209 struct drm_sched_entity *entity = p->entity;
1210 struct amdgpu_bo_list_entry *e;
1211 struct amdgpu_job *job;
1218 r = drm_sched_job_init(&job->base, entity, &fpriv->vm);
1222 /* No memory allocation is allowed while holding the notifier lock.
1223 * The lock is held until amdgpu_cs_submit is finished and fence is
1226 mutex_lock(&p->adev->notifier_lock);
1228 /* If userptr are invalidated after amdgpu_cs_parser_bos(), return
1229 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl.
1231 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1232 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
1234 r |= !amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1241 p->fence = dma_fence_get(&job->base.s_fence->finished);
1243 amdgpu_ctx_add_fence(p->ctx, entity, p->fence, &seq);
1244 amdgpu_cs_post_dependencies(p);
1246 if ((job->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) &&
1247 !p->ctx->preamble_presented) {
1248 job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
1249 p->ctx->preamble_presented = true;
1252 cs->out.handle = seq;
1253 job->uf_sequence = seq;
1255 amdgpu_job_free_resources(job);
1257 trace_amdgpu_cs_ioctl(job);
1258 amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->ticket);
1259 drm_sched_entity_push_job(&job->base, entity);
1261 amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm);
1263 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1264 mutex_unlock(&p->adev->notifier_lock);
1269 drm_sched_job_cleanup(&job->base);
1270 mutex_unlock(&p->adev->notifier_lock);
1273 amdgpu_job_free(job);
1277 static void trace_amdgpu_cs_ibs(struct amdgpu_cs_parser *parser)
1281 if (!trace_amdgpu_cs_enabled())
1284 for (i = 0; i < parser->job->num_ibs; i++)
1285 trace_amdgpu_cs(parser, i);
1288 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1290 struct amdgpu_device *adev = drm_to_adev(dev);
1291 union drm_amdgpu_cs *cs = data;
1292 struct amdgpu_cs_parser parser = {};
1293 bool reserved_buffers = false;
1296 if (amdgpu_ras_intr_triggered())
1299 if (!adev->accel_working)
1305 r = amdgpu_cs_parser_init(&parser, data);
1307 if (printk_ratelimit())
1308 DRM_ERROR("Failed to initialize parser %d!\n", r);
1312 r = amdgpu_cs_ib_fill(adev, &parser);
1316 r = amdgpu_cs_dependencies(adev, &parser);
1318 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1322 r = amdgpu_cs_parser_bos(&parser, data);
1325 DRM_ERROR("Not enough memory for command submission!\n");
1326 else if (r != -ERESTARTSYS && r != -EAGAIN)
1327 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1331 reserved_buffers = true;
1333 trace_amdgpu_cs_ibs(&parser);
1335 r = amdgpu_cs_vm_handling(&parser);
1339 r = amdgpu_cs_submit(&parser, cs);
1342 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1348 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1351 * @data: data from userspace
1352 * @filp: file private
1354 * Wait for the command submission identified by handle to finish.
1356 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *filp)
1359 union drm_amdgpu_wait_cs *wait = data;
1360 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1361 struct drm_sched_entity *entity;
1362 struct amdgpu_ctx *ctx;
1363 struct dma_fence *fence;
1366 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1370 r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance,
1371 wait->in.ring, &entity);
1373 amdgpu_ctx_put(ctx);
1377 fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle);
1381 r = dma_fence_wait_timeout(fence, true, timeout);
1382 if (r > 0 && fence->error)
1384 dma_fence_put(fence);
1388 amdgpu_ctx_put(ctx);
1392 memset(wait, 0, sizeof(*wait));
1393 wait->out.status = (r == 0);
1399 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1401 * @adev: amdgpu device
1402 * @filp: file private
1403 * @user: drm_amdgpu_fence copied from user space
1405 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1406 struct drm_file *filp,
1407 struct drm_amdgpu_fence *user)
1409 struct drm_sched_entity *entity;
1410 struct amdgpu_ctx *ctx;
1411 struct dma_fence *fence;
1414 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1416 return ERR_PTR(-EINVAL);
1418 r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance,
1419 user->ring, &entity);
1421 amdgpu_ctx_put(ctx);
1425 fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no);
1426 amdgpu_ctx_put(ctx);
1431 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *filp)
1434 struct amdgpu_device *adev = drm_to_adev(dev);
1435 union drm_amdgpu_fence_to_handle *info = data;
1436 struct dma_fence *fence;
1437 struct drm_syncobj *syncobj;
1438 struct sync_file *sync_file;
1441 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1443 return PTR_ERR(fence);
1446 fence = dma_fence_get_stub();
1448 switch (info->in.what) {
1449 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1450 r = drm_syncobj_create(&syncobj, 0, fence);
1451 dma_fence_put(fence);
1454 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1455 drm_syncobj_put(syncobj);
1458 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1459 r = drm_syncobj_create(&syncobj, 0, fence);
1460 dma_fence_put(fence);
1463 r = drm_syncobj_get_fd(syncobj, (int *)&info->out.handle);
1464 drm_syncobj_put(syncobj);
1467 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1468 fd = get_unused_fd_flags(O_CLOEXEC);
1470 dma_fence_put(fence);
1474 sync_file = sync_file_create(fence);
1475 dma_fence_put(fence);
1481 fd_install(fd, sync_file->file);
1482 info->out.handle = fd;
1491 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1493 * @adev: amdgpu device
1494 * @filp: file private
1495 * @wait: wait parameters
1496 * @fences: array of drm_amdgpu_fence
1498 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1499 struct drm_file *filp,
1500 union drm_amdgpu_wait_fences *wait,
1501 struct drm_amdgpu_fence *fences)
1503 uint32_t fence_count = wait->in.fence_count;
1507 for (i = 0; i < fence_count; i++) {
1508 struct dma_fence *fence;
1509 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1511 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1513 return PTR_ERR(fence);
1517 r = dma_fence_wait_timeout(fence, true, timeout);
1518 dma_fence_put(fence);
1526 return fence->error;
1529 memset(wait, 0, sizeof(*wait));
1530 wait->out.status = (r > 0);
1536 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1538 * @adev: amdgpu device
1539 * @filp: file private
1540 * @wait: wait parameters
1541 * @fences: array of drm_amdgpu_fence
1543 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1544 struct drm_file *filp,
1545 union drm_amdgpu_wait_fences *wait,
1546 struct drm_amdgpu_fence *fences)
1548 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1549 uint32_t fence_count = wait->in.fence_count;
1550 uint32_t first = ~0;
1551 struct dma_fence **array;
1555 /* Prepare the fence array */
1556 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1561 for (i = 0; i < fence_count; i++) {
1562 struct dma_fence *fence;
1564 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1565 if (IS_ERR(fence)) {
1567 goto err_free_fence_array;
1570 } else { /* NULL, the fence has been already signaled */
1577 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1580 goto err_free_fence_array;
1583 memset(wait, 0, sizeof(*wait));
1584 wait->out.status = (r > 0);
1585 wait->out.first_signaled = first;
1587 if (first < fence_count && array[first])
1588 r = array[first]->error;
1592 err_free_fence_array:
1593 for (i = 0; i < fence_count; i++)
1594 dma_fence_put(array[i]);
1601 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1604 * @data: data from userspace
1605 * @filp: file private
1607 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1608 struct drm_file *filp)
1610 struct amdgpu_device *adev = drm_to_adev(dev);
1611 union drm_amdgpu_wait_fences *wait = data;
1612 uint32_t fence_count = wait->in.fence_count;
1613 struct drm_amdgpu_fence *fences_user;
1614 struct drm_amdgpu_fence *fences;
1617 /* Get the fences from userspace */
1618 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1623 fences_user = u64_to_user_ptr(wait->in.fences);
1624 if (copy_from_user(fences, fences_user,
1625 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1627 goto err_free_fences;
1630 if (wait->in.wait_all)
1631 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1633 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1642 * amdgpu_cs_find_bo_va - find bo_va for VM address
1644 * @parser: command submission parser context
1646 * @bo: resulting BO of the mapping found
1647 * @map: Placeholder to return found BO mapping
1649 * Search the buffer objects in the command submission context for a certain
1650 * virtual memory address. Returns allocation structure when found, NULL
1653 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1654 uint64_t addr, struct amdgpu_bo **bo,
1655 struct amdgpu_bo_va_mapping **map)
1657 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1658 struct ttm_operation_ctx ctx = { false, false };
1659 struct amdgpu_vm *vm = &fpriv->vm;
1660 struct amdgpu_bo_va_mapping *mapping;
1663 addr /= AMDGPU_GPU_PAGE_SIZE;
1665 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1666 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1669 *bo = mapping->bo_va->base.bo;
1672 /* Double check that the BO is reserved by this CS */
1673 if (dma_resv_locking_ctx((*bo)->tbo.base.resv) != &parser->ticket)
1676 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1677 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1678 amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains);
1679 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1684 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);