1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2016 BayLibre, SAS
5 * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
6 * Copyright (C) 2014 Endless Mobile
12 #include <linux/export.h>
13 #include <linux/of_graph.h>
15 #include <drm/drm_atomic_helper.h>
16 #include <drm/drm_device.h>
17 #include <drm/drm_edid.h>
18 #include <drm/drm_probe_helper.h>
19 #include <drm/drm_print.h>
21 #include "meson_registers.h"
22 #include "meson_vclk.h"
23 #include "meson_venc_cvbs.h"
25 /* HHI VDAC Registers */
26 #define HHI_VDAC_CNTL0 0x2F4 /* 0xbd offset in data sheet */
27 #define HHI_VDAC_CNTL0_G12A 0x2EC /* 0xbd offset in data sheet */
28 #define HHI_VDAC_CNTL1 0x2F8 /* 0xbe offset in data sheet */
29 #define HHI_VDAC_CNTL1_G12A 0x2F0 /* 0xbe offset in data sheet */
31 struct meson_venc_cvbs {
32 struct drm_encoder encoder;
33 struct drm_connector connector;
34 struct meson_drm *priv;
36 #define encoder_to_meson_venc_cvbs(x) \
37 container_of(x, struct meson_venc_cvbs, encoder)
39 #define connector_to_meson_venc_cvbs(x) \
40 container_of(x, struct meson_venc_cvbs, connector)
44 struct meson_cvbs_mode meson_cvbs_modes[MESON_CVBS_MODES_COUNT] = {
46 .enci = &meson_cvbs_enci_pal,
48 DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500,
49 720, 732, 795, 864, 0, 576, 580, 586, 625, 0,
50 DRM_MODE_FLAG_INTERLACE),
52 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3,
56 .enci = &meson_cvbs_enci_ntsc,
58 DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500,
59 720, 739, 801, 858, 0, 480, 488, 494, 525, 0,
60 DRM_MODE_FLAG_INTERLACE),
62 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3,
67 static const struct meson_cvbs_mode *
68 meson_cvbs_get_mode(const struct drm_display_mode *req_mode)
72 for (i = 0; i < MESON_CVBS_MODES_COUNT; ++i) {
73 struct meson_cvbs_mode *meson_mode = &meson_cvbs_modes[i];
75 if (drm_mode_match(req_mode, &meson_mode->mode,
76 DRM_MODE_MATCH_TIMINGS |
77 DRM_MODE_MATCH_CLOCK |
78 DRM_MODE_MATCH_FLAGS |
79 DRM_MODE_MATCH_3D_FLAGS))
88 static void meson_cvbs_connector_destroy(struct drm_connector *connector)
90 drm_connector_cleanup(connector);
93 static enum drm_connector_status
94 meson_cvbs_connector_detect(struct drm_connector *connector, bool force)
96 /* FIXME: Add load-detect or jack-detect if possible */
97 return connector_status_connected;
100 static int meson_cvbs_connector_get_modes(struct drm_connector *connector)
102 struct drm_device *dev = connector->dev;
103 struct drm_display_mode *mode;
106 for (i = 0; i < MESON_CVBS_MODES_COUNT; ++i) {
107 struct meson_cvbs_mode *meson_mode = &meson_cvbs_modes[i];
109 mode = drm_mode_duplicate(dev, &meson_mode->mode);
111 DRM_ERROR("Failed to create a new display mode\n");
115 drm_mode_probed_add(connector, mode);
121 static int meson_cvbs_connector_mode_valid(struct drm_connector *connector,
122 struct drm_display_mode *mode)
124 /* Validate the modes added in get_modes */
128 static const struct drm_connector_funcs meson_cvbs_connector_funcs = {
129 .detect = meson_cvbs_connector_detect,
130 .fill_modes = drm_helper_probe_single_connector_modes,
131 .destroy = meson_cvbs_connector_destroy,
132 .reset = drm_atomic_helper_connector_reset,
133 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
134 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
138 struct drm_connector_helper_funcs meson_cvbs_connector_helper_funcs = {
139 .get_modes = meson_cvbs_connector_get_modes,
140 .mode_valid = meson_cvbs_connector_mode_valid,
145 static void meson_venc_cvbs_encoder_destroy(struct drm_encoder *encoder)
147 drm_encoder_cleanup(encoder);
150 static const struct drm_encoder_funcs meson_venc_cvbs_encoder_funcs = {
151 .destroy = meson_venc_cvbs_encoder_destroy,
154 static int meson_venc_cvbs_encoder_atomic_check(struct drm_encoder *encoder,
155 struct drm_crtc_state *crtc_state,
156 struct drm_connector_state *conn_state)
158 if (meson_cvbs_get_mode(&crtc_state->mode))
164 static void meson_venc_cvbs_encoder_disable(struct drm_encoder *encoder)
166 struct meson_venc_cvbs *meson_venc_cvbs =
167 encoder_to_meson_venc_cvbs(encoder);
168 struct meson_drm *priv = meson_venc_cvbs->priv;
170 /* Disable CVBS VDAC */
171 if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
172 regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0);
173 regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 0);
175 regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0);
176 regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8);
180 static void meson_venc_cvbs_encoder_enable(struct drm_encoder *encoder)
182 struct meson_venc_cvbs *meson_venc_cvbs =
183 encoder_to_meson_venc_cvbs(encoder);
184 struct meson_drm *priv = meson_venc_cvbs->priv;
186 /* VDAC0 source is not from ATV */
187 writel_bits_relaxed(VENC_VDAC_SEL_ATV_DMD, 0,
188 priv->io_base + _REG(VENC_VDAC_DACSEL0));
190 if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_GXBB)) {
191 regmap_write(priv->hhi, HHI_VDAC_CNTL0, 1);
192 regmap_write(priv->hhi, HHI_VDAC_CNTL1, 0);
193 } else if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_GXM) ||
194 meson_vpu_is_compatible(priv, VPU_COMPATIBLE_GXL)) {
195 regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0xf0001);
196 regmap_write(priv->hhi, HHI_VDAC_CNTL1, 0);
197 } else if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
198 regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0x906001);
199 regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 0);
203 static void meson_venc_cvbs_encoder_mode_set(struct drm_encoder *encoder,
204 struct drm_display_mode *mode,
205 struct drm_display_mode *adjusted_mode)
207 const struct meson_cvbs_mode *meson_mode = meson_cvbs_get_mode(mode);
208 struct meson_venc_cvbs *meson_venc_cvbs =
209 encoder_to_meson_venc_cvbs(encoder);
210 struct meson_drm *priv = meson_venc_cvbs->priv;
213 meson_venci_cvbs_mode_set(priv, meson_mode->enci);
215 /* Setup 27MHz vclk2 for ENCI and VDAC */
216 meson_vclk_setup(priv, MESON_VCLK_TARGET_CVBS,
217 MESON_VCLK_CVBS, MESON_VCLK_CVBS,
218 MESON_VCLK_CVBS, MESON_VCLK_CVBS,
223 static const struct drm_encoder_helper_funcs
224 meson_venc_cvbs_encoder_helper_funcs = {
225 .atomic_check = meson_venc_cvbs_encoder_atomic_check,
226 .disable = meson_venc_cvbs_encoder_disable,
227 .enable = meson_venc_cvbs_encoder_enable,
228 .mode_set = meson_venc_cvbs_encoder_mode_set,
231 static bool meson_venc_cvbs_connector_is_available(struct meson_drm *priv)
233 struct device_node *remote;
235 remote = of_graph_get_remote_node(priv->dev->of_node, 0, 0);
243 int meson_venc_cvbs_create(struct meson_drm *priv)
245 struct drm_device *drm = priv->drm;
246 struct meson_venc_cvbs *meson_venc_cvbs;
247 struct drm_connector *connector;
248 struct drm_encoder *encoder;
251 if (!meson_venc_cvbs_connector_is_available(priv)) {
252 dev_info(drm->dev, "CVBS Output connector not available\n");
256 meson_venc_cvbs = devm_kzalloc(priv->dev, sizeof(*meson_venc_cvbs),
258 if (!meson_venc_cvbs)
261 meson_venc_cvbs->priv = priv;
262 encoder = &meson_venc_cvbs->encoder;
263 connector = &meson_venc_cvbs->connector;
267 drm_connector_helper_add(connector,
268 &meson_cvbs_connector_helper_funcs);
270 ret = drm_connector_init(drm, connector, &meson_cvbs_connector_funcs,
271 DRM_MODE_CONNECTOR_Composite);
273 dev_err(priv->dev, "Failed to init CVBS connector\n");
277 connector->interlace_allowed = 1;
281 drm_encoder_helper_add(encoder, &meson_venc_cvbs_encoder_helper_funcs);
283 ret = drm_encoder_init(drm, encoder, &meson_venc_cvbs_encoder_funcs,
284 DRM_MODE_ENCODER_TVDAC, "meson_venc_cvbs");
286 dev_err(priv->dev, "Failed to init CVBS encoder\n");
290 encoder->possible_crtcs = BIT(0);
292 drm_connector_attach_encoder(connector, encoder);