2 * Copyright 2021 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include "amdgpu_reset.h"
25 #include "aldebaran.h"
26 #include "sienna_cichlid.h"
27 #include "smu_v13_0_10.h"
29 static int amdgpu_reset_xgmi_reset_on_init_suspend(struct amdgpu_device *adev)
33 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
34 if (!adev->ip_blocks[i].status.valid)
36 if (!adev->ip_blocks[i].status.hw)
38 /* displays are handled in phase1 */
39 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
42 /* XXX handle errors */
43 amdgpu_ip_block_suspend(&adev->ip_blocks[i]);
44 adev->ip_blocks[i].status.hw = false;
47 /* VCN FW shared region is in frambuffer, there are some flags
48 * initialized in that region during sw_init. Make sure the region is
51 amdgpu_vcn_save_vcpu_bo(adev);
56 static int amdgpu_reset_xgmi_reset_on_init_prep_hwctxt(
57 struct amdgpu_reset_control *reset_ctl,
58 struct amdgpu_reset_context *reset_context)
60 struct list_head *reset_device_list = reset_context->reset_device_list;
61 struct amdgpu_device *tmp_adev;
64 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
65 amdgpu_unregister_gpu_instance(tmp_adev);
66 r = amdgpu_reset_xgmi_reset_on_init_suspend(tmp_adev);
68 dev_err(tmp_adev->dev,
69 "xgmi reset on init: prepare for reset failed");
77 static int amdgpu_reset_xgmi_reset_on_init_restore_hwctxt(
78 struct amdgpu_reset_control *reset_ctl,
79 struct amdgpu_reset_context *reset_context)
81 struct list_head *reset_device_list = reset_context->reset_device_list;
82 struct amdgpu_device *tmp_adev = NULL;
85 r = amdgpu_device_reinit_after_reset(reset_context);
88 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
89 if (!tmp_adev->kfd.init_complete) {
90 kgd2kfd_init_zone_device(tmp_adev);
91 amdgpu_amdkfd_device_init(tmp_adev);
92 amdgpu_amdkfd_drm_client_create(tmp_adev);
99 static int amdgpu_reset_xgmi_reset_on_init_perform_reset(
100 struct amdgpu_reset_control *reset_ctl,
101 struct amdgpu_reset_context *reset_context)
103 struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
104 struct list_head *reset_device_list = reset_context->reset_device_list;
105 struct amdgpu_device *tmp_adev = NULL;
108 dev_dbg(adev->dev, "xgmi roi - hw reset\n");
110 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
111 mutex_lock(&tmp_adev->reset_cntl->reset_lock);
112 tmp_adev->reset_cntl->active_reset =
113 amdgpu_asic_reset_method(adev);
116 /* Mode1 reset needs to be triggered on all devices together */
117 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
118 /* For XGMI run all resets in parallel to speed up the process */
119 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
122 dev_err(tmp_adev->dev,
123 "xgmi reset on init: reset failed with error, %d",
129 /* For XGMI wait for all resets to complete before proceed */
131 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
132 flush_work(&tmp_adev->xgmi_reset_work);
133 r = tmp_adev->asic_reset_res;
139 list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
140 mutex_unlock(&tmp_adev->reset_cntl->reset_lock);
141 tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_NONE;
147 int amdgpu_reset_do_xgmi_reset_on_init(
148 struct amdgpu_reset_context *reset_context)
150 struct list_head *reset_device_list = reset_context->reset_device_list;
151 struct amdgpu_device *adev;
154 if (!reset_device_list || list_empty(reset_device_list) ||
155 list_is_singular(reset_device_list))
158 adev = list_first_entry(reset_device_list, struct amdgpu_device,
160 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
164 r = amdgpu_reset_perform_reset(adev, reset_context);
169 struct amdgpu_reset_handler xgmi_reset_on_init_handler = {
170 .reset_method = AMD_RESET_METHOD_ON_INIT,
172 .prepare_hwcontext = amdgpu_reset_xgmi_reset_on_init_prep_hwctxt,
173 .perform_reset = amdgpu_reset_xgmi_reset_on_init_perform_reset,
174 .restore_hwcontext = amdgpu_reset_xgmi_reset_on_init_restore_hwctxt,
179 int amdgpu_reset_init(struct amdgpu_device *adev)
183 switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
184 case IP_VERSION(13, 0, 2):
185 case IP_VERSION(13, 0, 6):
186 case IP_VERSION(13, 0, 14):
187 ret = aldebaran_reset_init(adev);
189 case IP_VERSION(11, 0, 7):
190 ret = sienna_cichlid_reset_init(adev);
192 case IP_VERSION(13, 0, 10):
193 ret = smu_v13_0_10_reset_init(adev);
202 int amdgpu_reset_fini(struct amdgpu_device *adev)
206 switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
207 case IP_VERSION(13, 0, 2):
208 case IP_VERSION(13, 0, 6):
209 case IP_VERSION(13, 0, 14):
210 ret = aldebaran_reset_fini(adev);
212 case IP_VERSION(11, 0, 7):
213 ret = sienna_cichlid_reset_fini(adev);
215 case IP_VERSION(13, 0, 10):
216 ret = smu_v13_0_10_reset_fini(adev);
225 int amdgpu_reset_prepare_hwcontext(struct amdgpu_device *adev,
226 struct amdgpu_reset_context *reset_context)
228 struct amdgpu_reset_handler *reset_handler = NULL;
230 if (adev->reset_cntl && adev->reset_cntl->get_reset_handler)
231 reset_handler = adev->reset_cntl->get_reset_handler(
232 adev->reset_cntl, reset_context);
236 return reset_handler->prepare_hwcontext(adev->reset_cntl,
240 int amdgpu_reset_perform_reset(struct amdgpu_device *adev,
241 struct amdgpu_reset_context *reset_context)
244 struct amdgpu_reset_handler *reset_handler = NULL;
246 if (adev->reset_cntl)
247 reset_handler = adev->reset_cntl->get_reset_handler(
248 adev->reset_cntl, reset_context);
252 ret = reset_handler->perform_reset(adev->reset_cntl, reset_context);
256 return reset_handler->restore_hwcontext(adev->reset_cntl,
261 void amdgpu_reset_destroy_reset_domain(struct kref *ref)
263 struct amdgpu_reset_domain *reset_domain = container_of(ref,
264 struct amdgpu_reset_domain,
266 if (reset_domain->wq)
267 destroy_workqueue(reset_domain->wq);
269 kvfree(reset_domain);
272 struct amdgpu_reset_domain *amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,
275 struct amdgpu_reset_domain *reset_domain;
277 reset_domain = kvzalloc(sizeof(struct amdgpu_reset_domain), GFP_KERNEL);
279 DRM_ERROR("Failed to allocate amdgpu_reset_domain!");
283 reset_domain->type = type;
284 kref_init(&reset_domain->refcount);
286 reset_domain->wq = create_singlethread_workqueue(wq_name);
287 if (!reset_domain->wq) {
288 DRM_ERROR("Failed to allocate wq for amdgpu_reset_domain!");
289 amdgpu_reset_put_reset_domain(reset_domain);
294 atomic_set(&reset_domain->in_gpu_reset, 0);
295 atomic_set(&reset_domain->reset_res, 0);
296 init_rwsem(&reset_domain->sem);
301 void amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain *reset_domain)
303 atomic_set(&reset_domain->in_gpu_reset, 1);
304 down_write(&reset_domain->sem);
308 void amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain *reset_domain)
310 atomic_set(&reset_domain->in_gpu_reset, 0);
311 up_write(&reset_domain->sem);
314 void amdgpu_reset_get_desc(struct amdgpu_reset_context *rst_ctxt, char *buf,
320 switch (rst_ctxt->src) {
321 case AMDGPU_RESET_SRC_JOB:
323 snprintf(buf, len, "job hang on ring:%s",
324 rst_ctxt->job->base.sched->name);
326 strscpy(buf, "job hang", len);
329 case AMDGPU_RESET_SRC_RAS:
330 strscpy(buf, "RAS error", len);
332 case AMDGPU_RESET_SRC_MES:
333 strscpy(buf, "MES hang", len);
335 case AMDGPU_RESET_SRC_HWS:
336 strscpy(buf, "HWS hang", len);
338 case AMDGPU_RESET_SRC_USER:
339 strscpy(buf, "user trigger", len);
342 strscpy(buf, "unknown", len);
346 bool amdgpu_reset_in_recovery(struct amdgpu_device *adev)
348 return (adev->init_lvl->level == AMDGPU_INIT_LEVEL_RESET_RECOVERY);