1 // SPDX-License-Identifier: GPL-2.0
5 * Support for StarFive hardware cryptographic engine.
6 * Copyright (c) 2022 StarFive Technology
10 #include <crypto/engine.h>
11 #include "jh7110-cryp.h"
12 #include <linux/clk.h>
13 #include <linux/completion.h>
14 #include <linux/err.h>
15 #include <linux/interrupt.h>
16 #include <linux/iopoll.h>
17 #include <linux/kernel.h>
18 #include <linux/mod_devicetable.h>
19 #include <linux/module.h>
20 #include <linux/platform_device.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/reset.h>
23 #include <linux/spinlock.h>
25 #define DRIVER_NAME "jh7110-crypto"
27 struct starfive_dev_list {
28 struct list_head dev_list;
29 spinlock_t lock; /* protect dev_list */
32 static struct starfive_dev_list dev_list = {
33 .dev_list = LIST_HEAD_INIT(dev_list.dev_list),
34 .lock = __SPIN_LOCK_UNLOCKED(dev_list.lock),
37 struct starfive_cryp_dev *starfive_cryp_find_dev(struct starfive_cryp_ctx *ctx)
39 struct starfive_cryp_dev *cryp = NULL, *tmp;
41 spin_lock_bh(&dev_list.lock);
43 list_for_each_entry(tmp, &dev_list.dev_list, list) {
52 spin_unlock_bh(&dev_list.lock);
58 module_param(side_chan, ushort, 0);
59 MODULE_PARM_DESC(side_chan, "Enable side channel mitigation for AES module.\n"
60 "Enabling this feature will reduce speed performance.\n"
64 static int starfive_dma_init(struct starfive_cryp_dev *cryp)
69 dma_cap_set(DMA_SLAVE, mask);
71 cryp->tx = dma_request_chan(cryp->dev, "tx");
73 return dev_err_probe(cryp->dev, PTR_ERR(cryp->tx),
74 "Error requesting tx dma channel.\n");
76 cryp->rx = dma_request_chan(cryp->dev, "rx");
77 if (IS_ERR(cryp->rx)) {
78 dma_release_channel(cryp->tx);
79 return dev_err_probe(cryp->dev, PTR_ERR(cryp->rx),
80 "Error requesting rx dma channel.\n");
86 static void starfive_dma_cleanup(struct starfive_cryp_dev *cryp)
88 dma_release_channel(cryp->tx);
89 dma_release_channel(cryp->rx);
92 static int starfive_cryp_probe(struct platform_device *pdev)
94 struct starfive_cryp_dev *cryp;
98 cryp = devm_kzalloc(&pdev->dev, sizeof(*cryp), GFP_KERNEL);
102 platform_set_drvdata(pdev, cryp);
103 cryp->dev = &pdev->dev;
105 cryp->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
106 if (IS_ERR(cryp->base))
107 return dev_err_probe(&pdev->dev, PTR_ERR(cryp->base),
108 "Error remapping memory for platform device\n");
110 cryp->phys_base = res->start;
111 cryp->dma_maxburst = 32;
112 cryp->side_chan = side_chan;
114 cryp->hclk = devm_clk_get(&pdev->dev, "hclk");
115 if (IS_ERR(cryp->hclk))
116 return dev_err_probe(&pdev->dev, PTR_ERR(cryp->hclk),
117 "Error getting hardware reference clock\n");
119 cryp->ahb = devm_clk_get(&pdev->dev, "ahb");
120 if (IS_ERR(cryp->ahb))
121 return dev_err_probe(&pdev->dev, PTR_ERR(cryp->ahb),
122 "Error getting ahb reference clock\n");
124 cryp->rst = devm_reset_control_get_shared(cryp->dev, NULL);
125 if (IS_ERR(cryp->rst))
126 return dev_err_probe(&pdev->dev, PTR_ERR(cryp->rst),
127 "Error getting hardware reset line\n");
129 clk_prepare_enable(cryp->hclk);
130 clk_prepare_enable(cryp->ahb);
131 reset_control_deassert(cryp->rst);
133 spin_lock(&dev_list.lock);
134 list_add(&cryp->list, &dev_list.dev_list);
135 spin_unlock(&dev_list.lock);
137 ret = starfive_dma_init(cryp);
141 /* Initialize crypto engine */
142 cryp->engine = crypto_engine_alloc_init(&pdev->dev, 1);
148 ret = crypto_engine_start(cryp->engine);
150 goto err_engine_start;
152 ret = starfive_aes_register_algs();
156 ret = starfive_hash_register_algs();
160 ret = starfive_rsa_register_algs();
167 starfive_hash_unregister_algs();
169 starfive_aes_unregister_algs();
171 crypto_engine_stop(cryp->engine);
173 crypto_engine_exit(cryp->engine);
175 starfive_dma_cleanup(cryp);
177 spin_lock(&dev_list.lock);
178 list_del(&cryp->list);
179 spin_unlock(&dev_list.lock);
181 clk_disable_unprepare(cryp->hclk);
182 clk_disable_unprepare(cryp->ahb);
183 reset_control_assert(cryp->rst);
188 static void starfive_cryp_remove(struct platform_device *pdev)
190 struct starfive_cryp_dev *cryp = platform_get_drvdata(pdev);
192 starfive_aes_unregister_algs();
193 starfive_hash_unregister_algs();
194 starfive_rsa_unregister_algs();
196 crypto_engine_stop(cryp->engine);
197 crypto_engine_exit(cryp->engine);
199 starfive_dma_cleanup(cryp);
201 spin_lock(&dev_list.lock);
202 list_del(&cryp->list);
203 spin_unlock(&dev_list.lock);
205 clk_disable_unprepare(cryp->hclk);
206 clk_disable_unprepare(cryp->ahb);
207 reset_control_assert(cryp->rst);
210 static const struct of_device_id starfive_dt_ids[] __maybe_unused = {
211 { .compatible = "starfive,jh7110-crypto", .data = NULL},
214 MODULE_DEVICE_TABLE(of, starfive_dt_ids);
216 static struct platform_driver starfive_cryp_driver = {
217 .probe = starfive_cryp_probe,
218 .remove_new = starfive_cryp_remove,
221 .of_match_table = starfive_dt_ids,
225 module_platform_driver(starfive_cryp_driver);
227 MODULE_LICENSE("GPL");
228 MODULE_DESCRIPTION("StarFive JH7110 Cryptographic Module");