1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Copyright(c) 2020 Intel Corporation. All rights reserved. */
3 #include <linux/io-64-nonatomic-lo-hi.h>
4 #include <linux/moduleparam.h>
5 #include <linux/module.h>
6 #include <linux/delay.h>
7 #include <linux/sizes.h>
8 #include <linux/mutex.h>
9 #include <linux/list.h>
10 #include <linux/pci.h>
11 #include <linux/aer.h>
20 * This implements the PCI exclusive functionality for a CXL device as it is
21 * defined by the Compute Express Link specification. CXL devices may surface
22 * certain functionality even if it isn't CXL enabled. While this driver is
23 * focused around the PCI specific aspects of a CXL device, it binds to the
24 * specific CXL memory device class code, and therefore the implementation of
25 * cxl_pci is focused around CXL memory devices.
27 * The driver has several responsibilities, mainly:
28 * - Create the memX device and register on the CXL bus.
29 * - Enumerate device's register interface and map them.
30 * - Registers nvdimm bridge device with cxl_core.
31 * - Registers a CXL mailbox with cxl_core.
34 #define cxl_doorbell_busy(cxlds) \
35 (readl((cxlds)->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET) & \
36 CXLDEV_MBOX_CTRL_DOORBELL)
38 /* CXL 2.0 - 8.2.8.4 */
39 #define CXL_MAILBOX_TIMEOUT_MS (2 * HZ)
42 * CXL 2.0 ECN "Add Mailbox Ready Time" defines a capability field to
43 * dictate how long to wait for the mailbox to become ready. The new
44 * field allows the device to tell software the amount of time to wait
45 * before mailbox ready. This field per the spec theoretically allows
46 * for up to 255 seconds. 255 seconds is unreasonably long, its longer
47 * than the maximum SATA port link recovery wait. Default to 60 seconds
48 * until someone builds a CXL device that needs more time in practice.
50 static unsigned short mbox_ready_timeout = 60;
51 module_param(mbox_ready_timeout, ushort, 0644);
52 MODULE_PARM_DESC(mbox_ready_timeout, "seconds to wait for mailbox ready");
54 static int cxl_pci_mbox_wait_for_doorbell(struct cxl_dev_state *cxlds)
56 const unsigned long start = jiffies;
57 unsigned long end = start;
59 while (cxl_doorbell_busy(cxlds)) {
62 if (time_after(end, start + CXL_MAILBOX_TIMEOUT_MS)) {
63 /* Check again in case preempted before timeout test */
64 if (!cxl_doorbell_busy(cxlds))
71 dev_dbg(cxlds->dev, "Doorbell wait took %dms",
72 jiffies_to_msecs(end) - jiffies_to_msecs(start));
76 #define cxl_err(dev, status, msg) \
77 dev_err_ratelimited(dev, msg ", device state %s%s\n", \
78 status & CXLMDEV_DEV_FATAL ? " fatal" : "", \
79 status & CXLMDEV_FW_HALT ? " firmware-halt" : "")
81 #define cxl_cmd_err(dev, cmd, status, msg) \
82 dev_err_ratelimited(dev, msg " (opcode: %#x), device state %s%s\n", \
84 status & CXLMDEV_DEV_FATAL ? " fatal" : "", \
85 status & CXLMDEV_FW_HALT ? " firmware-halt" : "")
88 * __cxl_pci_mbox_send_cmd() - Execute a mailbox command
89 * @cxlds: The device state to communicate with.
90 * @mbox_cmd: Command to send to the memory device.
92 * Context: Any context. Expects mbox_mutex to be held.
93 * Return: -ETIMEDOUT if timeout occurred waiting for completion. 0 on success.
94 * Caller should check the return code in @mbox_cmd to make sure it
97 * This is a generic form of the CXL mailbox send command thus only using the
98 * registers defined by the mailbox capability ID - CXL 2.0 8.2.8.4. Memory
99 * devices, and perhaps other types of CXL devices may have further information
100 * available upon error conditions. Driver facilities wishing to send mailbox
101 * commands should use the wrapper command.
103 * The CXL spec allows for up to two mailboxes. The intention is for the primary
104 * mailbox to be OS controlled and the secondary mailbox to be used by system
105 * firmware. This allows the OS and firmware to communicate with the device and
106 * not need to coordinate with each other. The driver only uses the primary
109 static int __cxl_pci_mbox_send_cmd(struct cxl_dev_state *cxlds,
110 struct cxl_mbox_cmd *mbox_cmd)
112 void __iomem *payload = cxlds->regs.mbox + CXLDEV_MBOX_PAYLOAD_OFFSET;
113 struct device *dev = cxlds->dev;
114 u64 cmd_reg, status_reg;
118 lockdep_assert_held(&cxlds->mbox_mutex);
121 * Here are the steps from 8.2.8.4 of the CXL 2.0 spec.
122 * 1. Caller reads MB Control Register to verify doorbell is clear
123 * 2. Caller writes Command Register
124 * 3. Caller writes Command Payload Registers if input payload is non-empty
125 * 4. Caller writes MB Control Register to set doorbell
126 * 5. Caller either polls for doorbell to be clear or waits for interrupt if configured
127 * 6. Caller reads MB Status Register to fetch Return code
128 * 7. If command successful, Caller reads Command Register to get Payload Length
129 * 8. If output payload is non-empty, host reads Command Payload Registers
131 * Hardware is free to do whatever it wants before the doorbell is rung,
132 * and isn't allowed to change anything after it clears the doorbell. As
133 * such, steps 2 and 3 can happen in any order, and steps 6, 7, 8 can
134 * also happen in any order (though some orders might not make sense).
138 if (cxl_doorbell_busy(cxlds)) {
140 readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET);
142 cxl_cmd_err(cxlds->dev, mbox_cmd, md_status,
143 "mailbox queue busy");
147 cmd_reg = FIELD_PREP(CXLDEV_MBOX_CMD_COMMAND_OPCODE_MASK,
149 if (mbox_cmd->size_in) {
150 if (WARN_ON(!mbox_cmd->payload_in))
153 cmd_reg |= FIELD_PREP(CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK,
155 memcpy_toio(payload, mbox_cmd->payload_in, mbox_cmd->size_in);
159 writeq(cmd_reg, cxlds->regs.mbox + CXLDEV_MBOX_CMD_OFFSET);
162 dev_dbg(dev, "Sending command: 0x%04x\n", mbox_cmd->opcode);
163 writel(CXLDEV_MBOX_CTRL_DOORBELL,
164 cxlds->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET);
167 rc = cxl_pci_mbox_wait_for_doorbell(cxlds);
168 if (rc == -ETIMEDOUT) {
169 u64 md_status = readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET);
171 cxl_cmd_err(cxlds->dev, mbox_cmd, md_status, "mailbox timeout");
176 status_reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_STATUS_OFFSET);
177 mbox_cmd->return_code =
178 FIELD_GET(CXLDEV_MBOX_STATUS_RET_CODE_MASK, status_reg);
180 if (mbox_cmd->return_code != CXL_MBOX_CMD_RC_SUCCESS) {
181 dev_dbg(dev, "Mailbox operation had an error: %s\n",
182 cxl_mbox_cmd_rc2str(mbox_cmd));
183 return 0; /* completed but caller must check return_code */
187 cmd_reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_CMD_OFFSET);
188 out_len = FIELD_GET(CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK, cmd_reg);
191 if (out_len && mbox_cmd->payload_out) {
193 * Sanitize the copy. If hardware misbehaves, out_len per the
194 * spec can actually be greater than the max allowed size (21
195 * bits available but spec defined 1M max). The caller also may
196 * have requested less data than the hardware supplied even
199 size_t n = min3(mbox_cmd->size_out, cxlds->payload_size, out_len);
201 memcpy_fromio(mbox_cmd->payload_out, payload, n);
202 mbox_cmd->size_out = n;
204 mbox_cmd->size_out = 0;
210 static int cxl_pci_mbox_send(struct cxl_dev_state *cxlds, struct cxl_mbox_cmd *cmd)
214 mutex_lock_io(&cxlds->mbox_mutex);
215 rc = __cxl_pci_mbox_send_cmd(cxlds, cmd);
216 mutex_unlock(&cxlds->mbox_mutex);
221 static int cxl_pci_setup_mailbox(struct cxl_dev_state *cxlds)
223 const int cap = readl(cxlds->regs.mbox + CXLDEV_MBOX_CAPS_OFFSET);
224 unsigned long timeout;
227 timeout = jiffies + mbox_ready_timeout * HZ;
229 md_status = readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET);
230 if (md_status & CXLMDEV_MBOX_IF_READY)
232 if (msleep_interruptible(100))
234 } while (!time_after(jiffies, timeout));
236 if (!(md_status & CXLMDEV_MBOX_IF_READY)) {
237 cxl_err(cxlds->dev, md_status,
238 "timeout awaiting mailbox ready");
243 * A command may be in flight from a previous driver instance,
244 * think kexec, do one doorbell wait so that
245 * __cxl_pci_mbox_send_cmd() can assume that it is the only
246 * source for future doorbell busy events.
248 if (cxl_pci_mbox_wait_for_doorbell(cxlds) != 0) {
249 cxl_err(cxlds->dev, md_status, "timeout awaiting mailbox idle");
253 cxlds->mbox_send = cxl_pci_mbox_send;
254 cxlds->payload_size =
255 1 << FIELD_GET(CXLDEV_MBOX_CAP_PAYLOAD_SIZE_MASK, cap);
258 * CXL 2.0 8.2.8.4.3 Mailbox Capabilities Register
260 * If the size is too small, mandatory commands will not work and so
261 * there's no point in going forward. If the size is too large, there's
262 * no harm is soft limiting it.
264 cxlds->payload_size = min_t(size_t, cxlds->payload_size, SZ_1M);
265 if (cxlds->payload_size < 256) {
266 dev_err(cxlds->dev, "Mailbox is too small (%zub)",
267 cxlds->payload_size);
271 dev_dbg(cxlds->dev, "Mailbox payload sized %zu",
272 cxlds->payload_size);
277 static int cxl_map_regblock(struct pci_dev *pdev, struct cxl_register_map *map)
279 struct device *dev = &pdev->dev;
281 map->base = ioremap(map->resource, map->max_size);
283 dev_err(dev, "failed to map registers\n");
287 dev_dbg(dev, "Mapped CXL Memory Device resource %pa\n", &map->resource);
291 static void cxl_unmap_regblock(struct pci_dev *pdev,
292 struct cxl_register_map *map)
298 static int cxl_probe_regs(struct pci_dev *pdev, struct cxl_register_map *map)
300 struct cxl_component_reg_map *comp_map;
301 struct cxl_device_reg_map *dev_map;
302 struct device *dev = &pdev->dev;
303 void __iomem *base = map->base;
305 switch (map->reg_type) {
306 case CXL_REGLOC_RBI_COMPONENT:
307 comp_map = &map->component_map;
308 cxl_probe_component_regs(dev, base, comp_map);
309 if (!comp_map->hdm_decoder.valid) {
310 dev_err(dev, "HDM decoder registers not found\n");
314 if (!comp_map->ras.valid)
315 dev_dbg(dev, "RAS registers not found\n");
317 dev_dbg(dev, "Set up component registers\n");
319 case CXL_REGLOC_RBI_MEMDEV:
320 dev_map = &map->device_map;
321 cxl_probe_device_regs(dev, base, dev_map);
322 if (!dev_map->status.valid || !dev_map->mbox.valid ||
323 !dev_map->memdev.valid) {
324 dev_err(dev, "registers not found: %s%s%s\n",
325 !dev_map->status.valid ? "status " : "",
326 !dev_map->mbox.valid ? "mbox " : "",
327 !dev_map->memdev.valid ? "memdev " : "");
331 dev_dbg(dev, "Probing device registers...\n");
340 static int cxl_setup_regs(struct pci_dev *pdev, enum cxl_regloc_type type,
341 struct cxl_register_map *map)
345 rc = cxl_find_regblock(pdev, type, map);
349 rc = cxl_map_regblock(pdev, map);
353 rc = cxl_probe_regs(pdev, map);
354 cxl_unmap_regblock(pdev, map);
360 * Assume that any RCIEP that emits the CXL memory expander class code
363 static bool is_cxl_restricted(struct pci_dev *pdev)
365 return pci_pcie_type(pdev) == PCI_EXP_TYPE_RC_END;
369 * CXL v3.0 6.2.3 Table 6-4
370 * The table indicates that if PCIe Flit Mode is set, then CXL is in 256B flits
371 * mode, otherwise it's 68B flits mode.
373 static bool cxl_pci_flit_256(struct pci_dev *pdev)
377 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA2, &lnksta2);
378 return lnksta2 & PCI_EXP_LNKSTA2_FLIT;
381 static int cxl_pci_ras_unmask(struct pci_dev *pdev)
383 struct pci_host_bridge *host_bridge = pci_find_host_bridge(pdev->bus);
384 struct cxl_dev_state *cxlds = pci_get_drvdata(pdev);
386 u32 orig_val, val, mask;
390 if (!cxlds->regs.ras) {
391 dev_dbg(&pdev->dev, "No RAS registers.\n");
395 /* BIOS has CXL error control */
396 if (!host_bridge->native_cxl_error)
399 rc = pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap);
403 if (cap & PCI_EXP_DEVCTL_URRE) {
404 addr = cxlds->regs.ras + CXL_RAS_UNCORRECTABLE_MASK_OFFSET;
405 orig_val = readl(addr);
407 mask = CXL_RAS_UNCORRECTABLE_MASK_MASK;
408 if (!cxl_pci_flit_256(pdev))
409 mask &= ~CXL_RAS_UNCORRECTABLE_MASK_F256B_MASK;
410 val = orig_val & ~mask;
413 "Uncorrectable RAS Errors Mask: %#x -> %#x\n",
417 if (cap & PCI_EXP_DEVCTL_CERE) {
418 addr = cxlds->regs.ras + CXL_RAS_CORRECTABLE_MASK_OFFSET;
419 orig_val = readl(addr);
420 val = orig_val & ~CXL_RAS_CORRECTABLE_MASK_MASK;
422 dev_dbg(&pdev->dev, "Correctable RAS Errors Mask: %#x -> %#x\n",
429 static void free_event_buf(void *buf)
435 * There is a single buffer for reading event logs from the mailbox. All logs
436 * share this buffer protected by the cxlds->event_log_lock.
438 static int cxl_mem_alloc_event_buf(struct cxl_dev_state *cxlds)
440 struct cxl_get_event_payload *buf;
442 buf = kvmalloc(cxlds->payload_size, GFP_KERNEL);
445 cxlds->event.buf = buf;
447 return devm_add_action_or_reset(cxlds->dev, free_event_buf, buf);
450 static int cxl_alloc_irq_vectors(struct pci_dev *pdev)
455 * Per CXL 3.0 3.1.1 CXL.io Endpoint a function on a CXL device must
456 * not generate INTx messages if that function participates in
457 * CXL.cache or CXL.mem.
459 * Additionally pci_alloc_irq_vectors() handles calling
460 * pci_free_irq_vectors() automatically despite not being called
461 * pcim_*. See pci_setup_msi_context().
463 nvecs = pci_alloc_irq_vectors(pdev, 1, CXL_PCI_DEFAULT_MAX_VECTORS,
464 PCI_IRQ_MSIX | PCI_IRQ_MSI);
466 dev_dbg(&pdev->dev, "Failed to alloc irq vectors: %d\n", nvecs);
473 struct cxl_dev_state *cxlds;
476 static irqreturn_t cxl_event_thread(int irq, void *id)
478 struct cxl_dev_id *dev_id = id;
479 struct cxl_dev_state *cxlds = dev_id->cxlds;
484 * CXL 3.0 8.2.8.3.1: The lower 32 bits are the status;
485 * ignore the reserved upper 32 bits
487 status = readl(cxlds->regs.status + CXLDEV_DEV_EVENT_STATUS_OFFSET);
488 /* Ignore logs unknown to the driver */
489 status &= CXLDEV_EVENT_STATUS_ALL;
492 cxl_mem_get_event_records(cxlds, status);
499 static int cxl_event_req_irq(struct cxl_dev_state *cxlds, u8 setting)
501 struct device *dev = cxlds->dev;
502 struct pci_dev *pdev = to_pci_dev(dev);
503 struct cxl_dev_id *dev_id;
506 if (FIELD_GET(CXLDEV_EVENT_INT_MODE_MASK, setting) != CXL_INT_MSI_MSIX)
509 /* dev_id must be globally unique and must contain the cxlds */
510 dev_id = devm_kzalloc(dev, sizeof(*dev_id), GFP_KERNEL);
513 dev_id->cxlds = cxlds;
515 irq = pci_irq_vector(pdev,
516 FIELD_GET(CXLDEV_EVENT_INT_MSGNUM_MASK, setting));
520 return devm_request_threaded_irq(dev, irq, NULL, cxl_event_thread,
521 IRQF_SHARED | IRQF_ONESHOT, NULL,
525 static int cxl_event_get_int_policy(struct cxl_dev_state *cxlds,
526 struct cxl_event_interrupt_policy *policy)
528 struct cxl_mbox_cmd mbox_cmd = {
529 .opcode = CXL_MBOX_OP_GET_EVT_INT_POLICY,
530 .payload_out = policy,
531 .size_out = sizeof(*policy),
535 rc = cxl_internal_send_cmd(cxlds, &mbox_cmd);
537 dev_err(cxlds->dev, "Failed to get event interrupt policy : %d",
543 static int cxl_event_config_msgnums(struct cxl_dev_state *cxlds,
544 struct cxl_event_interrupt_policy *policy)
546 struct cxl_mbox_cmd mbox_cmd;
549 *policy = (struct cxl_event_interrupt_policy) {
550 .info_settings = CXL_INT_MSI_MSIX,
551 .warn_settings = CXL_INT_MSI_MSIX,
552 .failure_settings = CXL_INT_MSI_MSIX,
553 .fatal_settings = CXL_INT_MSI_MSIX,
556 mbox_cmd = (struct cxl_mbox_cmd) {
557 .opcode = CXL_MBOX_OP_SET_EVT_INT_POLICY,
558 .payload_in = policy,
559 .size_in = sizeof(*policy),
562 rc = cxl_internal_send_cmd(cxlds, &mbox_cmd);
564 dev_err(cxlds->dev, "Failed to set event interrupt policy : %d",
569 /* Retrieve final interrupt settings */
570 return cxl_event_get_int_policy(cxlds, policy);
573 static int cxl_event_irqsetup(struct cxl_dev_state *cxlds)
575 struct cxl_event_interrupt_policy policy;
578 rc = cxl_event_config_msgnums(cxlds, &policy);
582 rc = cxl_event_req_irq(cxlds, policy.info_settings);
584 dev_err(cxlds->dev, "Failed to get interrupt for event Info log\n");
588 rc = cxl_event_req_irq(cxlds, policy.warn_settings);
590 dev_err(cxlds->dev, "Failed to get interrupt for event Warn log\n");
594 rc = cxl_event_req_irq(cxlds, policy.failure_settings);
596 dev_err(cxlds->dev, "Failed to get interrupt for event Failure log\n");
600 rc = cxl_event_req_irq(cxlds, policy.fatal_settings);
602 dev_err(cxlds->dev, "Failed to get interrupt for event Fatal log\n");
609 static bool cxl_event_int_is_fw(u8 setting)
611 u8 mode = FIELD_GET(CXLDEV_EVENT_INT_MODE_MASK, setting);
613 return mode == CXL_INT_FW;
616 static int cxl_event_config(struct pci_host_bridge *host_bridge,
617 struct cxl_dev_state *cxlds)
619 struct cxl_event_interrupt_policy policy;
623 * When BIOS maintains CXL error reporting control, it will process
624 * event records. Only one agent can do so.
626 if (!host_bridge->native_cxl_error)
629 rc = cxl_mem_alloc_event_buf(cxlds);
633 rc = cxl_event_get_int_policy(cxlds, &policy);
637 if (cxl_event_int_is_fw(policy.info_settings) ||
638 cxl_event_int_is_fw(policy.warn_settings) ||
639 cxl_event_int_is_fw(policy.failure_settings) ||
640 cxl_event_int_is_fw(policy.fatal_settings)) {
641 dev_err(cxlds->dev, "FW still in control of Event Logs despite _OSC settings\n");
645 rc = cxl_event_irqsetup(cxlds);
649 cxl_mem_get_event_records(cxlds, CXLDEV_EVENT_STATUS_ALL);
654 static int cxl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
656 struct pci_host_bridge *host_bridge = pci_find_host_bridge(pdev->bus);
657 struct cxl_register_map map;
658 struct cxl_memdev *cxlmd;
659 struct cxl_dev_state *cxlds;
663 * Double check the anonymous union trickery in struct cxl_regs
664 * FIXME switch to struct_group()
666 BUILD_BUG_ON(offsetof(struct cxl_regs, memdev) !=
667 offsetof(struct cxl_regs, device_regs.memdev));
669 rc = pcim_enable_device(pdev);
672 pci_set_master(pdev);
674 cxlds = cxl_dev_state_create(&pdev->dev);
676 return PTR_ERR(cxlds);
677 pci_set_drvdata(pdev, cxlds);
679 cxlds->rcd = is_cxl_restricted(pdev);
680 cxlds->serial = pci_get_dsn(pdev);
681 cxlds->cxl_dvsec = pci_find_dvsec_capability(
682 pdev, PCI_DVSEC_VENDOR_ID_CXL, CXL_DVSEC_PCIE_DEVICE);
683 if (!cxlds->cxl_dvsec)
685 "Device DVSEC not present, skip CXL.mem init\n");
687 rc = cxl_setup_regs(pdev, CXL_REGLOC_RBI_MEMDEV, &map);
691 rc = cxl_map_device_regs(&pdev->dev, &cxlds->regs.device_regs, &map);
696 * If the component registers can't be found, the cxl_pci driver may
697 * still be useful for management functions so don't return an error.
699 cxlds->component_reg_phys = CXL_RESOURCE_NONE;
700 rc = cxl_setup_regs(pdev, CXL_REGLOC_RBI_COMPONENT, &map);
702 dev_warn(&pdev->dev, "No component registers (%d)\n", rc);
704 cxlds->component_reg_phys = map.resource;
706 rc = cxl_map_component_regs(&pdev->dev, &cxlds->regs.component,
707 &map, BIT(CXL_CM_CAP_CAP_ID_RAS));
709 dev_dbg(&pdev->dev, "Failed to map RAS capability.\n");
711 rc = cxl_pci_setup_mailbox(cxlds);
715 rc = cxl_enumerate_cmds(cxlds);
719 rc = cxl_set_timestamp(cxlds);
723 rc = cxl_poison_state_init(cxlds);
727 rc = cxl_dev_state_identify(cxlds);
731 rc = cxl_mem_create_range_info(cxlds);
735 rc = cxl_alloc_irq_vectors(pdev);
739 cxlmd = devm_cxl_add_memdev(cxlds);
741 return PTR_ERR(cxlmd);
743 rc = cxl_event_config(host_bridge, cxlds);
747 rc = cxl_pci_ras_unmask(pdev);
749 dev_dbg(&pdev->dev, "No RAS reporting unmasked\n");
751 pci_save_state(pdev);
756 static const struct pci_device_id cxl_mem_pci_tbl[] = {
757 /* PCI class code for CXL.mem Type-3 Devices */
758 { PCI_DEVICE_CLASS((PCI_CLASS_MEMORY_CXL << 8 | CXL_MEMORY_PROGIF), ~0)},
759 { /* terminate list */ },
761 MODULE_DEVICE_TABLE(pci, cxl_mem_pci_tbl);
763 static pci_ers_result_t cxl_slot_reset(struct pci_dev *pdev)
765 struct cxl_dev_state *cxlds = pci_get_drvdata(pdev);
766 struct cxl_memdev *cxlmd = cxlds->cxlmd;
767 struct device *dev = &cxlmd->dev;
769 dev_info(&pdev->dev, "%s: restart CXL.mem after slot reset\n",
771 pci_restore_state(pdev);
772 if (device_attach(dev) <= 0)
773 return PCI_ERS_RESULT_DISCONNECT;
774 return PCI_ERS_RESULT_RECOVERED;
777 static void cxl_error_resume(struct pci_dev *pdev)
779 struct cxl_dev_state *cxlds = pci_get_drvdata(pdev);
780 struct cxl_memdev *cxlmd = cxlds->cxlmd;
781 struct device *dev = &cxlmd->dev;
783 dev_info(&pdev->dev, "%s: error resume %s\n", dev_name(dev),
784 dev->driver ? "successful" : "failed");
787 static const struct pci_error_handlers cxl_error_handlers = {
788 .error_detected = cxl_error_detected,
789 .slot_reset = cxl_slot_reset,
790 .resume = cxl_error_resume,
791 .cor_error_detected = cxl_cor_error_detected,
794 static struct pci_driver cxl_pci_driver = {
795 .name = KBUILD_MODNAME,
796 .id_table = cxl_mem_pci_tbl,
797 .probe = cxl_pci_probe,
798 .err_handler = &cxl_error_handlers,
800 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
804 MODULE_LICENSE("GPL v2");
805 module_pci_driver(cxl_pci_driver);
806 MODULE_IMPORT_NS(CXL);