1 // SPDX-License-Identifier: GPL-2.0
3 * ti-sysc.c - Texas Instruments sysc interconnect target driver
8 #include <linux/clkdev.h>
9 #include <linux/cpu_pm.h>
10 #include <linux/delay.h>
11 #include <linux/list.h>
12 #include <linux/module.h>
13 #include <linux/platform_device.h>
14 #include <linux/pm_domain.h>
15 #include <linux/pm_runtime.h>
16 #include <linux/reset.h>
17 #include <linux/of_address.h>
18 #include <linux/of_platform.h>
19 #include <linux/slab.h>
20 #include <linux/sys_soc.h>
21 #include <linux/timekeeping.h>
22 #include <linux/iopoll.h>
24 #include <linux/platform_data/ti-sysc.h>
26 #include <dt-bindings/bus/ti-sysc.h>
28 #define DIS_ISP BIT(2)
29 #define DIS_IVA BIT(1)
30 #define DIS_SGX BIT(0)
32 #define SOC_FLAG(match, flag) { .machine = match, .data = (void *)(flag), }
34 #define MAX_MODULE_SOFTRESET_WAIT 10000
53 struct list_head node;
58 struct list_head node;
61 struct sysc_soc_info {
62 unsigned long general_purpose:1;
64 struct mutex list_lock; /* disabled and restored modules list lock */
65 struct list_head disabled_modules;
66 struct list_head restored_modules;
67 struct notifier_block nb;
84 static struct sysc_soc_info *sysc_soc;
85 static const char * const reg_names[] = { "rev", "sysc", "syss", };
86 static const char * const clock_names[SYSC_MAX_CLOCKS] = {
87 "fck", "ick", "opt0", "opt1", "opt2", "opt3", "opt4",
88 "opt5", "opt6", "opt7",
91 #define SYSC_IDLEMODE_MASK 3
92 #define SYSC_CLOCKACTIVITY_MASK 3
95 * struct sysc - TI sysc interconnect target module registers and capabilities
96 * @dev: struct device pointer
97 * @module_pa: physical address of the interconnect target module
98 * @module_size: size of the interconnect target module
99 * @module_va: virtual address of the interconnect target module
100 * @offsets: register offsets from module base
101 * @mdata: ti-sysc to hwmod translation data for a module
102 * @clocks: clocks used by the interconnect target module
103 * @clock_roles: clock role names for the found clocks
104 * @nr_clocks: number of clocks used by the interconnect target module
105 * @rsts: resets used by the interconnect target module
106 * @legacy_mode: configured for legacy mode if set
107 * @cap: interconnect target module capabilities
108 * @cfg: interconnect target module configuration
109 * @cookie: data used by legacy platform callbacks
110 * @name: name if available
111 * @revision: interconnect target module revision
112 * @reserved: target module is reserved and already in use
113 * @enabled: sysc runtime enabled status
114 * @needs_resume: runtime resume needed on resume from suspend
115 * @child_needs_resume: runtime resume needed for child on resume from suspend
116 * @disable_on_idle: status flag used for disabling modules with resets
117 * @idle_work: work structure used to perform delayed idle on a module
118 * @pre_reset_quirk: module specific pre-reset quirk
119 * @post_reset_quirk: module specific post-reset quirk
120 * @reset_done_quirk: module specific reset done quirk
121 * @module_enable_quirk: module specific enable quirk
122 * @module_disable_quirk: module specific disable quirk
123 * @module_unlock_quirk: module specific sysconfig unlock quirk
124 * @module_lock_quirk: module specific sysconfig lock quirk
130 void __iomem *module_va;
131 int offsets[SYSC_MAX_REGS];
132 struct ti_sysc_module_data *mdata;
134 const char **clock_roles;
136 struct reset_control *rsts;
137 const char *legacy_mode;
138 const struct sysc_capabilities *cap;
139 struct sysc_config cfg;
140 struct ti_sysc_cookie cookie;
144 unsigned int reserved:1;
145 unsigned int enabled:1;
146 unsigned int needs_resume:1;
147 unsigned int child_needs_resume:1;
148 struct delayed_work idle_work;
149 void (*pre_reset_quirk)(struct sysc *sysc);
150 void (*post_reset_quirk)(struct sysc *sysc);
151 void (*reset_done_quirk)(struct sysc *sysc);
152 void (*module_enable_quirk)(struct sysc *sysc);
153 void (*module_disable_quirk)(struct sysc *sysc);
154 void (*module_unlock_quirk)(struct sysc *sysc);
155 void (*module_lock_quirk)(struct sysc *sysc);
158 static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
160 static int sysc_reset(struct sysc *ddata);
162 static void sysc_write(struct sysc *ddata, int offset, u32 value)
164 if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
165 writew_relaxed(value & 0xffff, ddata->module_va + offset);
167 /* Only i2c revision has LO and HI register with stride of 4 */
168 if (ddata->offsets[SYSC_REVISION] >= 0 &&
169 offset == ddata->offsets[SYSC_REVISION]) {
170 u16 hi = value >> 16;
172 writew_relaxed(hi, ddata->module_va + offset + 4);
178 writel_relaxed(value, ddata->module_va + offset);
181 static u32 sysc_read(struct sysc *ddata, int offset)
183 if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
186 val = readw_relaxed(ddata->module_va + offset);
188 /* Only i2c revision has LO and HI register with stride of 4 */
189 if (ddata->offsets[SYSC_REVISION] >= 0 &&
190 offset == ddata->offsets[SYSC_REVISION]) {
191 u16 tmp = readw_relaxed(ddata->module_va + offset + 4);
199 return readl_relaxed(ddata->module_va + offset);
202 static bool sysc_opt_clks_needed(struct sysc *ddata)
204 return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
207 static u32 sysc_read_revision(struct sysc *ddata)
209 int offset = ddata->offsets[SYSC_REVISION];
214 return sysc_read(ddata, offset);
217 static u32 sysc_read_sysconfig(struct sysc *ddata)
219 int offset = ddata->offsets[SYSC_SYSCONFIG];
224 return sysc_read(ddata, offset);
227 static u32 sysc_read_sysstatus(struct sysc *ddata)
229 int offset = ddata->offsets[SYSC_SYSSTATUS];
234 return sysc_read(ddata, offset);
237 static int sysc_poll_reset_sysstatus(struct sysc *ddata)
240 u32 syss_done, rstval;
242 if (ddata->cfg.quirks & SYSS_QUIRK_RESETDONE_INVERTED)
245 syss_done = ddata->cfg.syss_mask;
247 if (likely(!timekeeping_suspended)) {
248 error = readx_poll_timeout_atomic(sysc_read_sysstatus, ddata,
249 rstval, (rstval & ddata->cfg.syss_mask) ==
250 syss_done, 100, MAX_MODULE_SOFTRESET_WAIT);
252 retries = MAX_MODULE_SOFTRESET_WAIT;
254 rstval = sysc_read_sysstatus(ddata);
255 if ((rstval & ddata->cfg.syss_mask) == syss_done)
257 udelay(2); /* Account for udelay flakeyness */
265 static int sysc_poll_reset_sysconfig(struct sysc *ddata)
268 u32 sysc_mask, rstval;
270 sysc_mask = BIT(ddata->cap->regbits->srst_shift);
272 if (likely(!timekeeping_suspended)) {
273 error = readx_poll_timeout_atomic(sysc_read_sysconfig, ddata,
274 rstval, !(rstval & sysc_mask),
275 100, MAX_MODULE_SOFTRESET_WAIT);
277 retries = MAX_MODULE_SOFTRESET_WAIT;
279 rstval = sysc_read_sysconfig(ddata);
280 if (!(rstval & sysc_mask))
282 udelay(2); /* Account for udelay flakeyness */
290 /* Poll on reset status */
291 static int sysc_wait_softreset(struct sysc *ddata)
293 int syss_offset, error = 0;
295 if (ddata->cap->regbits->srst_shift < 0)
298 syss_offset = ddata->offsets[SYSC_SYSSTATUS];
300 if (syss_offset >= 0)
301 error = sysc_poll_reset_sysstatus(ddata);
302 else if (ddata->cfg.quirks & SYSC_QUIRK_RESET_STATUS)
303 error = sysc_poll_reset_sysconfig(ddata);
308 static int sysc_add_named_clock_from_child(struct sysc *ddata,
310 const char *optfck_name)
312 struct device_node *np = ddata->dev->of_node;
313 struct device_node *child;
314 struct clk_lookup *cl;
323 /* Does the clock alias already exist? */
324 clock = of_clk_get_by_name(np, n);
325 if (!IS_ERR(clock)) {
331 child = of_get_next_available_child(np, NULL);
335 clock = devm_get_clk_from_child(ddata->dev, child, name);
337 return PTR_ERR(clock);
340 * Use clkdev_add() instead of clkdev_alloc() to avoid the MAX_DEV_ID
341 * limit for clk_get(). If cl ever needs to be freed, it should be done
342 * with clkdev_drop().
344 cl = kzalloc(sizeof(*cl), GFP_KERNEL);
349 cl->dev_id = dev_name(ddata->dev);
358 static int sysc_init_ext_opt_clock(struct sysc *ddata, const char *name)
360 const char *optfck_name;
363 if (ddata->nr_clocks < SYSC_OPTFCK0)
364 index = SYSC_OPTFCK0;
366 index = ddata->nr_clocks;
371 optfck_name = clock_names[index];
373 error = sysc_add_named_clock_from_child(ddata, name, optfck_name);
377 ddata->clock_roles[index] = optfck_name;
383 static int sysc_get_one_clock(struct sysc *ddata, const char *name)
385 int error, i, index = -ENODEV;
387 if (!strncmp(clock_names[SYSC_FCK], name, 3))
389 else if (!strncmp(clock_names[SYSC_ICK], name, 3))
393 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
394 if (!ddata->clocks[i]) {
402 dev_err(ddata->dev, "clock %s not added\n", name);
406 ddata->clocks[index] = devm_clk_get(ddata->dev, name);
407 if (IS_ERR(ddata->clocks[index])) {
408 dev_err(ddata->dev, "clock get error for %s: %li\n",
409 name, PTR_ERR(ddata->clocks[index]));
411 return PTR_ERR(ddata->clocks[index]);
414 error = clk_prepare(ddata->clocks[index]);
416 dev_err(ddata->dev, "clock prepare error for %s: %i\n",
425 static int sysc_get_clocks(struct sysc *ddata)
427 struct device_node *np = ddata->dev->of_node;
428 struct property *prop;
430 int nr_fck = 0, nr_ick = 0, i, error = 0;
432 ddata->clock_roles = devm_kcalloc(ddata->dev,
434 sizeof(*ddata->clock_roles),
436 if (!ddata->clock_roles)
439 of_property_for_each_string(np, "clock-names", prop, name) {
440 if (!strncmp(clock_names[SYSC_FCK], name, 3))
442 if (!strncmp(clock_names[SYSC_ICK], name, 3))
444 ddata->clock_roles[ddata->nr_clocks] = name;
448 if (ddata->nr_clocks < 1)
451 if ((ddata->cfg.quirks & SYSC_QUIRK_EXT_OPT_CLOCK)) {
452 error = sysc_init_ext_opt_clock(ddata, NULL);
457 if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
458 dev_err(ddata->dev, "too many clocks for %pOF\n", np);
463 if (nr_fck > 1 || nr_ick > 1) {
464 dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
469 /* Always add a slot for main clocks fck and ick even if unused */
475 ddata->clocks = devm_kcalloc(ddata->dev,
476 ddata->nr_clocks, sizeof(*ddata->clocks),
481 for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
482 const char *name = ddata->clock_roles[i];
487 error = sysc_get_one_clock(ddata, name);
495 static int sysc_enable_main_clocks(struct sysc *ddata)
503 for (i = 0; i < SYSC_OPTFCK0; i++) {
504 clock = ddata->clocks[i];
506 /* Main clocks may not have ick */
507 if (IS_ERR_OR_NULL(clock))
510 error = clk_enable(clock);
518 for (i--; i >= 0; i--) {
519 clock = ddata->clocks[i];
521 /* Main clocks may not have ick */
522 if (IS_ERR_OR_NULL(clock))
531 static void sysc_disable_main_clocks(struct sysc *ddata)
539 for (i = 0; i < SYSC_OPTFCK0; i++) {
540 clock = ddata->clocks[i];
541 if (IS_ERR_OR_NULL(clock))
548 static int sysc_enable_opt_clocks(struct sysc *ddata)
553 if (!ddata->clocks || ddata->nr_clocks < SYSC_OPTFCK0 + 1)
556 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
557 clock = ddata->clocks[i];
559 /* Assume no holes for opt clocks */
560 if (IS_ERR_OR_NULL(clock))
563 error = clk_enable(clock);
571 for (i--; i >= 0; i--) {
572 clock = ddata->clocks[i];
573 if (IS_ERR_OR_NULL(clock))
582 static void sysc_disable_opt_clocks(struct sysc *ddata)
587 if (!ddata->clocks || ddata->nr_clocks < SYSC_OPTFCK0 + 1)
590 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
591 clock = ddata->clocks[i];
593 /* Assume no holes for opt clocks */
594 if (IS_ERR_OR_NULL(clock))
601 static void sysc_clkdm_deny_idle(struct sysc *ddata)
603 struct ti_sysc_platform_data *pdata;
605 if (ddata->legacy_mode || (ddata->cfg.quirks & SYSC_QUIRK_CLKDM_NOAUTO))
608 pdata = dev_get_platdata(ddata->dev);
609 if (pdata && pdata->clkdm_deny_idle)
610 pdata->clkdm_deny_idle(ddata->dev, &ddata->cookie);
613 static void sysc_clkdm_allow_idle(struct sysc *ddata)
615 struct ti_sysc_platform_data *pdata;
617 if (ddata->legacy_mode || (ddata->cfg.quirks & SYSC_QUIRK_CLKDM_NOAUTO))
620 pdata = dev_get_platdata(ddata->dev);
621 if (pdata && pdata->clkdm_allow_idle)
622 pdata->clkdm_allow_idle(ddata->dev, &ddata->cookie);
626 * sysc_init_resets - init rstctrl reset line if configured
627 * @ddata: device driver data
629 * See sysc_rstctrl_reset_deassert().
631 static int sysc_init_resets(struct sysc *ddata)
634 devm_reset_control_get_optional_shared(ddata->dev, "rstctrl");
636 return PTR_ERR_OR_ZERO(ddata->rsts);
640 * sysc_parse_and_check_child_range - parses module IO region from ranges
641 * @ddata: device driver data
643 * In general we only need rev, syss, and sysc registers and not the whole
644 * module range. But we do want the offsets for these registers from the
645 * module base. This allows us to check them against the legacy hwmod
646 * platform data. Let's also check the ranges are configured properly.
648 static int sysc_parse_and_check_child_range(struct sysc *ddata)
650 struct device_node *np = ddata->dev->of_node;
651 struct of_range_parser parser;
652 struct of_range range;
655 error = of_range_parser_init(&parser, np);
659 for_each_of_range(&parser, &range) {
660 ddata->module_pa = range.cpu_addr;
661 ddata->module_size = range.size;
668 /* Interconnect instances to probe before l4_per instances */
669 static struct resource early_bus_ranges[] = {
671 { .start = 0x44c00000, .end = 0x44c00000 + 0x300000, },
672 /* omap4/5 and dra7 l4_cfg */
673 { .start = 0x4a000000, .end = 0x4a000000 + 0x300000, },
675 { .start = 0x4a300000, .end = 0x4a300000 + 0x30000, },
676 /* omap5 and dra7 l4_wkup without dra7 dcan segment */
677 { .start = 0x4ae00000, .end = 0x4ae00000 + 0x30000, },
680 static atomic_t sysc_defer = ATOMIC_INIT(10);
683 * sysc_defer_non_critical - defer non_critical interconnect probing
684 * @ddata: device driver data
686 * We want to probe l4_cfg and l4_wkup interconnect instances before any
687 * l4_per instances as l4_per instances depend on resources on l4_cfg and
688 * l4_wkup interconnects.
690 static int sysc_defer_non_critical(struct sysc *ddata)
692 struct resource *res;
695 if (!atomic_read(&sysc_defer))
698 for (i = 0; i < ARRAY_SIZE(early_bus_ranges); i++) {
699 res = &early_bus_ranges[i];
700 if (ddata->module_pa >= res->start &&
701 ddata->module_pa <= res->end) {
702 atomic_set(&sysc_defer, 0);
708 atomic_dec_if_positive(&sysc_defer);
710 return -EPROBE_DEFER;
713 static struct device_node *stdout_path;
715 static void sysc_init_stdout_path(struct sysc *ddata)
717 struct device_node *np = NULL;
720 if (IS_ERR(stdout_path))
726 np = of_find_node_by_path("/chosen");
730 uart = of_get_property(np, "stdout-path", NULL);
734 np = of_find_node_by_path(uart);
743 stdout_path = ERR_PTR(-ENODEV);
746 static void sysc_check_quirk_stdout(struct sysc *ddata,
747 struct device_node *np)
749 sysc_init_stdout_path(ddata);
750 if (np != stdout_path)
753 ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
754 SYSC_QUIRK_NO_RESET_ON_INIT;
758 * sysc_check_one_child - check child configuration
759 * @ddata: device driver data
760 * @np: child device node
762 * Let's avoid messy situations where we have new interconnect target
763 * node but children have "ti,hwmods". These belong to the interconnect
764 * target node and are managed by this driver.
766 static void sysc_check_one_child(struct sysc *ddata,
767 struct device_node *np)
771 name = of_get_property(np, "ti,hwmods", NULL);
772 if (name && !of_device_is_compatible(np, "ti,sysc"))
773 dev_warn(ddata->dev, "really a child ti,hwmods property?");
775 sysc_check_quirk_stdout(ddata, np);
776 sysc_parse_dts_quirks(ddata, np, true);
779 static void sysc_check_children(struct sysc *ddata)
781 struct device_node *child;
783 for_each_child_of_node(ddata->dev->of_node, child)
784 sysc_check_one_child(ddata, child);
788 * So far only I2C uses 16-bit read access with clockactivity with revision
789 * in two registers with stride of 4. We can detect this based on the rev
790 * register size to configure things far enough to be able to properly read
791 * the revision register.
793 static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
795 if (resource_size(res) == 8)
796 ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
800 * sysc_parse_one - parses the interconnect target module registers
801 * @ddata: device driver data
802 * @reg: register to parse
804 static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
806 struct resource *res;
813 name = reg_names[reg];
819 res = platform_get_resource_byname(to_platform_device(ddata->dev),
820 IORESOURCE_MEM, name);
822 ddata->offsets[reg] = -ENODEV;
827 ddata->offsets[reg] = res->start - ddata->module_pa;
828 if (reg == SYSC_REVISION)
829 sysc_check_quirk_16bit(ddata, res);
834 static int sysc_parse_registers(struct sysc *ddata)
838 for (i = 0; i < SYSC_MAX_REGS; i++) {
839 error = sysc_parse_one(ddata, i);
848 * sysc_check_registers - check for misconfigured register overlaps
849 * @ddata: device driver data
851 static int sysc_check_registers(struct sysc *ddata)
853 int i, j, nr_regs = 0, nr_matches = 0;
855 for (i = 0; i < SYSC_MAX_REGS; i++) {
856 if (ddata->offsets[i] < 0)
859 if (ddata->offsets[i] > (ddata->module_size - 4)) {
860 dev_err(ddata->dev, "register outside module range");
865 for (j = 0; j < SYSC_MAX_REGS; j++) {
866 if (ddata->offsets[j] < 0)
869 if (ddata->offsets[i] == ddata->offsets[j])
875 if (nr_matches > nr_regs) {
876 dev_err(ddata->dev, "overlapping registers: (%i/%i)",
877 nr_regs, nr_matches);
886 * sysc_ioremap - ioremap register space for the interconnect target module
887 * @ddata: device driver data
889 * Note that the interconnect target module registers can be anywhere
890 * within the interconnect target module range. For example, SGX has
891 * them at offset 0x1fc00 in the 32MB module address space. And cpsw
892 * has them at offset 0x1200 in the CPSW_WR child. Usually the
893 * interconnect target module registers are at the beginning of
894 * the module range though.
896 static int sysc_ioremap(struct sysc *ddata)
900 if (ddata->offsets[SYSC_REVISION] < 0 &&
901 ddata->offsets[SYSC_SYSCONFIG] < 0 &&
902 ddata->offsets[SYSC_SYSSTATUS] < 0) {
903 size = ddata->module_size;
905 size = max3(ddata->offsets[SYSC_REVISION],
906 ddata->offsets[SYSC_SYSCONFIG],
907 ddata->offsets[SYSC_SYSSTATUS]);
912 if ((size + sizeof(u32)) > ddata->module_size)
913 size = ddata->module_size;
916 ddata->module_va = devm_ioremap(ddata->dev,
919 if (!ddata->module_va)
926 * sysc_map_and_check_registers - ioremap and check device registers
927 * @ddata: device driver data
929 static int sysc_map_and_check_registers(struct sysc *ddata)
931 struct device_node *np = ddata->dev->of_node;
934 error = sysc_parse_and_check_child_range(ddata);
938 error = sysc_defer_non_critical(ddata);
942 sysc_check_children(ddata);
944 if (!of_property_present(np, "reg"))
947 error = sysc_parse_registers(ddata);
951 error = sysc_ioremap(ddata);
955 error = sysc_check_registers(ddata);
963 * sysc_show_rev - read and show interconnect target module revision
964 * @bufp: buffer to print the information to
965 * @ddata: device driver data
967 static int sysc_show_rev(char *bufp, struct sysc *ddata)
971 if (ddata->offsets[SYSC_REVISION] < 0)
972 return sprintf(bufp, ":NA");
974 len = sprintf(bufp, ":%08x", ddata->revision);
979 static int sysc_show_reg(struct sysc *ddata,
980 char *bufp, enum sysc_registers reg)
982 if (ddata->offsets[reg] < 0)
983 return sprintf(bufp, ":NA");
985 return sprintf(bufp, ":%x", ddata->offsets[reg]);
988 static int sysc_show_name(char *bufp, struct sysc *ddata)
993 return sprintf(bufp, ":%s", ddata->name);
997 * sysc_show_registers - show information about interconnect target module
998 * @ddata: device driver data
1000 static void sysc_show_registers(struct sysc *ddata)
1006 for (i = 0; i < SYSC_MAX_REGS; i++)
1007 bufp += sysc_show_reg(ddata, bufp, i);
1009 bufp += sysc_show_rev(bufp, ddata);
1010 bufp += sysc_show_name(bufp, ddata);
1012 dev_dbg(ddata->dev, "%llx:%x%s\n",
1013 ddata->module_pa, ddata->module_size,
1018 * sysc_write_sysconfig - handle sysconfig quirks for register write
1019 * @ddata: device driver data
1020 * @value: register value
1022 static void sysc_write_sysconfig(struct sysc *ddata, u32 value)
1024 if (ddata->module_unlock_quirk)
1025 ddata->module_unlock_quirk(ddata);
1027 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], value);
1029 if (ddata->module_lock_quirk)
1030 ddata->module_lock_quirk(ddata);
1033 #define SYSC_IDLE_MASK (SYSC_NR_IDLEMODES - 1)
1034 #define SYSC_CLOCACT_ICK 2
1036 /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
1037 static int sysc_enable_module(struct device *dev)
1040 const struct sysc_regbits *regbits;
1041 u32 reg, idlemodes, best_mode;
1044 ddata = dev_get_drvdata(dev);
1047 * Some modules like DSS reset automatically on idle. Enable optional
1048 * reset clocks and wait for OCP softreset to complete.
1050 if (ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_IN_RESET) {
1051 error = sysc_enable_opt_clocks(ddata);
1054 "Optional clocks failed for enable: %i\n",
1060 * Some modules like i2c and hdq1w have unusable reset status unless
1061 * the module reset quirk is enabled. Skip status check on enable.
1063 if (!(ddata->cfg.quirks & SYSC_MODULE_QUIRK_ENA_RESETDONE)) {
1064 error = sysc_wait_softreset(ddata);
1066 dev_warn(ddata->dev, "OCP softreset timed out\n");
1068 if (ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_IN_RESET)
1069 sysc_disable_opt_clocks(ddata);
1072 * Some subsystem private interconnects, like DSS top level module,
1073 * need only the automatic OCP softreset handling with no sysconfig
1074 * register bits to configure.
1076 if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
1079 regbits = ddata->cap->regbits;
1080 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
1083 * Set CLOCKACTIVITY, we only use it for ick. And we only configure it
1084 * based on the SYSC_QUIRK_USE_CLOCKACT flag, not based on the hardware
1085 * capabilities. See the old HWMOD_SET_DEFAULT_CLOCKACT flag.
1087 if (regbits->clkact_shift >= 0 &&
1088 (ddata->cfg.quirks & SYSC_QUIRK_USE_CLOCKACT))
1089 reg |= SYSC_CLOCACT_ICK << regbits->clkact_shift;
1091 /* Set SIDLE mode */
1092 idlemodes = ddata->cfg.sidlemodes;
1093 if (!idlemodes || regbits->sidle_shift < 0)
1096 if (ddata->cfg.quirks & (SYSC_QUIRK_SWSUP_SIDLE |
1097 SYSC_QUIRK_SWSUP_SIDLE_ACT)) {
1098 best_mode = SYSC_IDLE_NO;
1100 best_mode = fls(ddata->cfg.sidlemodes) - 1;
1101 if (best_mode > SYSC_IDLE_MASK) {
1102 dev_err(dev, "%s: invalid sidlemode\n", __func__);
1107 if (regbits->enwkup_shift >= 0 &&
1108 ddata->cfg.sysc_val & BIT(regbits->enwkup_shift))
1109 reg |= BIT(regbits->enwkup_shift);
1112 reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
1113 reg |= best_mode << regbits->sidle_shift;
1114 sysc_write_sysconfig(ddata, reg);
1117 /* Set MIDLE mode */
1118 idlemodes = ddata->cfg.midlemodes;
1119 if (!idlemodes || regbits->midle_shift < 0)
1122 best_mode = fls(ddata->cfg.midlemodes) - 1;
1123 if (best_mode > SYSC_IDLE_MASK) {
1124 dev_err(dev, "%s: invalid midlemode\n", __func__);
1129 if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_MSTANDBY)
1130 best_mode = SYSC_IDLE_NO;
1132 reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
1133 reg |= best_mode << regbits->midle_shift;
1134 sysc_write_sysconfig(ddata, reg);
1137 /* Autoidle bit must enabled separately if available */
1138 if (regbits->autoidle_shift >= 0 &&
1139 ddata->cfg.sysc_val & BIT(regbits->autoidle_shift)) {
1140 reg |= 1 << regbits->autoidle_shift;
1141 sysc_write_sysconfig(ddata, reg);
1147 /* Save context and flush posted write */
1148 ddata->sysconfig = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
1150 if (ddata->module_enable_quirk)
1151 ddata->module_enable_quirk(ddata);
1156 static int sysc_best_idle_mode(u32 idlemodes, u32 *best_mode)
1158 if (idlemodes & BIT(SYSC_IDLE_SMART_WKUP))
1159 *best_mode = SYSC_IDLE_SMART_WKUP;
1160 else if (idlemodes & BIT(SYSC_IDLE_SMART))
1161 *best_mode = SYSC_IDLE_SMART;
1162 else if (idlemodes & BIT(SYSC_IDLE_FORCE))
1163 *best_mode = SYSC_IDLE_FORCE;
1170 /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
1171 static int sysc_disable_module(struct device *dev)
1174 const struct sysc_regbits *regbits;
1175 u32 reg, idlemodes, best_mode;
1178 ddata = dev_get_drvdata(dev);
1179 if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
1182 if (ddata->module_disable_quirk)
1183 ddata->module_disable_quirk(ddata);
1185 regbits = ddata->cap->regbits;
1186 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
1188 /* Set MIDLE mode */
1189 idlemodes = ddata->cfg.midlemodes;
1190 if (!idlemodes || regbits->midle_shift < 0)
1193 ret = sysc_best_idle_mode(idlemodes, &best_mode);
1195 dev_err(dev, "%s: invalid midlemode\n", __func__);
1199 if (ddata->cfg.quirks & (SYSC_QUIRK_SWSUP_MSTANDBY) ||
1200 ddata->cfg.quirks & (SYSC_QUIRK_FORCE_MSTANDBY))
1201 best_mode = SYSC_IDLE_FORCE;
1203 reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
1204 reg |= best_mode << regbits->midle_shift;
1205 sysc_write_sysconfig(ddata, reg);
1208 /* Set SIDLE mode */
1209 idlemodes = ddata->cfg.sidlemodes;
1210 if (!idlemodes || regbits->sidle_shift < 0) {
1215 if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_SIDLE) {
1216 best_mode = SYSC_IDLE_FORCE;
1218 ret = sysc_best_idle_mode(idlemodes, &best_mode);
1220 dev_err(dev, "%s: invalid sidlemode\n", __func__);
1226 reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
1227 reg |= best_mode << regbits->sidle_shift;
1228 if (regbits->autoidle_shift >= 0 &&
1229 ddata->cfg.sysc_val & BIT(regbits->autoidle_shift))
1230 reg |= 1 << regbits->autoidle_shift;
1231 sysc_write_sysconfig(ddata, reg);
1236 /* Save context and flush posted write */
1237 ddata->sysconfig = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
1242 static int __maybe_unused sysc_runtime_suspend_legacy(struct device *dev,
1245 struct ti_sysc_platform_data *pdata;
1248 pdata = dev_get_platdata(ddata->dev);
1252 if (!pdata->idle_module)
1255 error = pdata->idle_module(dev, &ddata->cookie);
1257 dev_err(dev, "%s: could not idle: %i\n",
1260 reset_control_assert(ddata->rsts);
1265 static int __maybe_unused sysc_runtime_resume_legacy(struct device *dev,
1268 struct ti_sysc_platform_data *pdata;
1271 pdata = dev_get_platdata(ddata->dev);
1275 if (!pdata->enable_module)
1278 error = pdata->enable_module(dev, &ddata->cookie);
1280 dev_err(dev, "%s: could not enable: %i\n",
1283 reset_control_deassert(ddata->rsts);
1288 static int __maybe_unused sysc_runtime_suspend(struct device *dev)
1293 ddata = dev_get_drvdata(dev);
1295 if (!ddata->enabled)
1298 sysc_clkdm_deny_idle(ddata);
1300 if (ddata->legacy_mode) {
1301 error = sysc_runtime_suspend_legacy(dev, ddata);
1303 goto err_allow_idle;
1305 error = sysc_disable_module(dev);
1307 goto err_allow_idle;
1310 sysc_disable_main_clocks(ddata);
1312 if (sysc_opt_clks_needed(ddata))
1313 sysc_disable_opt_clocks(ddata);
1315 ddata->enabled = false;
1318 sysc_clkdm_allow_idle(ddata);
1320 reset_control_assert(ddata->rsts);
1325 static int __maybe_unused sysc_runtime_resume(struct device *dev)
1330 ddata = dev_get_drvdata(dev);
1336 sysc_clkdm_deny_idle(ddata);
1338 if (sysc_opt_clks_needed(ddata)) {
1339 error = sysc_enable_opt_clocks(ddata);
1341 goto err_allow_idle;
1344 error = sysc_enable_main_clocks(ddata);
1346 goto err_opt_clocks;
1348 reset_control_deassert(ddata->rsts);
1350 if (ddata->legacy_mode) {
1351 error = sysc_runtime_resume_legacy(dev, ddata);
1353 goto err_main_clocks;
1355 error = sysc_enable_module(dev);
1357 goto err_main_clocks;
1360 ddata->enabled = true;
1362 sysc_clkdm_allow_idle(ddata);
1367 sysc_disable_main_clocks(ddata);
1369 if (sysc_opt_clks_needed(ddata))
1370 sysc_disable_opt_clocks(ddata);
1372 sysc_clkdm_allow_idle(ddata);
1378 * Checks if device context was lost. Assumes the sysconfig register value
1379 * after lost context is different from the configured value. Only works for
1382 * Eventually we may want to also add support to using the context lost
1383 * registers that some SoCs have.
1385 static int sysc_check_context(struct sysc *ddata)
1389 if (!ddata->enabled)
1392 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
1393 if (reg == ddata->sysconfig)
1399 static int sysc_reinit_module(struct sysc *ddata, bool leave_enabled)
1401 struct device *dev = ddata->dev;
1404 if (ddata->enabled) {
1405 /* Nothing to do if enabled and context not lost */
1406 error = sysc_check_context(ddata);
1410 /* Disable target module if it is enabled */
1411 error = sysc_runtime_suspend(dev);
1413 dev_warn(dev, "reinit suspend failed: %i\n", error);
1416 /* Enable target module */
1417 error = sysc_runtime_resume(dev);
1419 dev_warn(dev, "reinit resume failed: %i\n", error);
1421 /* Some modules like am335x gpmc need reset and restore of sysconfig */
1422 if (ddata->cfg.quirks & SYSC_QUIRK_RESET_ON_CTX_LOST) {
1423 error = sysc_reset(ddata);
1425 dev_warn(dev, "reinit reset failed: %i\n", error);
1427 sysc_write_sysconfig(ddata, ddata->sysconfig);
1433 /* Disable target module if no leave_enabled was set */
1434 error = sysc_runtime_suspend(dev);
1436 dev_warn(dev, "reinit suspend failed: %i\n", error);
1441 static int __maybe_unused sysc_noirq_suspend(struct device *dev)
1445 ddata = dev_get_drvdata(dev);
1447 if (ddata->cfg.quirks &
1448 (SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_NO_IDLE))
1451 if (!ddata->enabled)
1454 ddata->needs_resume = 1;
1456 return sysc_runtime_suspend(dev);
1459 static int __maybe_unused sysc_noirq_resume(struct device *dev)
1464 ddata = dev_get_drvdata(dev);
1466 if (ddata->cfg.quirks &
1467 (SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_NO_IDLE))
1470 if (ddata->cfg.quirks & SYSC_QUIRK_REINIT_ON_RESUME) {
1471 error = sysc_reinit_module(ddata, ddata->needs_resume);
1473 dev_warn(dev, "noirq_resume failed: %i\n", error);
1474 } else if (ddata->needs_resume) {
1475 error = sysc_runtime_resume(dev);
1477 dev_warn(dev, "noirq_resume failed: %i\n", error);
1480 ddata->needs_resume = 0;
1485 static const struct dev_pm_ops sysc_pm_ops = {
1486 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
1487 SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
1488 sysc_runtime_resume,
1492 /* Module revision register based quirks */
1493 struct sysc_revision_quirk {
1504 #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
1505 optrev_val, optrevmask, optquirkmask) \
1507 .name = (optname), \
1508 .base = (optbase), \
1509 .rev_offset = (optrev), \
1510 .sysc_offset = (optsysc), \
1511 .syss_offset = (optsyss), \
1512 .revision = (optrev_val), \
1513 .revision_mask = (optrevmask), \
1514 .quirks = (optquirkmask), \
1517 static const struct sysc_revision_quirk sysc_revision_quirks[] = {
1518 /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
1519 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000046, 0xffffffff,
1520 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1521 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
1522 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1523 /* Uarts on omap4 and later */
1524 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffff00ff,
1525 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1526 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x47422e03, 0xffffffff,
1527 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1529 /* Quirks that need to be set based on the module address */
1530 SYSC_QUIRK("mcpdm", 0x40132000, 0, 0x10, -ENODEV, 0x50000800, 0xffffffff,
1531 SYSC_QUIRK_EXT_OPT_CLOCK | SYSC_QUIRK_NO_RESET_ON_INIT |
1532 SYSC_QUIRK_SWSUP_SIDLE),
1534 /* Quirks that need to be set based on detected module */
1535 SYSC_QUIRK("aess", 0, 0, 0x10, -ENODEV, 0x40000000, 0xffffffff,
1536 SYSC_MODULE_QUIRK_AESS),
1537 /* Errata i893 handling for dra7 dcan1 and 2 */
1538 SYSC_QUIRK("dcan", 0x4ae3c000, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff,
1539 SYSC_QUIRK_CLKDM_NOAUTO),
1540 SYSC_QUIRK("dcan", 0x48480000, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff,
1541 SYSC_QUIRK_CLKDM_NOAUTO),
1542 SYSC_QUIRK("dss", 0x4832a000, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
1543 SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
1544 SYSC_QUIRK("dss", 0x58000000, 0, -ENODEV, 0x14, 0x00000040, 0xffffffff,
1545 SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
1546 SYSC_QUIRK("dss", 0x58000000, 0, -ENODEV, 0x14, 0x00000061, 0xffffffff,
1547 SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
1548 SYSC_QUIRK("dwc3", 0x48880000, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff,
1549 SYSC_QUIRK_CLKDM_NOAUTO),
1550 SYSC_QUIRK("dwc3", 0x488c0000, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff,
1551 SYSC_QUIRK_CLKDM_NOAUTO),
1552 SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffff00ff,
1553 SYSC_QUIRK_OPT_CLKS_IN_RESET),
1554 SYSC_QUIRK("gpmc", 0, 0, 0x10, 0x14, 0x00000060, 0xffffffff,
1555 SYSC_QUIRK_REINIT_ON_CTX_LOST | SYSC_QUIRK_RESET_ON_CTX_LOST |
1556 SYSC_QUIRK_GPMC_DEBUG),
1557 SYSC_QUIRK("hdmi", 0, 0, 0x10, -ENODEV, 0x50030200, 0xffffffff,
1558 SYSC_QUIRK_OPT_CLKS_NEEDED),
1559 SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff,
1560 SYSC_MODULE_QUIRK_HDQ1W | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1561 SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x0000000a, 0xffffffff,
1562 SYSC_MODULE_QUIRK_HDQ1W | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1563 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000036, 0x000000ff,
1564 SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1565 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x0000003c, 0x000000ff,
1566 SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1567 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000040, 0x000000ff,
1568 SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1569 SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xfffff0f0,
1570 SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
1571 SYSC_QUIRK("gpu", 0x50000000, 0x14, -ENODEV, -ENODEV, 0x00010201, 0xffffffff, 0),
1572 SYSC_QUIRK("gpu", 0x50000000, 0xfe00, 0xfe10, -ENODEV, 0x40000000 , 0xffffffff,
1573 SYSC_MODULE_QUIRK_SGX),
1574 SYSC_QUIRK("lcdc", 0, 0, 0x54, -ENODEV, 0x4f201000, 0xffffffff,
1575 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1576 SYSC_QUIRK("mcasp", 0, 0, 0x4, -ENODEV, 0x44306302, 0xffffffff,
1577 SYSC_QUIRK_SWSUP_SIDLE),
1578 SYSC_QUIRK("rtc", 0, 0x74, 0x78, -ENODEV, 0x4eb01908, 0xffff00f0,
1579 SYSC_MODULE_QUIRK_RTC_UNLOCK),
1580 SYSC_QUIRK("tptc", 0, 0, 0x10, -ENODEV, 0x40006c00, 0xffffefff,
1581 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1582 SYSC_QUIRK("tptc", 0, 0, -ENODEV, -ENODEV, 0x40007c00, 0xffffffff,
1583 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1584 SYSC_QUIRK("sata", 0, 0xfc, 0x1100, -ENODEV, 0x5e412000, 0xffffffff,
1585 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1586 SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff,
1587 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1588 SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, -ENODEV, 0x50700101, 0xffffffff,
1589 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
1590 SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000033,
1591 0xffffffff, SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
1592 SYSC_MODULE_QUIRK_OTG),
1593 SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000040,
1594 0xffffffff, SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
1595 SYSC_MODULE_QUIRK_OTG),
1596 SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
1597 0xffffffff, SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
1598 SYSC_MODULE_QUIRK_OTG),
1599 SYSC_QUIRK("usb_otg_hs", 0, 0, 0x10, -ENODEV, 0x4ea2080d, 0xffffffff,
1600 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
1601 SYSC_QUIRK_REINIT_ON_CTX_LOST),
1602 SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0,
1603 SYSC_MODULE_QUIRK_WDT),
1604 /* PRUSS on am3, am4 and am5 */
1605 SYSC_QUIRK("pruss", 0, 0x26000, 0x26004, -ENODEV, 0x47000000, 0xff000000,
1606 SYSC_MODULE_QUIRK_PRUSS),
1607 /* Watchdog on am3 and am4 */
1608 SYSC_QUIRK("wdt", 0x44e35000, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0,
1609 SYSC_MODULE_QUIRK_WDT | SYSC_QUIRK_SWSUP_SIDLE),
1612 SYSC_QUIRK("adc", 0, 0, 0x10, -ENODEV, 0x47300001, 0xffffffff, 0),
1613 SYSC_QUIRK("atl", 0, 0, -ENODEV, -ENODEV, 0x0a070100, 0xffffffff, 0),
1614 SYSC_QUIRK("cm", 0, 0, -ENODEV, -ENODEV, 0x40000301, 0xffffffff, 0),
1615 SYSC_QUIRK("control", 0, 0, 0x10, -ENODEV, 0x40000900, 0xffffffff, 0),
1616 SYSC_QUIRK("cpgmac", 0, 0x1200, 0x1208, 0x1204, 0x4edb1902,
1618 SYSC_QUIRK("dcan", 0, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff, 0),
1619 SYSC_QUIRK("dcan", 0, 0x20, -ENODEV, -ENODEV, 0x4edb1902, 0xffffffff, 0),
1620 SYSC_QUIRK("dispc", 0x4832a400, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
1621 SYSC_QUIRK("dispc", 0x58001000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
1622 SYSC_QUIRK("dispc", 0x58001000, 0, 0x10, 0x14, 0x00000051, 0xffffffff, 0),
1623 SYSC_QUIRK("dmic", 0, 0, 0x10, -ENODEV, 0x50010000, 0xffffffff, 0),
1624 SYSC_QUIRK("dsi", 0x58004000, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
1625 SYSC_QUIRK("dsi", 0x58005000, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
1626 SYSC_QUIRK("dsi", 0x58005000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
1627 SYSC_QUIRK("dsi", 0x58009000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
1628 SYSC_QUIRK("dwc3", 0, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff, 0),
1629 SYSC_QUIRK("d2d", 0x4a0b6000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
1630 SYSC_QUIRK("d2d", 0x4a0cd000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
1631 SYSC_QUIRK("elm", 0x48080000, 0, 0x10, 0x14, 0x00000020, 0xffffffff, 0),
1632 SYSC_QUIRK("emif", 0, 0, -ENODEV, -ENODEV, 0x40441403, 0xffff0fff, 0),
1633 SYSC_QUIRK("emif", 0, 0, -ENODEV, -ENODEV, 0x50440500, 0xffffffff, 0),
1634 SYSC_QUIRK("epwmss", 0, 0, 0x4, -ENODEV, 0x47400001, 0xffffffff, 0),
1635 SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -ENODEV, 0, 0, 0),
1636 SYSC_QUIRK("gpu", 0, 0xfe00, 0xfe10, -ENODEV, 0x40000000 , 0xffffffff, 0),
1637 SYSC_QUIRK("hdmi", 0, 0, 0x10, -ENODEV, 0x50031d00, 0xffffffff, 0),
1638 SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
1639 SYSC_QUIRK("iss", 0, 0, 0x10, -ENODEV, 0x40000101, 0xffffffff, 0),
1640 SYSC_QUIRK("keypad", 0x4a31c000, 0, 0x10, 0x14, 0x00000020, 0xffffffff, 0),
1641 SYSC_QUIRK("mcasp", 0, 0, 0x4, -ENODEV, 0x44307b02, 0xffffffff, 0),
1642 SYSC_QUIRK("mcbsp", 0, -ENODEV, 0x8c, -ENODEV, 0, 0, 0),
1643 SYSC_QUIRK("mcspi", 0, 0, 0x10, -ENODEV, 0x40300a0b, 0xffff00ff, 0),
1644 SYSC_QUIRK("mcspi", 0, 0, 0x110, 0x114, 0x40300a0b, 0xffffffff, 0),
1645 SYSC_QUIRK("mailbox", 0, 0, 0x10, -ENODEV, 0x00000400, 0xffffffff, 0),
1646 SYSC_QUIRK("m3", 0, 0, -ENODEV, -ENODEV, 0x5f580105, 0x0fff0f00, 0),
1647 SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xfffffff0, 0),
1648 SYSC_QUIRK("ocp2scp", 0, 0, -ENODEV, -ENODEV, 0x50060007, 0xffffffff, 0),
1649 SYSC_QUIRK("padconf", 0, 0, 0x10, -ENODEV, 0x4fff0800, 0xffffffff, 0),
1650 SYSC_QUIRK("padconf", 0, 0, -ENODEV, -ENODEV, 0x40001100, 0xffffffff, 0),
1651 SYSC_QUIRK("pcie", 0x51000000, -ENODEV, -ENODEV, -ENODEV, 0, 0, 0),
1652 SYSC_QUIRK("pcie", 0x51800000, -ENODEV, -ENODEV, -ENODEV, 0, 0, 0),
1653 SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x40000100, 0xffffffff, 0),
1654 SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x00004102, 0xffffffff, 0),
1655 SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x40000400, 0xffffffff, 0),
1656 SYSC_QUIRK("rfbi", 0x4832a800, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
1657 SYSC_QUIRK("rfbi", 0x58002000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
1658 SYSC_QUIRK("scm", 0, 0, 0x10, -ENODEV, 0x40000900, 0xffffffff, 0),
1659 SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x4e8b0100, 0xffffffff, 0),
1660 SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x4f000100, 0xffffffff, 0),
1661 SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x40000900, 0xffffffff, 0),
1662 SYSC_QUIRK("scrm", 0, 0, -ENODEV, -ENODEV, 0x00000010, 0xffffffff, 0),
1663 SYSC_QUIRK("sdio", 0, 0, 0x10, -ENODEV, 0x40202301, 0xffff0ff0, 0),
1664 SYSC_QUIRK("sdio", 0, 0x2fc, 0x110, 0x114, 0x31010000, 0xffffffff, 0),
1665 SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff, 0),
1666 SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff, 0),
1667 SYSC_QUIRK("slimbus", 0, 0, 0x10, -ENODEV, 0x40000902, 0xffffffff, 0),
1668 SYSC_QUIRK("slimbus", 0, 0, 0x10, -ENODEV, 0x40002903, 0xffffffff, 0),
1669 SYSC_QUIRK("smartreflex", 0, -ENODEV, 0x24, -ENODEV, 0x00000000, 0xffffffff, 0),
1670 SYSC_QUIRK("smartreflex", 0, -ENODEV, 0x38, -ENODEV, 0x00000000, 0xffffffff, 0),
1671 SYSC_QUIRK("spinlock", 0, 0, 0x10, -ENODEV, 0x50020000, 0xffffffff, 0),
1672 SYSC_QUIRK("rng", 0, 0x1fe0, 0x1fe4, -ENODEV, 0x00000020, 0xffffffff, 0),
1673 SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000013, 0xffffffff, 0),
1674 SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff, 0),
1675 /* Some timers on omap4 and later */
1676 SYSC_QUIRK("timer", 0, 0, 0x10, -ENODEV, 0x50002100, 0xffffffff, 0),
1677 SYSC_QUIRK("timer", 0, 0, 0x10, -ENODEV, 0x4fff1301, 0xffff00ff, 0),
1678 SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000040, 0xffffffff, 0),
1679 SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000011, 0xffffffff, 0),
1680 SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000060, 0xffffffff, 0),
1681 SYSC_QUIRK("tpcc", 0, 0, -ENODEV, -ENODEV, 0x40014c00, 0xffffffff, 0),
1682 SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
1683 SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000008, 0xffffffff, 0),
1684 SYSC_QUIRK("venc", 0x58003000, 0, -ENODEV, -ENODEV, 0x00000002, 0xffffffff, 0),
1685 SYSC_QUIRK("vfpe", 0, 0, 0x104, -ENODEV, 0x4d001200, 0xffffffff, 0),
1690 * Early quirks based on module base and register offsets only that are
1691 * needed before the module revision can be read
1693 static void sysc_init_early_quirks(struct sysc *ddata)
1695 const struct sysc_revision_quirk *q;
1698 for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
1699 q = &sysc_revision_quirks[i];
1704 if (q->base != ddata->module_pa)
1707 if (q->rev_offset != ddata->offsets[SYSC_REVISION])
1710 if (q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
1713 if (q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
1716 ddata->name = q->name;
1717 ddata->cfg.quirks |= q->quirks;
1721 /* Quirks that also consider the revision register value */
1722 static void sysc_init_revision_quirks(struct sysc *ddata)
1724 const struct sysc_revision_quirk *q;
1727 for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
1728 q = &sysc_revision_quirks[i];
1730 if (q->base && q->base != ddata->module_pa)
1733 if (q->rev_offset != ddata->offsets[SYSC_REVISION])
1736 if (q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
1739 if (q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
1742 if (q->revision == ddata->revision ||
1743 (q->revision & q->revision_mask) ==
1744 (ddata->revision & q->revision_mask)) {
1745 ddata->name = q->name;
1746 ddata->cfg.quirks |= q->quirks;
1752 * DSS needs dispc outputs disabled to reset modules. Returns mask of
1753 * enabled DSS interrupts. Eventually we may be able to do this on
1754 * dispc init rather than top-level DSS init.
1756 static u32 sysc_quirk_dispc(struct sysc *ddata, int dispc_offset,
1759 bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
1760 const int lcd_en_mask = BIT(0), digit_en_mask = BIT(1);
1762 bool framedonetv_irq = true;
1763 u32 val, irq_mask = 0;
1765 switch (sysc_soc->soc) {
1766 case SOC_2420 ... SOC_3630:
1768 framedonetv_irq = false;
1770 case SOC_4430 ... SOC_4470:
1779 framedonetv_irq = false;
1786 /* Remap the whole module range to be able to reset dispc outputs */
1787 devm_iounmap(ddata->dev, ddata->module_va);
1788 ddata->module_va = devm_ioremap(ddata->dev,
1790 ddata->module_size);
1791 if (!ddata->module_va)
1795 val = sysc_read(ddata, dispc_offset + 0x40);
1796 lcd_en = val & lcd_en_mask;
1797 digit_en = val & digit_en_mask;
1799 irq_mask |= BIT(0); /* FRAMEDONE */
1801 if (framedonetv_irq)
1802 irq_mask |= BIT(24); /* FRAMEDONETV */
1804 irq_mask |= BIT(2) | BIT(3); /* EVSYNC bits */
1806 if (disable & (lcd_en | digit_en))
1807 sysc_write(ddata, dispc_offset + 0x40,
1808 val & ~(lcd_en_mask | digit_en_mask));
1810 if (manager_count <= 2)
1813 /* DISPC_CONTROL2 */
1814 val = sysc_read(ddata, dispc_offset + 0x238);
1815 lcd2_en = val & lcd_en_mask;
1817 irq_mask |= BIT(22); /* FRAMEDONE2 */
1818 if (disable && lcd2_en)
1819 sysc_write(ddata, dispc_offset + 0x238,
1820 val & ~lcd_en_mask);
1822 if (manager_count <= 3)
1825 /* DISPC_CONTROL3 */
1826 val = sysc_read(ddata, dispc_offset + 0x848);
1827 lcd3_en = val & lcd_en_mask;
1829 irq_mask |= BIT(30); /* FRAMEDONE3 */
1830 if (disable && lcd3_en)
1831 sysc_write(ddata, dispc_offset + 0x848,
1832 val & ~lcd_en_mask);
1837 /* DSS needs child outputs disabled and SDI registers cleared for reset */
1838 static void sysc_pre_reset_quirk_dss(struct sysc *ddata)
1840 const int dispc_offset = 0x1000;
1844 /* Get enabled outputs */
1845 irq_mask = sysc_quirk_dispc(ddata, dispc_offset, false);
1849 /* Clear IRQSTATUS */
1850 sysc_write(ddata, dispc_offset + 0x18, irq_mask);
1852 /* Disable outputs */
1853 val = sysc_quirk_dispc(ddata, dispc_offset, true);
1855 /* Poll IRQSTATUS */
1856 error = readl_poll_timeout(ddata->module_va + dispc_offset + 0x18,
1857 val, val != irq_mask, 100, 50);
1859 dev_warn(ddata->dev, "%s: timed out %08x !+ %08x\n",
1860 __func__, val, irq_mask);
1862 if (sysc_soc->soc == SOC_3430) {
1863 /* Clear DSS_SDI_CONTROL */
1864 sysc_write(ddata, 0x44, 0);
1866 /* Clear DSS_PLL_CONTROL */
1867 sysc_write(ddata, 0x48, 0);
1870 /* Clear DSS_CONTROL to switch DSS clock sources to PRCM if not */
1871 sysc_write(ddata, 0x40, 0);
1874 /* 1-wire needs module's internal clocks enabled for reset */
1875 static void sysc_pre_reset_quirk_hdq1w(struct sysc *ddata)
1877 int offset = 0x0c; /* HDQ_CTRL_STATUS */
1880 val = sysc_read(ddata, offset);
1882 sysc_write(ddata, offset, val);
1885 /* AESS (Audio Engine SubSystem) needs autogating set after enable */
1886 static void sysc_module_enable_quirk_aess(struct sysc *ddata)
1888 int offset = 0x7c; /* AESS_AUTO_GATING_ENABLE */
1890 sysc_write(ddata, offset, 1);
1893 /* I2C needs to be disabled for reset */
1894 static void sysc_clk_quirk_i2c(struct sysc *ddata, bool enable)
1899 /* I2C_CON, omap2/3 is different from omap4 and later */
1900 if ((ddata->revision & 0xffffff00) == 0x001f0000)
1906 val = sysc_read(ddata, offset);
1911 sysc_write(ddata, offset, val);
1914 static void sysc_pre_reset_quirk_i2c(struct sysc *ddata)
1916 sysc_clk_quirk_i2c(ddata, false);
1919 static void sysc_post_reset_quirk_i2c(struct sysc *ddata)
1921 sysc_clk_quirk_i2c(ddata, true);
1924 /* RTC on am3 and 4 needs to be unlocked and locked for sysconfig */
1925 static void sysc_quirk_rtc(struct sysc *ddata, bool lock)
1927 u32 val, kick0_val = 0, kick1_val = 0;
1928 unsigned long flags;
1932 kick0_val = 0x83e70b13;
1933 kick1_val = 0x95a4f1e0;
1936 local_irq_save(flags);
1937 /* RTC_STATUS BUSY bit may stay active for 1/32768 seconds (~30 usec) */
1938 error = readl_poll_timeout_atomic(ddata->module_va + 0x44, val,
1939 !(val & BIT(0)), 100, 50);
1941 dev_warn(ddata->dev, "rtc busy timeout\n");
1942 /* Now we have ~15 microseconds to read/write various registers */
1943 sysc_write(ddata, 0x6c, kick0_val);
1944 sysc_write(ddata, 0x70, kick1_val);
1945 local_irq_restore(flags);
1948 static void sysc_module_unlock_quirk_rtc(struct sysc *ddata)
1950 sysc_quirk_rtc(ddata, false);
1953 static void sysc_module_lock_quirk_rtc(struct sysc *ddata)
1955 sysc_quirk_rtc(ddata, true);
1958 /* OTG omap2430 glue layer up to omap4 needs OTG_FORCESTDBY configured */
1959 static void sysc_module_enable_quirk_otg(struct sysc *ddata)
1961 int offset = 0x414; /* OTG_FORCESTDBY */
1963 sysc_write(ddata, offset, 0);
1966 static void sysc_module_disable_quirk_otg(struct sysc *ddata)
1968 int offset = 0x414; /* OTG_FORCESTDBY */
1969 u32 val = BIT(0); /* ENABLEFORCE */
1971 sysc_write(ddata, offset, val);
1974 /* 36xx SGX needs a quirk for to bypass OCP IPG interrupt logic */
1975 static void sysc_module_enable_quirk_sgx(struct sysc *ddata)
1977 int offset = 0xff08; /* OCP_DEBUG_CONFIG */
1978 u32 val = BIT(31); /* THALIA_INT_BYPASS */
1980 sysc_write(ddata, offset, val);
1983 /* Watchdog timer needs a disable sequence after reset */
1984 static void sysc_reset_done_quirk_wdt(struct sysc *ddata)
1986 int wps, spr, error;
1992 sysc_write(ddata, spr, 0xaaaa);
1993 error = readl_poll_timeout(ddata->module_va + wps, val,
1995 MAX_MODULE_SOFTRESET_WAIT);
1997 dev_warn(ddata->dev, "wdt disable step1 failed\n");
1999 sysc_write(ddata, spr, 0x5555);
2000 error = readl_poll_timeout(ddata->module_va + wps, val,
2002 MAX_MODULE_SOFTRESET_WAIT);
2004 dev_warn(ddata->dev, "wdt disable step2 failed\n");
2007 /* PRUSS needs to set MSTANDBY_INIT inorder to idle properly */
2008 static void sysc_module_disable_quirk_pruss(struct sysc *ddata)
2012 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
2013 reg |= SYSC_PRUSS_STANDBY_INIT;
2014 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
2017 static void sysc_init_module_quirks(struct sysc *ddata)
2019 if (ddata->legacy_mode || !ddata->name)
2022 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_HDQ1W) {
2023 ddata->pre_reset_quirk = sysc_pre_reset_quirk_hdq1w;
2028 #ifdef CONFIG_OMAP_GPMC_DEBUG
2029 if (ddata->cfg.quirks & SYSC_QUIRK_GPMC_DEBUG) {
2030 ddata->cfg.quirks |= SYSC_QUIRK_NO_RESET_ON_INIT;
2036 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_I2C) {
2037 ddata->pre_reset_quirk = sysc_pre_reset_quirk_i2c;
2038 ddata->post_reset_quirk = sysc_post_reset_quirk_i2c;
2043 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_AESS)
2044 ddata->module_enable_quirk = sysc_module_enable_quirk_aess;
2046 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_DSS_RESET)
2047 ddata->pre_reset_quirk = sysc_pre_reset_quirk_dss;
2049 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_RTC_UNLOCK) {
2050 ddata->module_unlock_quirk = sysc_module_unlock_quirk_rtc;
2051 ddata->module_lock_quirk = sysc_module_lock_quirk_rtc;
2056 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_OTG) {
2057 ddata->module_enable_quirk = sysc_module_enable_quirk_otg;
2058 ddata->module_disable_quirk = sysc_module_disable_quirk_otg;
2061 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_SGX)
2062 ddata->module_enable_quirk = sysc_module_enable_quirk_sgx;
2064 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_WDT) {
2065 ddata->reset_done_quirk = sysc_reset_done_quirk_wdt;
2066 ddata->module_disable_quirk = sysc_reset_done_quirk_wdt;
2069 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_PRUSS)
2070 ddata->module_disable_quirk = sysc_module_disable_quirk_pruss;
2073 static int sysc_clockdomain_init(struct sysc *ddata)
2075 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
2076 struct clk *fck = NULL, *ick = NULL;
2079 if (!pdata || !pdata->init_clockdomain)
2082 switch (ddata->nr_clocks) {
2084 ick = ddata->clocks[SYSC_ICK];
2087 fck = ddata->clocks[SYSC_FCK];
2093 error = pdata->init_clockdomain(ddata->dev, fck, ick, &ddata->cookie);
2094 if (!error || error == -ENODEV)
2101 * Note that pdata->init_module() typically does a reset first. After
2102 * pdata->init_module() is done, PM runtime can be used for the interconnect
2105 static int sysc_legacy_init(struct sysc *ddata)
2107 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
2110 if (!pdata || !pdata->init_module)
2113 error = pdata->init_module(ddata->dev, ddata->mdata, &ddata->cookie);
2114 if (error == -EEXIST)
2121 * Note that the caller must ensure the interconnect target module is enabled
2122 * before calling reset. Otherwise reset will not complete.
2124 static int sysc_reset(struct sysc *ddata)
2126 int sysc_offset, sysc_val, error;
2129 sysc_offset = ddata->offsets[SYSC_SYSCONFIG];
2131 if (ddata->legacy_mode ||
2132 ddata->cap->regbits->srst_shift < 0 ||
2133 ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
2136 sysc_mask = BIT(ddata->cap->regbits->srst_shift);
2138 if (ddata->pre_reset_quirk)
2139 ddata->pre_reset_quirk(ddata);
2141 if (sysc_offset >= 0) {
2142 sysc_val = sysc_read_sysconfig(ddata);
2143 sysc_val |= sysc_mask;
2144 sysc_write(ddata, sysc_offset, sysc_val);
2147 if (ddata->cfg.srst_udelay)
2148 usleep_range(ddata->cfg.srst_udelay,
2149 ddata->cfg.srst_udelay * 2);
2151 if (ddata->post_reset_quirk)
2152 ddata->post_reset_quirk(ddata);
2154 error = sysc_wait_softreset(ddata);
2156 dev_warn(ddata->dev, "OCP softreset timed out\n");
2158 if (ddata->reset_done_quirk)
2159 ddata->reset_done_quirk(ddata);
2165 * At this point the module is configured enough to read the revision but
2166 * module may not be completely configured yet to use PM runtime. Enable
2167 * all clocks directly during init to configure the quirks needed for PM
2168 * runtime based on the revision register.
2170 static int sysc_init_module(struct sysc *ddata)
2172 bool rstctrl_deasserted = false;
2175 error = sysc_clockdomain_init(ddata);
2179 sysc_clkdm_deny_idle(ddata);
2182 * Always enable clocks. The bootloader may or may not have enabled
2183 * the related clocks.
2185 error = sysc_enable_opt_clocks(ddata);
2189 error = sysc_enable_main_clocks(ddata);
2191 goto err_opt_clocks;
2193 if (!(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)) {
2194 error = reset_control_deassert(ddata->rsts);
2196 goto err_main_clocks;
2197 rstctrl_deasserted = true;
2200 ddata->revision = sysc_read_revision(ddata);
2201 sysc_init_revision_quirks(ddata);
2202 sysc_init_module_quirks(ddata);
2204 if (ddata->legacy_mode) {
2205 error = sysc_legacy_init(ddata);
2207 goto err_main_clocks;
2210 if (!ddata->legacy_mode) {
2211 error = sysc_enable_module(ddata->dev);
2213 goto err_main_clocks;
2216 error = sysc_reset(ddata);
2218 dev_err(ddata->dev, "Reset failed with %d\n", error);
2220 if (error && !ddata->legacy_mode)
2221 sysc_disable_module(ddata->dev);
2225 sysc_disable_main_clocks(ddata);
2227 /* No re-enable of clockdomain autoidle to prevent module autoidle */
2229 sysc_disable_opt_clocks(ddata);
2230 sysc_clkdm_allow_idle(ddata);
2233 if (error && rstctrl_deasserted &&
2234 !(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT))
2235 reset_control_assert(ddata->rsts);
2240 static int sysc_init_sysc_mask(struct sysc *ddata)
2242 struct device_node *np = ddata->dev->of_node;
2246 error = of_property_read_u32(np, "ti,sysc-mask", &val);
2250 ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
2255 static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
2258 struct device_node *np = ddata->dev->of_node;
2259 struct property *prop;
2263 of_property_for_each_u32(np, name, prop, p, val) {
2264 if (val >= SYSC_NR_IDLEMODES) {
2265 dev_err(ddata->dev, "invalid idlemode: %i\n", val);
2268 *idlemodes |= (1 << val);
2274 static int sysc_init_idlemodes(struct sysc *ddata)
2278 error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
2283 error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
2292 * Only some devices on omap4 and later have SYSCONFIG reset done
2293 * bit. We can detect this if there is no SYSSTATUS at all, or the
2294 * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
2295 * have multiple bits for the child devices like OHCI and EHCI.
2296 * Depends on SYSC being parsed first.
2298 static int sysc_init_syss_mask(struct sysc *ddata)
2300 struct device_node *np = ddata->dev->of_node;
2304 error = of_property_read_u32(np, "ti,syss-mask", &val);
2306 if ((ddata->cap->type == TI_SYSC_OMAP4 ||
2307 ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
2308 (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
2309 ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
2314 if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
2315 ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
2317 ddata->cfg.syss_mask = val;
2323 * Many child device drivers need to have fck and opt clocks available
2324 * to get the clock rate for device internal configuration etc.
2326 static int sysc_child_add_named_clock(struct sysc *ddata,
2327 struct device *child,
2331 struct clk_lookup *l;
2337 clk = clk_get(child, name);
2343 clk = clk_get(ddata->dev, name);
2347 l = clkdev_create(clk, name, dev_name(child));
2356 static int sysc_child_add_clocks(struct sysc *ddata,
2357 struct device *child)
2361 for (i = 0; i < ddata->nr_clocks; i++) {
2362 error = sysc_child_add_named_clock(ddata,
2364 ddata->clock_roles[i]);
2365 if (error && error != -EEXIST) {
2366 dev_err(ddata->dev, "could not add child clock %s: %i\n",
2367 ddata->clock_roles[i], error);
2376 static struct device_type sysc_device_type = {
2379 static struct sysc *sysc_child_to_parent(struct device *dev)
2381 struct device *parent = dev->parent;
2383 if (!parent || parent->type != &sysc_device_type)
2386 return dev_get_drvdata(parent);
2389 static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
2394 ddata = sysc_child_to_parent(dev);
2396 error = pm_generic_runtime_suspend(dev);
2400 if (!ddata->enabled)
2403 return sysc_runtime_suspend(ddata->dev);
2406 static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
2411 ddata = sysc_child_to_parent(dev);
2413 if (!ddata->enabled) {
2414 error = sysc_runtime_resume(ddata->dev);
2417 "%s error: %i\n", __func__, error);
2420 return pm_generic_runtime_resume(dev);
2423 #ifdef CONFIG_PM_SLEEP
2424 static int sysc_child_suspend_noirq(struct device *dev)
2429 ddata = sysc_child_to_parent(dev);
2431 dev_dbg(ddata->dev, "%s %s\n", __func__,
2432 ddata->name ? ddata->name : "");
2434 error = pm_generic_suspend_noirq(dev);
2436 dev_err(dev, "%s error at %i: %i\n",
2437 __func__, __LINE__, error);
2442 if (!pm_runtime_status_suspended(dev)) {
2443 error = pm_generic_runtime_suspend(dev);
2445 dev_dbg(dev, "%s busy at %i: %i\n",
2446 __func__, __LINE__, error);
2451 error = sysc_runtime_suspend(ddata->dev);
2453 dev_err(dev, "%s error at %i: %i\n",
2454 __func__, __LINE__, error);
2459 ddata->child_needs_resume = true;
2465 static int sysc_child_resume_noirq(struct device *dev)
2470 ddata = sysc_child_to_parent(dev);
2472 dev_dbg(ddata->dev, "%s %s\n", __func__,
2473 ddata->name ? ddata->name : "");
2475 if (ddata->child_needs_resume) {
2476 ddata->child_needs_resume = false;
2478 error = sysc_runtime_resume(ddata->dev);
2481 "%s runtime resume error: %i\n",
2484 error = pm_generic_runtime_resume(dev);
2487 "%s generic runtime resume: %i\n",
2491 return pm_generic_resume_noirq(dev);
2495 static struct dev_pm_domain sysc_child_pm_domain = {
2497 SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
2498 sysc_child_runtime_resume,
2500 USE_PLATFORM_PM_SLEEP_OPS
2501 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
2502 sysc_child_resume_noirq)
2506 /* Caller needs to take list_lock if ever used outside of cpu_pm */
2507 static void sysc_reinit_modules(struct sysc_soc_info *soc)
2509 struct sysc_module *module;
2512 list_for_each_entry(module, &sysc_soc->restored_modules, node) {
2513 ddata = module->ddata;
2514 sysc_reinit_module(ddata, ddata->enabled);
2519 * sysc_context_notifier - optionally reset and restore module after idle
2520 * @nb: notifier block
2524 * Some interconnect target modules need to be restored, or reset and restored
2525 * on CPU_PM CPU_PM_CLUSTER_EXIT notifier. This is needed at least for am335x
2526 * OTG and GPMC target modules even if the modules are unused.
2528 static int sysc_context_notifier(struct notifier_block *nb, unsigned long cmd,
2531 struct sysc_soc_info *soc;
2533 soc = container_of(nb, struct sysc_soc_info, nb);
2536 case CPU_CLUSTER_PM_ENTER:
2538 case CPU_CLUSTER_PM_ENTER_FAILED: /* No need to restore context */
2540 case CPU_CLUSTER_PM_EXIT:
2541 sysc_reinit_modules(soc);
2549 * sysc_add_restored - optionally add reset and restore quirk hanlling
2550 * @ddata: device data
2552 static void sysc_add_restored(struct sysc *ddata)
2554 struct sysc_module *restored_module;
2556 restored_module = kzalloc(sizeof(*restored_module), GFP_KERNEL);
2557 if (!restored_module)
2560 restored_module->ddata = ddata;
2562 mutex_lock(&sysc_soc->list_lock);
2564 list_add(&restored_module->node, &sysc_soc->restored_modules);
2566 if (sysc_soc->nb.notifier_call)
2569 sysc_soc->nb.notifier_call = sysc_context_notifier;
2570 cpu_pm_register_notifier(&sysc_soc->nb);
2573 mutex_unlock(&sysc_soc->list_lock);
2577 * sysc_legacy_idle_quirk - handle children in omap_device compatible way
2578 * @ddata: device driver data
2579 * @child: child device driver
2581 * Allow idle for child devices as done with _od_runtime_suspend().
2582 * Otherwise many child devices will not idle because of the permanent
2583 * parent usecount set in pm_runtime_irq_safe().
2585 * Note that the long term solution is to just modify the child device
2586 * drivers to not set pm_runtime_irq_safe() and then this can be just
2589 static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
2591 if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
2592 dev_pm_domain_set(child, &sysc_child_pm_domain);
2595 static int sysc_notifier_call(struct notifier_block *nb,
2596 unsigned long event, void *device)
2598 struct device *dev = device;
2602 ddata = sysc_child_to_parent(dev);
2607 case BUS_NOTIFY_ADD_DEVICE:
2608 error = sysc_child_add_clocks(ddata, dev);
2611 sysc_legacy_idle_quirk(ddata, dev);
2620 static struct notifier_block sysc_nb = {
2621 .notifier_call = sysc_notifier_call,
2624 /* Device tree configured quirks */
2625 struct sysc_dts_quirk {
2630 static const struct sysc_dts_quirk sysc_dts_quirks[] = {
2631 { .name = "ti,no-idle-on-init",
2632 .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
2633 { .name = "ti,no-reset-on-init",
2634 .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
2635 { .name = "ti,no-idle",
2636 .mask = SYSC_QUIRK_NO_IDLE, },
2639 static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
2642 const struct property *prop;
2645 for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
2646 const char *name = sysc_dts_quirks[i].name;
2648 prop = of_get_property(np, name, &len);
2652 ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
2654 dev_warn(ddata->dev,
2655 "dts flag should be at module level for %s\n",
2661 static int sysc_init_dts_quirks(struct sysc *ddata)
2663 struct device_node *np = ddata->dev->of_node;
2667 ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
2669 sysc_parse_dts_quirks(ddata, np, false);
2670 error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
2673 dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
2677 ddata->cfg.srst_udelay = (u8)val;
2683 static void sysc_unprepare(struct sysc *ddata)
2690 for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
2691 if (!IS_ERR_OR_NULL(ddata->clocks[i]))
2692 clk_unprepare(ddata->clocks[i]);
2697 * Common sysc register bits found on omap2, also known as type1
2699 static const struct sysc_regbits sysc_regbits_omap2 = {
2700 .dmadisable_shift = -ENODEV,
2707 .autoidle_shift = 0,
2710 static const struct sysc_capabilities sysc_omap2 = {
2711 .type = TI_SYSC_OMAP2,
2712 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
2713 SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
2714 SYSC_OMAP2_AUTOIDLE,
2715 .regbits = &sysc_regbits_omap2,
2718 /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
2719 static const struct sysc_capabilities sysc_omap2_timer = {
2720 .type = TI_SYSC_OMAP2_TIMER,
2721 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
2722 SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
2723 SYSC_OMAP2_AUTOIDLE,
2724 .regbits = &sysc_regbits_omap2,
2725 .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
2729 * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
2730 * with different sidle position
2732 static const struct sysc_regbits sysc_regbits_omap3_sham = {
2733 .dmadisable_shift = -ENODEV,
2734 .midle_shift = -ENODEV,
2736 .clkact_shift = -ENODEV,
2737 .enwkup_shift = -ENODEV,
2739 .autoidle_shift = 0,
2740 .emufree_shift = -ENODEV,
2743 static const struct sysc_capabilities sysc_omap3_sham = {
2744 .type = TI_SYSC_OMAP3_SHAM,
2745 .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
2746 .regbits = &sysc_regbits_omap3_sham,
2750 * AES register bits found on omap3 and later, a variant of
2751 * sysc_regbits_omap2 with different sidle position
2753 static const struct sysc_regbits sysc_regbits_omap3_aes = {
2754 .dmadisable_shift = -ENODEV,
2755 .midle_shift = -ENODEV,
2757 .clkact_shift = -ENODEV,
2758 .enwkup_shift = -ENODEV,
2760 .autoidle_shift = 0,
2761 .emufree_shift = -ENODEV,
2764 static const struct sysc_capabilities sysc_omap3_aes = {
2765 .type = TI_SYSC_OMAP3_AES,
2766 .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
2767 .regbits = &sysc_regbits_omap3_aes,
2771 * Common sysc register bits found on omap4, also known as type2
2773 static const struct sysc_regbits sysc_regbits_omap4 = {
2774 .dmadisable_shift = 16,
2777 .clkact_shift = -ENODEV,
2778 .enwkup_shift = -ENODEV,
2781 .autoidle_shift = -ENODEV,
2784 static const struct sysc_capabilities sysc_omap4 = {
2785 .type = TI_SYSC_OMAP4,
2786 .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
2787 SYSC_OMAP4_SOFTRESET,
2788 .regbits = &sysc_regbits_omap4,
2791 static const struct sysc_capabilities sysc_omap4_timer = {
2792 .type = TI_SYSC_OMAP4_TIMER,
2793 .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
2794 SYSC_OMAP4_SOFTRESET,
2795 .regbits = &sysc_regbits_omap4,
2799 * Common sysc register bits found on omap4, also known as type3
2801 static const struct sysc_regbits sysc_regbits_omap4_simple = {
2802 .dmadisable_shift = -ENODEV,
2805 .clkact_shift = -ENODEV,
2806 .enwkup_shift = -ENODEV,
2807 .srst_shift = -ENODEV,
2808 .emufree_shift = -ENODEV,
2809 .autoidle_shift = -ENODEV,
2812 static const struct sysc_capabilities sysc_omap4_simple = {
2813 .type = TI_SYSC_OMAP4_SIMPLE,
2814 .regbits = &sysc_regbits_omap4_simple,
2818 * SmartReflex sysc found on omap34xx
2820 static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
2821 .dmadisable_shift = -ENODEV,
2822 .midle_shift = -ENODEV,
2823 .sidle_shift = -ENODEV,
2825 .enwkup_shift = -ENODEV,
2826 .srst_shift = -ENODEV,
2827 .emufree_shift = -ENODEV,
2828 .autoidle_shift = -ENODEV,
2831 static const struct sysc_capabilities sysc_34xx_sr = {
2832 .type = TI_SYSC_OMAP34XX_SR,
2833 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
2834 .regbits = &sysc_regbits_omap34xx_sr,
2835 .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
2836 SYSC_QUIRK_LEGACY_IDLE,
2840 * SmartReflex sysc found on omap36xx and later
2842 static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
2843 .dmadisable_shift = -ENODEV,
2844 .midle_shift = -ENODEV,
2846 .clkact_shift = -ENODEV,
2848 .srst_shift = -ENODEV,
2849 .emufree_shift = -ENODEV,
2850 .autoidle_shift = -ENODEV,
2853 static const struct sysc_capabilities sysc_36xx_sr = {
2854 .type = TI_SYSC_OMAP36XX_SR,
2855 .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
2856 .regbits = &sysc_regbits_omap36xx_sr,
2857 .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
2860 static const struct sysc_capabilities sysc_omap4_sr = {
2861 .type = TI_SYSC_OMAP4_SR,
2862 .regbits = &sysc_regbits_omap36xx_sr,
2863 .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
2867 * McASP register bits found on omap4 and later
2869 static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
2870 .dmadisable_shift = -ENODEV,
2871 .midle_shift = -ENODEV,
2873 .clkact_shift = -ENODEV,
2874 .enwkup_shift = -ENODEV,
2875 .srst_shift = -ENODEV,
2876 .emufree_shift = -ENODEV,
2877 .autoidle_shift = -ENODEV,
2880 static const struct sysc_capabilities sysc_omap4_mcasp = {
2881 .type = TI_SYSC_OMAP4_MCASP,
2882 .regbits = &sysc_regbits_omap4_mcasp,
2883 .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
2887 * McASP found on dra7 and later
2889 static const struct sysc_capabilities sysc_dra7_mcasp = {
2890 .type = TI_SYSC_OMAP4_SIMPLE,
2891 .regbits = &sysc_regbits_omap4_simple,
2892 .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
2896 * FS USB host found on omap4 and later
2898 static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
2899 .dmadisable_shift = -ENODEV,
2900 .midle_shift = -ENODEV,
2902 .clkact_shift = -ENODEV,
2904 .srst_shift = -ENODEV,
2905 .emufree_shift = -ENODEV,
2906 .autoidle_shift = -ENODEV,
2909 static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
2910 .type = TI_SYSC_OMAP4_USB_HOST_FS,
2911 .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
2912 .regbits = &sysc_regbits_omap4_usb_host_fs,
2915 static const struct sysc_regbits sysc_regbits_dra7_mcan = {
2916 .dmadisable_shift = -ENODEV,
2917 .midle_shift = -ENODEV,
2918 .sidle_shift = -ENODEV,
2919 .clkact_shift = -ENODEV,
2922 .emufree_shift = -ENODEV,
2923 .autoidle_shift = -ENODEV,
2926 static const struct sysc_capabilities sysc_dra7_mcan = {
2927 .type = TI_SYSC_DRA7_MCAN,
2928 .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
2929 .regbits = &sysc_regbits_dra7_mcan,
2930 .mod_quirks = SYSS_QUIRK_RESETDONE_INVERTED,
2934 * PRUSS found on some AM33xx, AM437x and AM57xx SoCs
2936 static const struct sysc_capabilities sysc_pruss = {
2937 .type = TI_SYSC_PRUSS,
2938 .sysc_mask = SYSC_PRUSS_STANDBY_INIT | SYSC_PRUSS_SUB_MWAIT,
2939 .regbits = &sysc_regbits_omap4_simple,
2940 .mod_quirks = SYSC_MODULE_QUIRK_PRUSS,
2943 static int sysc_init_pdata(struct sysc *ddata)
2945 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
2946 struct ti_sysc_module_data *mdata;
2951 mdata = devm_kzalloc(ddata->dev, sizeof(*mdata), GFP_KERNEL);
2955 if (ddata->legacy_mode) {
2956 mdata->name = ddata->legacy_mode;
2957 mdata->module_pa = ddata->module_pa;
2958 mdata->module_size = ddata->module_size;
2959 mdata->offsets = ddata->offsets;
2960 mdata->nr_offsets = SYSC_MAX_REGS;
2961 mdata->cap = ddata->cap;
2962 mdata->cfg = &ddata->cfg;
2965 ddata->mdata = mdata;
2970 static int sysc_init_match(struct sysc *ddata)
2972 const struct sysc_capabilities *cap;
2974 cap = of_device_get_match_data(ddata->dev);
2980 ddata->cfg.quirks |= ddata->cap->mod_quirks;
2985 static void ti_sysc_idle(struct work_struct *work)
2989 ddata = container_of(work, struct sysc, idle_work.work);
2992 * One time decrement of clock usage counts if left on from init.
2993 * Note that we disable opt clocks unconditionally in this case
2994 * as they are enabled unconditionally during init without
2995 * considering sysc_opt_clks_needed() at that point.
2997 if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE |
2998 SYSC_QUIRK_NO_IDLE_ON_INIT)) {
2999 sysc_disable_main_clocks(ddata);
3000 sysc_disable_opt_clocks(ddata);
3001 sysc_clkdm_allow_idle(ddata);
3004 /* Keep permanent PM runtime usage count for SYSC_QUIRK_NO_IDLE */
3005 if (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE)
3009 * Decrement PM runtime usage count for SYSC_QUIRK_NO_IDLE_ON_INIT
3010 * and SYSC_QUIRK_NO_RESET_ON_INIT
3012 if (pm_runtime_active(ddata->dev))
3013 pm_runtime_put_sync(ddata->dev);
3017 * SoC model and features detection. Only needed for SoCs that need
3018 * special handling for quirks, no need to list others.
3020 static const struct soc_device_attribute sysc_soc_match[] = {
3021 SOC_FLAG("OMAP242*", SOC_2420),
3022 SOC_FLAG("OMAP243*", SOC_2430),
3023 SOC_FLAG("OMAP3[45]*", SOC_3430),
3024 SOC_FLAG("OMAP3[67]*", SOC_3630),
3025 SOC_FLAG("OMAP443*", SOC_4430),
3026 SOC_FLAG("OMAP446*", SOC_4460),
3027 SOC_FLAG("OMAP447*", SOC_4470),
3028 SOC_FLAG("OMAP54*", SOC_5430),
3029 SOC_FLAG("AM433", SOC_AM3),
3030 SOC_FLAG("AM43*", SOC_AM4),
3031 SOC_FLAG("DRA7*", SOC_DRA7),
3037 * List of SoCs variants with disabled features. By default we assume all
3038 * devices in the device tree are available so no need to list those SoCs.
3040 static const struct soc_device_attribute sysc_soc_feat_match[] = {
3041 /* OMAP3430/3530 and AM3517 variants with some accelerators disabled */
3042 SOC_FLAG("AM3505", DIS_SGX),
3043 SOC_FLAG("OMAP3525", DIS_SGX),
3044 SOC_FLAG("OMAP3515", DIS_IVA | DIS_SGX),
3045 SOC_FLAG("OMAP3503", DIS_ISP | DIS_IVA | DIS_SGX),
3047 /* OMAP3630/DM3730 variants with some accelerators disabled */
3048 SOC_FLAG("AM3703", DIS_IVA | DIS_SGX),
3049 SOC_FLAG("DM3725", DIS_SGX),
3050 SOC_FLAG("OMAP3611", DIS_ISP | DIS_IVA | DIS_SGX),
3051 SOC_FLAG("OMAP3615/AM3715", DIS_IVA),
3052 SOC_FLAG("OMAP3621", DIS_ISP),
3057 static int sysc_add_disabled(unsigned long base)
3059 struct sysc_address *disabled_module;
3061 disabled_module = kzalloc(sizeof(*disabled_module), GFP_KERNEL);
3062 if (!disabled_module)
3065 disabled_module->base = base;
3067 mutex_lock(&sysc_soc->list_lock);
3068 list_add(&disabled_module->node, &sysc_soc->disabled_modules);
3069 mutex_unlock(&sysc_soc->list_lock);
3075 * One time init to detect the booted SoC, disable unavailable features
3076 * and initialize list for optional cpu_pm notifier.
3078 * Note that we initialize static data shared across all ti-sysc instances
3079 * so ddata is only used for SoC type. This can be called from module_init
3080 * once we no longer need to rely on platform data.
3082 static int sysc_init_static_data(struct sysc *ddata)
3084 const struct soc_device_attribute *match;
3085 struct ti_sysc_platform_data *pdata;
3086 unsigned long features = 0;
3087 struct device_node *np;
3092 sysc_soc = kzalloc(sizeof(*sysc_soc), GFP_KERNEL);
3096 mutex_init(&sysc_soc->list_lock);
3097 INIT_LIST_HEAD(&sysc_soc->disabled_modules);
3098 INIT_LIST_HEAD(&sysc_soc->restored_modules);
3099 sysc_soc->general_purpose = true;
3101 pdata = dev_get_platdata(ddata->dev);
3102 if (pdata && pdata->soc_type_gp)
3103 sysc_soc->general_purpose = pdata->soc_type_gp();
3105 match = soc_device_match(sysc_soc_match);
3106 if (match && match->data)
3107 sysc_soc->soc = (int)match->data;
3110 * Check and warn about possible old incomplete dtb. We now want to see
3111 * simple-pm-bus instead of simple-bus in the dtb for genpd using SoCs.
3113 switch (sysc_soc->soc) {
3116 case SOC_4430 ... SOC_4470:
3119 np = of_find_node_by_path("/ocp");
3120 WARN_ONCE(np && of_device_is_compatible(np, "simple-bus"),
3121 "ti-sysc: Incomplete old dtb, please update\n");
3127 /* Ignore devices that are not available on HS and EMU SoCs */
3128 if (!sysc_soc->general_purpose) {
3129 switch (sysc_soc->soc) {
3130 case SOC_3430 ... SOC_3630:
3131 sysc_add_disabled(0x48304000); /* timer12 */
3134 sysc_add_disabled(0x48310000); /* rng */
3141 match = soc_device_match(sysc_soc_feat_match);
3146 features = (unsigned long)match->data;
3149 * Add disabled devices to the list based on the module base.
3150 * Note that this must be done before we attempt to access the
3151 * device and have module revision checks working.
3153 if (features & DIS_ISP)
3154 sysc_add_disabled(0x480bd400);
3155 if (features & DIS_IVA)
3156 sysc_add_disabled(0x5d000000);
3157 if (features & DIS_SGX)
3158 sysc_add_disabled(0x50000000);
3163 static void sysc_cleanup_static_data(void)
3165 struct sysc_module *restored_module;
3166 struct sysc_address *disabled_module;
3167 struct list_head *pos, *tmp;
3172 if (sysc_soc->nb.notifier_call)
3173 cpu_pm_unregister_notifier(&sysc_soc->nb);
3175 mutex_lock(&sysc_soc->list_lock);
3176 list_for_each_safe(pos, tmp, &sysc_soc->restored_modules) {
3177 restored_module = list_entry(pos, struct sysc_module, node);
3179 kfree(restored_module);
3181 list_for_each_safe(pos, tmp, &sysc_soc->disabled_modules) {
3182 disabled_module = list_entry(pos, struct sysc_address, node);
3184 kfree(disabled_module);
3186 mutex_unlock(&sysc_soc->list_lock);
3189 static int sysc_check_disabled_devices(struct sysc *ddata)
3191 struct sysc_address *disabled_module;
3194 mutex_lock(&sysc_soc->list_lock);
3195 list_for_each_entry(disabled_module, &sysc_soc->disabled_modules, node) {
3196 if (ddata->module_pa == disabled_module->base) {
3197 dev_dbg(ddata->dev, "module disabled for this SoC\n");
3202 mutex_unlock(&sysc_soc->list_lock);
3208 * Ignore timers tagged with no-reset and no-idle. These are likely in use,
3209 * for example by drivers/clocksource/timer-ti-dm-systimer.c. If more checks
3210 * are needed, we could also look at the timer register configuration.
3212 static int sysc_check_active_timer(struct sysc *ddata)
3216 if (ddata->cap->type != TI_SYSC_OMAP2_TIMER &&
3217 ddata->cap->type != TI_SYSC_OMAP4_TIMER)
3221 * Quirk for omap3 beagleboard revision A to B4 to use gpt12.
3222 * Revision C and later are fixed with commit 23885389dbbb ("ARM:
3223 * dts: Fix timer regression for beagleboard revision c"). This all
3224 * can be dropped if we stop supporting old beagleboard revisions
3225 * A to B4 at some point.
3227 if (sysc_soc->soc == SOC_3430)
3232 if ((ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT) &&
3233 (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE))
3239 static const struct of_device_id sysc_match_table[] = {
3240 { .compatible = "simple-bus", },
3244 static int sysc_probe(struct platform_device *pdev)
3246 struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
3250 ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
3254 ddata->offsets[SYSC_REVISION] = -ENODEV;
3255 ddata->offsets[SYSC_SYSCONFIG] = -ENODEV;
3256 ddata->offsets[SYSC_SYSSTATUS] = -ENODEV;
3257 ddata->dev = &pdev->dev;
3258 platform_set_drvdata(pdev, ddata);
3260 error = sysc_init_static_data(ddata);
3264 error = sysc_init_match(ddata);
3268 error = sysc_init_dts_quirks(ddata);
3272 error = sysc_map_and_check_registers(ddata);
3276 error = sysc_init_sysc_mask(ddata);
3280 error = sysc_init_idlemodes(ddata);
3284 error = sysc_init_syss_mask(ddata);
3288 error = sysc_init_pdata(ddata);
3292 sysc_init_early_quirks(ddata);
3294 error = sysc_check_disabled_devices(ddata);
3298 error = sysc_check_active_timer(ddata);
3299 if (error == -ENXIO)
3300 ddata->reserved = true;
3304 error = sysc_get_clocks(ddata);
3308 error = sysc_init_resets(ddata);
3312 error = sysc_init_module(ddata);
3316 pm_runtime_enable(ddata->dev);
3317 error = pm_runtime_resume_and_get(ddata->dev);
3319 pm_runtime_disable(ddata->dev);
3323 /* Balance use counts as PM runtime should have enabled these all */
3324 if (!(ddata->cfg.quirks &
3325 (SYSC_QUIRK_NO_IDLE | SYSC_QUIRK_NO_IDLE_ON_INIT))) {
3326 sysc_disable_main_clocks(ddata);
3327 sysc_disable_opt_clocks(ddata);
3328 sysc_clkdm_allow_idle(ddata);
3331 if (!(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT))
3332 reset_control_assert(ddata->rsts);
3334 sysc_show_registers(ddata);
3336 ddata->dev->type = &sysc_device_type;
3338 if (!ddata->reserved) {
3339 error = of_platform_populate(ddata->dev->of_node,
3341 pdata ? pdata->auxdata : NULL,
3347 INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
3349 /* At least earlycon won't survive without deferred idle */
3350 if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE |
3351 SYSC_QUIRK_NO_IDLE_ON_INIT |
3352 SYSC_QUIRK_NO_RESET_ON_INIT)) {
3353 schedule_delayed_work(&ddata->idle_work, 3000);
3355 pm_runtime_put(&pdev->dev);
3358 if (ddata->cfg.quirks & SYSC_QUIRK_REINIT_ON_CTX_LOST)
3359 sysc_add_restored(ddata);
3364 pm_runtime_put_sync(&pdev->dev);
3365 pm_runtime_disable(&pdev->dev);
3367 sysc_unprepare(ddata);
3372 static int sysc_remove(struct platform_device *pdev)
3374 struct sysc *ddata = platform_get_drvdata(pdev);
3377 /* Device can still be enabled, see deferred idle quirk in probe */
3378 if (cancel_delayed_work_sync(&ddata->idle_work))
3379 ti_sysc_idle(&ddata->idle_work.work);
3381 error = pm_runtime_resume_and_get(ddata->dev);
3383 pm_runtime_disable(ddata->dev);
3387 of_platform_depopulate(&pdev->dev);
3389 pm_runtime_put_sync(&pdev->dev);
3390 pm_runtime_disable(&pdev->dev);
3392 if (!reset_control_status(ddata->rsts))
3393 reset_control_assert(ddata->rsts);
3396 sysc_unprepare(ddata);
3401 static const struct of_device_id sysc_match[] = {
3402 { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
3403 { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
3404 { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
3405 { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
3406 { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
3407 { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
3408 { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
3409 { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
3410 { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
3411 { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
3412 { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
3413 { .compatible = "ti,sysc-dra7-mcasp", .data = &sysc_dra7_mcasp, },
3414 { .compatible = "ti,sysc-usb-host-fs",
3415 .data = &sysc_omap4_usb_host_fs, },
3416 { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
3417 { .compatible = "ti,sysc-pruss", .data = &sysc_pruss, },
3420 MODULE_DEVICE_TABLE(of, sysc_match);
3422 static struct platform_driver sysc_driver = {
3423 .probe = sysc_probe,
3424 .remove = sysc_remove,
3427 .of_match_table = sysc_match,
3432 static int __init sysc_init(void)
3434 bus_register_notifier(&platform_bus_type, &sysc_nb);
3436 return platform_driver_register(&sysc_driver);
3438 module_init(sysc_init);
3440 static void __exit sysc_exit(void)
3442 bus_unregister_notifier(&platform_bus_type, &sysc_nb);
3443 platform_driver_unregister(&sysc_driver);
3444 sysc_cleanup_static_data();
3446 module_exit(sysc_exit);
3448 MODULE_DESCRIPTION("TI sysc interconnect target driver");
3449 MODULE_LICENSE("GPL v2");