2 * Driver for A2 audio system used in SGI machines
6 * was based on code from Ulf Carlsson
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 #include <linux/kernel.h>
23 #include <linux/init.h>
24 #include <linux/interrupt.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/platform_device.h>
28 #include <linux/slab.h>
29 #include <linux/module.h>
31 #include <asm/sgi/hpc3.h>
32 #include <asm/sgi/ip22.h>
34 #include <sound/core.h>
35 #include <sound/control.h>
36 #include <sound/pcm.h>
37 #include <sound/pcm-indirect.h>
38 #include <sound/initval.h>
42 static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
43 static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
45 module_param(index, int, 0444);
46 MODULE_PARM_DESC(index, "Index value for SGI HAL2 soundcard.");
47 module_param(id, charp, 0444);
48 MODULE_PARM_DESC(id, "ID string for SGI HAL2 soundcard.");
49 MODULE_DESCRIPTION("ALSA driver for SGI HAL2 audio");
50 MODULE_AUTHOR("Thomas Bogendoerfer");
51 MODULE_LICENSE("GPL");
54 #define H2_BLOCK_SIZE 1024
55 #define H2_BUF_SIZE 16384
58 struct hpc3_pbus_dmacregs *pbus;
60 unsigned int ctrl; /* Current state of pbus->pbdma_ctrl */
64 struct hpc_dma_desc desc;
65 u32 pad; /* padding */
69 struct snd_pcm_indirect pcm_indirect;
70 struct snd_pcm_substream *substream;
72 unsigned char *buffer;
73 dma_addr_t buffer_dma;
74 struct hal2_desc *desc;
77 struct hal2_pbus pbus;
78 int voices; /* mono/stereo */
79 unsigned int sample_rate;
80 unsigned int master; /* Master frequency */
81 unsigned short mod; /* MOD value */
82 unsigned short inc; /* INC value */
85 #define H2_MIX_OUTPUT_ATT 0
86 #define H2_MIX_INPUT_GAIN 1
89 struct snd_card *card;
91 struct hal2_ctl_regs *ctl_regs; /* HAL2 ctl registers */
92 struct hal2_aes_regs *aes_regs; /* HAL2 aes registers */
93 struct hal2_vol_regs *vol_regs; /* HAL2 vol registers */
94 struct hal2_syn_regs *syn_regs; /* HAL2 syn registers */
96 struct hal2_codec dac;
97 struct hal2_codec adc;
100 #define H2_INDIRECT_WAIT(regs) while (hal2_read(®s->isr) & H2_ISR_TSTATUS);
102 #define H2_READ_ADDR(addr) (addr | (1<<7))
103 #define H2_WRITE_ADDR(addr) (addr)
105 static inline u32 hal2_read(u32 *reg)
107 return __raw_readl(reg);
110 static inline void hal2_write(u32 val, u32 *reg)
112 __raw_writel(val, reg);
116 static u32 hal2_i_read32(struct snd_hal2 *hal2, u16 addr)
119 struct hal2_ctl_regs *regs = hal2->ctl_regs;
121 hal2_write(H2_READ_ADDR(addr), ®s->iar);
122 H2_INDIRECT_WAIT(regs);
123 ret = hal2_read(®s->idr0) & 0xffff;
124 hal2_write(H2_READ_ADDR(addr) | 0x1, ®s->iar);
125 H2_INDIRECT_WAIT(regs);
126 ret |= (hal2_read(®s->idr0) & 0xffff) << 16;
130 static void hal2_i_write16(struct snd_hal2 *hal2, u16 addr, u16 val)
132 struct hal2_ctl_regs *regs = hal2->ctl_regs;
134 hal2_write(val, ®s->idr0);
135 hal2_write(0, ®s->idr1);
136 hal2_write(0, ®s->idr2);
137 hal2_write(0, ®s->idr3);
138 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
139 H2_INDIRECT_WAIT(regs);
142 static void hal2_i_write32(struct snd_hal2 *hal2, u16 addr, u32 val)
144 struct hal2_ctl_regs *regs = hal2->ctl_regs;
146 hal2_write(val & 0xffff, ®s->idr0);
147 hal2_write(val >> 16, ®s->idr1);
148 hal2_write(0, ®s->idr2);
149 hal2_write(0, ®s->idr3);
150 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
151 H2_INDIRECT_WAIT(regs);
154 static void hal2_i_setbit16(struct snd_hal2 *hal2, u16 addr, u16 bit)
156 struct hal2_ctl_regs *regs = hal2->ctl_regs;
158 hal2_write(H2_READ_ADDR(addr), ®s->iar);
159 H2_INDIRECT_WAIT(regs);
160 hal2_write((hal2_read(®s->idr0) & 0xffff) | bit, ®s->idr0);
161 hal2_write(0, ®s->idr1);
162 hal2_write(0, ®s->idr2);
163 hal2_write(0, ®s->idr3);
164 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
165 H2_INDIRECT_WAIT(regs);
168 static void hal2_i_clearbit16(struct snd_hal2 *hal2, u16 addr, u16 bit)
170 struct hal2_ctl_regs *regs = hal2->ctl_regs;
172 hal2_write(H2_READ_ADDR(addr), ®s->iar);
173 H2_INDIRECT_WAIT(regs);
174 hal2_write((hal2_read(®s->idr0) & 0xffff) & ~bit, ®s->idr0);
175 hal2_write(0, ®s->idr1);
176 hal2_write(0, ®s->idr2);
177 hal2_write(0, ®s->idr3);
178 hal2_write(H2_WRITE_ADDR(addr), ®s->iar);
179 H2_INDIRECT_WAIT(regs);
182 static int hal2_gain_info(struct snd_kcontrol *kcontrol,
183 struct snd_ctl_elem_info *uinfo)
185 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
187 uinfo->value.integer.min = 0;
188 switch ((int)kcontrol->private_value) {
189 case H2_MIX_OUTPUT_ATT:
190 uinfo->value.integer.max = 31;
192 case H2_MIX_INPUT_GAIN:
193 uinfo->value.integer.max = 15;
199 static int hal2_gain_get(struct snd_kcontrol *kcontrol,
200 struct snd_ctl_elem_value *ucontrol)
202 struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol);
206 switch ((int)kcontrol->private_value) {
207 case H2_MIX_OUTPUT_ATT:
208 tmp = hal2_i_read32(hal2, H2I_DAC_C2);
209 if (tmp & H2I_C2_MUTE) {
213 l = 31 - ((tmp >> H2I_C2_L_ATT_SHIFT) & 31);
214 r = 31 - ((tmp >> H2I_C2_R_ATT_SHIFT) & 31);
217 case H2_MIX_INPUT_GAIN:
218 tmp = hal2_i_read32(hal2, H2I_ADC_C2);
219 l = (tmp >> H2I_C2_L_GAIN_SHIFT) & 15;
220 r = (tmp >> H2I_C2_R_GAIN_SHIFT) & 15;
225 ucontrol->value.integer.value[0] = l;
226 ucontrol->value.integer.value[1] = r;
231 static int hal2_gain_put(struct snd_kcontrol *kcontrol,
232 struct snd_ctl_elem_value *ucontrol)
234 struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol);
238 l = ucontrol->value.integer.value[0];
239 r = ucontrol->value.integer.value[1];
241 switch ((int)kcontrol->private_value) {
242 case H2_MIX_OUTPUT_ATT:
243 old = hal2_i_read32(hal2, H2I_DAC_C2);
244 new = old & ~(H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE);
248 new |= (l << H2I_C2_L_ATT_SHIFT);
249 new |= (r << H2I_C2_R_ATT_SHIFT);
251 new |= H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE;
252 hal2_i_write32(hal2, H2I_DAC_C2, new);
254 case H2_MIX_INPUT_GAIN:
255 old = hal2_i_read32(hal2, H2I_ADC_C2);
256 new = old & ~(H2I_C2_L_GAIN_M | H2I_C2_R_GAIN_M);
257 new |= (l << H2I_C2_L_GAIN_SHIFT);
258 new |= (r << H2I_C2_R_GAIN_SHIFT);
259 hal2_i_write32(hal2, H2I_ADC_C2, new);
267 static const struct snd_kcontrol_new hal2_ctrl_headphone = {
268 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
269 .name = "Headphone Playback Volume",
270 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
271 .private_value = H2_MIX_OUTPUT_ATT,
272 .info = hal2_gain_info,
273 .get = hal2_gain_get,
274 .put = hal2_gain_put,
277 static const struct snd_kcontrol_new hal2_ctrl_mic = {
278 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
279 .name = "Mic Capture Volume",
280 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
281 .private_value = H2_MIX_INPUT_GAIN,
282 .info = hal2_gain_info,
283 .get = hal2_gain_get,
284 .put = hal2_gain_put,
287 static int hal2_mixer_create(struct snd_hal2 *hal2)
292 hal2_i_write32(hal2, H2I_DAC_C2,
293 H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE);
295 hal2_i_write32(hal2, H2I_ADC_C2, 0);
297 err = snd_ctl_add(hal2->card,
298 snd_ctl_new1(&hal2_ctrl_headphone, hal2));
302 err = snd_ctl_add(hal2->card,
303 snd_ctl_new1(&hal2_ctrl_mic, hal2));
310 static irqreturn_t hal2_interrupt(int irq, void *dev_id)
312 struct snd_hal2 *hal2 = dev_id;
313 irqreturn_t ret = IRQ_NONE;
315 /* decide what caused this interrupt */
316 if (hal2->dac.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) {
317 snd_pcm_period_elapsed(hal2->dac.substream);
320 if (hal2->adc.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) {
321 snd_pcm_period_elapsed(hal2->adc.substream);
327 static int hal2_compute_rate(struct hal2_codec *codec, unsigned int rate)
331 if (44100 % rate < 48000 % rate) {
332 mod = 4 * 44100 / rate;
333 codec->master = 44100;
335 mod = 4 * 48000 / rate;
336 codec->master = 48000;
341 rate = 4 * codec->master / mod;
346 static void hal2_set_dac_rate(struct snd_hal2 *hal2)
348 unsigned int master = hal2->dac.master;
349 int inc = hal2->dac.inc;
350 int mod = hal2->dac.mod;
352 hal2_i_write16(hal2, H2I_BRES1_C1, (master == 44100) ? 1 : 0);
353 hal2_i_write32(hal2, H2I_BRES1_C2,
354 ((0xffff & (inc - mod - 1)) << 16) | inc);
357 static void hal2_set_adc_rate(struct snd_hal2 *hal2)
359 unsigned int master = hal2->adc.master;
360 int inc = hal2->adc.inc;
361 int mod = hal2->adc.mod;
363 hal2_i_write16(hal2, H2I_BRES2_C1, (master == 44100) ? 1 : 0);
364 hal2_i_write32(hal2, H2I_BRES2_C2,
365 ((0xffff & (inc - mod - 1)) << 16) | inc);
368 static void hal2_setup_dac(struct snd_hal2 *hal2)
370 unsigned int fifobeg, fifoend, highwater, sample_size;
371 struct hal2_pbus *pbus = &hal2->dac.pbus;
373 /* Now we set up some PBUS information. The PBUS needs information about
374 * what portion of the fifo it will use. If it's receiving or
375 * transmitting, and finally whether the stream is little endian or big
376 * endian. The information is written later, on the start call.
378 sample_size = 2 * hal2->dac.voices;
379 /* Fifo should be set to hold exactly four samples. Highwater mark
380 * should be set to two samples. */
381 highwater = (sample_size * 2) >> 1; /* halfwords */
382 fifobeg = 0; /* playback is first */
383 fifoend = (sample_size * 4) >> 3; /* doublewords */
384 pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_LD |
385 (highwater << 8) | (fifobeg << 16) | (fifoend << 24);
386 /* We disable everything before we do anything at all */
387 pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
388 hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX);
389 /* Setup the HAL2 for playback */
390 hal2_set_dac_rate(hal2);
392 hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECTX);
394 hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr));
395 /* We are using 1st Bresenham clock generator for playback */
396 hal2_i_write16(hal2, H2I_DAC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT)
397 | (1 << H2I_C1_CLKID_SHIFT)
398 | (hal2->dac.voices << H2I_C1_DATAT_SHIFT));
401 static void hal2_setup_adc(struct snd_hal2 *hal2)
403 unsigned int fifobeg, fifoend, highwater, sample_size;
404 struct hal2_pbus *pbus = &hal2->adc.pbus;
406 sample_size = 2 * hal2->adc.voices;
407 highwater = (sample_size * 2) >> 1; /* halfwords */
408 fifobeg = (4 * 4) >> 3; /* record is second */
409 fifoend = (4 * 4 + sample_size * 4) >> 3; /* doublewords */
410 pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_RCV | HPC3_PDMACTRL_LD |
411 (highwater << 8) | (fifobeg << 16) | (fifoend << 24);
412 pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
413 hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR);
414 /* Setup the HAL2 for record */
415 hal2_set_adc_rate(hal2);
417 hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECR);
419 hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr));
420 /* We are using 2nd Bresenham clock generator for record */
421 hal2_i_write16(hal2, H2I_ADC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT)
422 | (2 << H2I_C1_CLKID_SHIFT)
423 | (hal2->adc.voices << H2I_C1_DATAT_SHIFT));
426 static void hal2_start_dac(struct snd_hal2 *hal2)
428 struct hal2_pbus *pbus = &hal2->dac.pbus;
430 pbus->pbus->pbdma_dptr = hal2->dac.desc_dma;
431 pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT;
433 hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX);
436 static void hal2_start_adc(struct snd_hal2 *hal2)
438 struct hal2_pbus *pbus = &hal2->adc.pbus;
440 pbus->pbus->pbdma_dptr = hal2->adc.desc_dma;
441 pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT;
443 hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR);
446 static inline void hal2_stop_dac(struct snd_hal2 *hal2)
448 hal2->dac.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
449 /* The HAL2 itself may remain enabled safely */
452 static inline void hal2_stop_adc(struct snd_hal2 *hal2)
454 hal2->adc.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD;
457 static int hal2_alloc_dmabuf(struct hal2_codec *codec)
459 struct hal2_desc *desc;
460 dma_addr_t desc_dma, buffer_dma;
461 int count = H2_BUF_SIZE / H2_BLOCK_SIZE;
464 codec->buffer = dma_alloc_attrs(NULL, H2_BUF_SIZE, &buffer_dma,
465 GFP_KERNEL, DMA_ATTR_NON_CONSISTENT);
468 desc = dma_alloc_attrs(NULL, count * sizeof(struct hal2_desc),
469 &desc_dma, GFP_KERNEL, DMA_ATTR_NON_CONSISTENT);
471 dma_free_attrs(NULL, H2_BUF_SIZE, codec->buffer, buffer_dma,
472 DMA_ATTR_NON_CONSISTENT);
475 codec->buffer_dma = buffer_dma;
476 codec->desc_dma = desc_dma;
478 for (i = 0; i < count; i++) {
479 desc->desc.pbuf = buffer_dma + i * H2_BLOCK_SIZE;
480 desc->desc.cntinfo = HPCDMA_XIE | H2_BLOCK_SIZE;
481 desc->desc.pnext = (i == count - 1) ?
482 desc_dma : desc_dma + (i + 1) * sizeof(struct hal2_desc);
485 dma_cache_sync(NULL, codec->desc, count * sizeof(struct hal2_desc),
487 codec->desc_count = count;
491 static void hal2_free_dmabuf(struct hal2_codec *codec)
493 dma_free_attrs(NULL, codec->desc_count * sizeof(struct hal2_desc),
494 codec->desc, codec->desc_dma, DMA_ATTR_NON_CONSISTENT);
495 dma_free_attrs(NULL, H2_BUF_SIZE, codec->buffer, codec->buffer_dma,
496 DMA_ATTR_NON_CONSISTENT);
499 static const struct snd_pcm_hardware hal2_pcm_hw = {
500 .info = (SNDRV_PCM_INFO_MMAP |
501 SNDRV_PCM_INFO_MMAP_VALID |
502 SNDRV_PCM_INFO_INTERLEAVED |
503 SNDRV_PCM_INFO_BLOCK_TRANSFER |
504 SNDRV_PCM_INFO_SYNC_APPLPTR),
505 .formats = SNDRV_PCM_FMTBIT_S16_BE,
506 .rates = SNDRV_PCM_RATE_8000_48000,
511 .buffer_bytes_max = 65536,
512 .period_bytes_min = 1024,
513 .period_bytes_max = 65536,
518 static int hal2_pcm_hw_params(struct snd_pcm_substream *substream,
519 struct snd_pcm_hw_params *params)
523 err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(params));
530 static int hal2_pcm_hw_free(struct snd_pcm_substream *substream)
532 return snd_pcm_lib_free_pages(substream);
535 static int hal2_playback_open(struct snd_pcm_substream *substream)
537 struct snd_pcm_runtime *runtime = substream->runtime;
538 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
541 runtime->hw = hal2_pcm_hw;
543 err = hal2_alloc_dmabuf(&hal2->dac);
549 static int hal2_playback_close(struct snd_pcm_substream *substream)
551 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
553 hal2_free_dmabuf(&hal2->dac);
557 static int hal2_playback_prepare(struct snd_pcm_substream *substream)
559 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
560 struct snd_pcm_runtime *runtime = substream->runtime;
561 struct hal2_codec *dac = &hal2->dac;
563 dac->voices = runtime->channels;
564 dac->sample_rate = hal2_compute_rate(dac, runtime->rate);
565 memset(&dac->pcm_indirect, 0, sizeof(dac->pcm_indirect));
566 dac->pcm_indirect.hw_buffer_size = H2_BUF_SIZE;
567 dac->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2;
568 dac->pcm_indirect.hw_io = dac->buffer_dma;
569 dac->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
570 dac->substream = substream;
571 hal2_setup_dac(hal2);
575 static int hal2_playback_trigger(struct snd_pcm_substream *substream, int cmd)
577 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
580 case SNDRV_PCM_TRIGGER_START:
581 hal2_start_dac(hal2);
583 case SNDRV_PCM_TRIGGER_STOP:
592 static snd_pcm_uframes_t
593 hal2_playback_pointer(struct snd_pcm_substream *substream)
595 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
596 struct hal2_codec *dac = &hal2->dac;
598 return snd_pcm_indirect_playback_pointer(substream, &dac->pcm_indirect,
599 dac->pbus.pbus->pbdma_bptr);
602 static void hal2_playback_transfer(struct snd_pcm_substream *substream,
603 struct snd_pcm_indirect *rec, size_t bytes)
605 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
606 unsigned char *buf = hal2->dac.buffer + rec->hw_data;
608 memcpy(buf, substream->runtime->dma_area + rec->sw_data, bytes);
609 dma_cache_sync(NULL, buf, bytes, DMA_TO_DEVICE);
613 static int hal2_playback_ack(struct snd_pcm_substream *substream)
615 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
616 struct hal2_codec *dac = &hal2->dac;
618 return snd_pcm_indirect_playback_transfer(substream,
620 hal2_playback_transfer);
623 static int hal2_capture_open(struct snd_pcm_substream *substream)
625 struct snd_pcm_runtime *runtime = substream->runtime;
626 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
627 struct hal2_codec *adc = &hal2->adc;
630 runtime->hw = hal2_pcm_hw;
632 err = hal2_alloc_dmabuf(adc);
638 static int hal2_capture_close(struct snd_pcm_substream *substream)
640 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
642 hal2_free_dmabuf(&hal2->adc);
646 static int hal2_capture_prepare(struct snd_pcm_substream *substream)
648 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
649 struct snd_pcm_runtime *runtime = substream->runtime;
650 struct hal2_codec *adc = &hal2->adc;
652 adc->voices = runtime->channels;
653 adc->sample_rate = hal2_compute_rate(adc, runtime->rate);
654 memset(&adc->pcm_indirect, 0, sizeof(adc->pcm_indirect));
655 adc->pcm_indirect.hw_buffer_size = H2_BUF_SIZE;
656 adc->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2;
657 adc->pcm_indirect.hw_io = adc->buffer_dma;
658 adc->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
659 adc->substream = substream;
660 hal2_setup_adc(hal2);
664 static int hal2_capture_trigger(struct snd_pcm_substream *substream, int cmd)
666 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
669 case SNDRV_PCM_TRIGGER_START:
670 hal2_start_adc(hal2);
672 case SNDRV_PCM_TRIGGER_STOP:
681 static snd_pcm_uframes_t
682 hal2_capture_pointer(struct snd_pcm_substream *substream)
684 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
685 struct hal2_codec *adc = &hal2->adc;
687 return snd_pcm_indirect_capture_pointer(substream, &adc->pcm_indirect,
688 adc->pbus.pbus->pbdma_bptr);
691 static void hal2_capture_transfer(struct snd_pcm_substream *substream,
692 struct snd_pcm_indirect *rec, size_t bytes)
694 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
695 unsigned char *buf = hal2->adc.buffer + rec->hw_data;
697 dma_cache_sync(NULL, buf, bytes, DMA_FROM_DEVICE);
698 memcpy(substream->runtime->dma_area + rec->sw_data, buf, bytes);
701 static int hal2_capture_ack(struct snd_pcm_substream *substream)
703 struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream);
704 struct hal2_codec *adc = &hal2->adc;
706 return snd_pcm_indirect_capture_transfer(substream,
708 hal2_capture_transfer);
711 static const struct snd_pcm_ops hal2_playback_ops = {
712 .open = hal2_playback_open,
713 .close = hal2_playback_close,
714 .ioctl = snd_pcm_lib_ioctl,
715 .hw_params = hal2_pcm_hw_params,
716 .hw_free = hal2_pcm_hw_free,
717 .prepare = hal2_playback_prepare,
718 .trigger = hal2_playback_trigger,
719 .pointer = hal2_playback_pointer,
720 .ack = hal2_playback_ack,
723 static const struct snd_pcm_ops hal2_capture_ops = {
724 .open = hal2_capture_open,
725 .close = hal2_capture_close,
726 .ioctl = snd_pcm_lib_ioctl,
727 .hw_params = hal2_pcm_hw_params,
728 .hw_free = hal2_pcm_hw_free,
729 .prepare = hal2_capture_prepare,
730 .trigger = hal2_capture_trigger,
731 .pointer = hal2_capture_pointer,
732 .ack = hal2_capture_ack,
735 static int hal2_pcm_create(struct snd_hal2 *hal2)
740 /* create first pcm device with one outputs and one input */
741 err = snd_pcm_new(hal2->card, "SGI HAL2 Audio", 0, 1, 1, &pcm);
745 pcm->private_data = hal2;
746 strcpy(pcm->name, "SGI HAL2");
749 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
751 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
753 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_CONTINUOUS,
754 snd_dma_continuous_data(GFP_KERNEL),
760 static int hal2_dev_free(struct snd_device *device)
762 struct snd_hal2 *hal2 = device->device_data;
764 free_irq(SGI_HPCDMA_IRQ, hal2);
769 static struct snd_device_ops hal2_ops = {
770 .dev_free = hal2_dev_free,
773 static void hal2_init_codec(struct hal2_codec *codec, struct hpc3_regs *hpc3,
776 codec->pbus.pbusnr = index;
777 codec->pbus.pbus = &hpc3->pbdma[index];
780 static int hal2_detect(struct snd_hal2 *hal2)
782 unsigned short board, major, minor;
786 hal2_write(0, &hal2->ctl_regs->isr);
789 hal2_write(H2_ISR_GLOBAL_RESET_N | H2_ISR_CODEC_RESET_N,
790 &hal2->ctl_regs->isr);
793 hal2_i_write16(hal2, H2I_RELAY_C, H2I_RELAY_C_STATE);
794 rev = hal2_read(&hal2->ctl_regs->rev);
795 if (rev & H2_REV_AUDIO_PRESENT)
798 board = (rev & H2_REV_BOARD_M) >> 12;
799 major = (rev & H2_REV_MAJOR_CHIP_M) >> 4;
800 minor = (rev & H2_REV_MINOR_CHIP_M);
802 printk(KERN_INFO "SGI HAL2 revision %i.%i.%i\n",
803 board, major, minor);
808 static int hal2_create(struct snd_card *card, struct snd_hal2 **rchip)
810 struct snd_hal2 *hal2;
811 struct hpc3_regs *hpc3 = hpc3c0;
814 hal2 = kzalloc(sizeof(*hal2), GFP_KERNEL);
820 if (request_irq(SGI_HPCDMA_IRQ, hal2_interrupt, IRQF_SHARED,
822 printk(KERN_ERR "HAL2: Can't get irq %d\n", SGI_HPCDMA_IRQ);
827 hal2->ctl_regs = (struct hal2_ctl_regs *)hpc3->pbus_extregs[0];
828 hal2->aes_regs = (struct hal2_aes_regs *)hpc3->pbus_extregs[1];
829 hal2->vol_regs = (struct hal2_vol_regs *)hpc3->pbus_extregs[2];
830 hal2->syn_regs = (struct hal2_syn_regs *)hpc3->pbus_extregs[3];
832 if (hal2_detect(hal2) < 0) {
837 hal2_init_codec(&hal2->dac, hpc3, 0);
838 hal2_init_codec(&hal2->adc, hpc3, 1);
841 * All DMA channel interfaces in HAL2 are designed to operate with
842 * PBUS programmed for 2 cycles in D3, 2 cycles in D4 and 2 cycles
843 * in D5. HAL2 is a 16-bit device which can accept both big and little
844 * endian format. It assumes that even address bytes are on high
845 * portion of PBUS (15:8) and assumes that HPC3 is programmed to
846 * accept a live (unsynchronized) version of P_DREQ_N from HAL2.
848 #define HAL2_PBUS_DMACFG ((0 << HPC3_DMACFG_D3R_SHIFT) | \
849 (2 << HPC3_DMACFG_D4R_SHIFT) | \
850 (2 << HPC3_DMACFG_D5R_SHIFT) | \
851 (0 << HPC3_DMACFG_D3W_SHIFT) | \
852 (2 << HPC3_DMACFG_D4W_SHIFT) | \
853 (2 << HPC3_DMACFG_D5W_SHIFT) | \
855 HPC3_DMACFG_EVENHI | \
856 HPC3_DMACFG_RTIME | \
857 (8 << HPC3_DMACFG_BURST_SHIFT) | \
860 * Ignore what's mentioned in the specification and write value which
861 * works in The Real World (TM)
863 hpc3->pbus_dmacfg[hal2->dac.pbus.pbusnr][0] = 0x8208844;
864 hpc3->pbus_dmacfg[hal2->adc.pbus.pbusnr][0] = 0x8208844;
866 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, hal2, &hal2_ops);
868 free_irq(SGI_HPCDMA_IRQ, hal2);
876 static int hal2_probe(struct platform_device *pdev)
878 struct snd_card *card;
879 struct snd_hal2 *chip;
882 err = snd_card_new(&pdev->dev, index, id, THIS_MODULE, 0, &card);
886 err = hal2_create(card, &chip);
892 err = hal2_pcm_create(chip);
897 err = hal2_mixer_create(chip);
903 strcpy(card->driver, "SGI HAL2 Audio");
904 strcpy(card->shortname, "SGI HAL2 Audio");
905 sprintf(card->longname, "%s irq %i",
909 err = snd_card_register(card);
914 platform_set_drvdata(pdev, card);
918 static int hal2_remove(struct platform_device *pdev)
920 struct snd_card *card = platform_get_drvdata(pdev);
926 static struct platform_driver hal2_driver = {
928 .remove = hal2_remove,
934 module_platform_driver(hal2_driver);