1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __KVM_X86_PMU_H
3 #define __KVM_X86_PMU_H
5 #include <linux/nospec.h>
7 #define vcpu_to_pmu(vcpu) (&(vcpu)->arch.pmu)
8 #define pmu_to_vcpu(pmu) (container_of((pmu), struct kvm_vcpu, arch.pmu))
9 #define pmc_to_pmu(pmc) (&(pmc)->vcpu->arch.pmu)
11 /* retrieve the 4 bits for EN and PMI out of IA32_FIXED_CTR_CTRL */
12 #define fixed_ctrl_field(ctrl_reg, idx) (((ctrl_reg) >> ((idx)*4)) & 0xf)
14 #define VMWARE_BACKDOOR_PMC_HOST_TSC 0x10000
15 #define VMWARE_BACKDOOR_PMC_REAL_TIME 0x10001
16 #define VMWARE_BACKDOOR_PMC_APPARENT_TIME 0x10002
18 #define MAX_FIXED_COUNTERS 3
20 struct kvm_event_hw_type_mapping {
27 unsigned int (*pmc_perf_hw_id)(struct kvm_pmc *pmc);
28 bool (*pmc_is_enabled)(struct kvm_pmc *pmc);
29 struct kvm_pmc *(*pmc_idx_to_pmc)(struct kvm_pmu *pmu, int pmc_idx);
30 struct kvm_pmc *(*rdpmc_ecx_to_pmc)(struct kvm_vcpu *vcpu,
31 unsigned int idx, u64 *mask);
32 struct kvm_pmc *(*msr_idx_to_pmc)(struct kvm_vcpu *vcpu, u32 msr);
33 bool (*is_valid_rdpmc_ecx)(struct kvm_vcpu *vcpu, unsigned int idx);
34 bool (*is_valid_msr)(struct kvm_vcpu *vcpu, u32 msr);
35 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
36 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
37 void (*refresh)(struct kvm_vcpu *vcpu);
38 void (*init)(struct kvm_vcpu *vcpu);
39 void (*reset)(struct kvm_vcpu *vcpu);
40 void (*deliver_pmi)(struct kvm_vcpu *vcpu);
41 void (*cleanup)(struct kvm_vcpu *vcpu);
44 static inline u64 pmc_bitmask(struct kvm_pmc *pmc)
46 struct kvm_pmu *pmu = pmc_to_pmu(pmc);
48 return pmu->counter_bitmask[pmc->type];
51 static inline u64 pmc_read_counter(struct kvm_pmc *pmc)
53 u64 counter, enabled, running;
55 counter = pmc->counter;
56 if (pmc->perf_event && !pmc->is_paused)
57 counter += perf_event_read_value(pmc->perf_event,
59 /* FIXME: Scaling needed? */
60 return counter & pmc_bitmask(pmc);
63 static inline void pmc_release_perf_event(struct kvm_pmc *pmc)
65 if (pmc->perf_event) {
66 perf_event_release_kernel(pmc->perf_event);
67 pmc->perf_event = NULL;
68 pmc->current_config = 0;
69 pmc_to_pmu(pmc)->event_count--;
73 static inline void pmc_stop_counter(struct kvm_pmc *pmc)
75 if (pmc->perf_event) {
76 pmc->counter = pmc_read_counter(pmc);
77 pmc_release_perf_event(pmc);
81 static inline bool pmc_is_gp(struct kvm_pmc *pmc)
83 return pmc->type == KVM_PMC_GP;
86 static inline bool pmc_is_fixed(struct kvm_pmc *pmc)
88 return pmc->type == KVM_PMC_FIXED;
91 static inline bool pmc_is_enabled(struct kvm_pmc *pmc)
93 return kvm_x86_ops.pmu_ops->pmc_is_enabled(pmc);
96 static inline bool kvm_valid_perf_global_ctrl(struct kvm_pmu *pmu,
99 return !(pmu->global_ctrl_mask & data);
102 /* returns general purpose PMC with the specified MSR. Note that it can be
103 * used for both PERFCTRn and EVNTSELn; that is why it accepts base as a
104 * parameter to tell them apart.
106 static inline struct kvm_pmc *get_gp_pmc(struct kvm_pmu *pmu, u32 msr,
109 if (msr >= base && msr < base + pmu->nr_arch_gp_counters) {
110 u32 index = array_index_nospec(msr - base,
111 pmu->nr_arch_gp_counters);
113 return &pmu->gp_counters[index];
119 /* returns fixed PMC with the specified MSR */
120 static inline struct kvm_pmc *get_fixed_pmc(struct kvm_pmu *pmu, u32 msr)
122 int base = MSR_CORE_PERF_FIXED_CTR0;
124 if (msr >= base && msr < base + pmu->nr_arch_fixed_counters) {
125 u32 index = array_index_nospec(msr - base,
126 pmu->nr_arch_fixed_counters);
128 return &pmu->fixed_counters[index];
134 static inline u64 get_sample_period(struct kvm_pmc *pmc, u64 counter_value)
136 u64 sample_period = (-counter_value) & pmc_bitmask(pmc);
139 sample_period = pmc_bitmask(pmc) + 1;
140 return sample_period;
143 void reprogram_gp_counter(struct kvm_pmc *pmc, u64 eventsel);
144 void reprogram_fixed_counter(struct kvm_pmc *pmc, u8 ctrl, int fixed_idx);
145 void reprogram_counter(struct kvm_pmu *pmu, int pmc_idx);
147 void kvm_pmu_deliver_pmi(struct kvm_vcpu *vcpu);
148 void kvm_pmu_handle_event(struct kvm_vcpu *vcpu);
149 int kvm_pmu_rdpmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
150 bool kvm_pmu_is_valid_rdpmc_ecx(struct kvm_vcpu *vcpu, unsigned int idx);
151 bool kvm_pmu_is_valid_msr(struct kvm_vcpu *vcpu, u32 msr);
152 int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
153 int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
154 void kvm_pmu_refresh(struct kvm_vcpu *vcpu);
155 void kvm_pmu_reset(struct kvm_vcpu *vcpu);
156 void kvm_pmu_init(struct kvm_vcpu *vcpu);
157 void kvm_pmu_cleanup(struct kvm_vcpu *vcpu);
158 void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
159 int kvm_vm_ioctl_set_pmu_event_filter(struct kvm *kvm, void __user *argp);
160 void kvm_pmu_trigger_event(struct kvm_vcpu *vcpu, u64 perf_hw_id);
162 bool is_vmware_backdoor_pmc(u32 pmc_idx);
164 extern struct kvm_pmu_ops intel_pmu_ops;
165 extern struct kvm_pmu_ops amd_pmu_ops;
166 #endif /* __KVM_X86_PMU_H */