2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <linux/dma-fence-array.h>
30 #include <linux/interval_tree_generic.h>
31 #include <linux/idr.h>
32 #include <linux/dma-buf.h>
34 #include <drm/amdgpu_drm.h>
35 #include <drm/drm_drv.h>
36 #include <drm/ttm/ttm_tt.h>
38 #include "amdgpu_trace.h"
39 #include "amdgpu_amdkfd.h"
40 #include "amdgpu_gmc.h"
41 #include "amdgpu_xgmi.h"
42 #include "amdgpu_dma_buf.h"
43 #include "amdgpu_res_cursor.h"
49 * GPUVM is the MMU functionality provided on the GPU.
50 * GPUVM is similar to the legacy GART on older asics, however
51 * rather than there being a single global GART table
52 * for the entire GPU, there can be multiple GPUVM page tables active
53 * at any given time. The GPUVM page tables can contain a mix
54 * VRAM pages and system pages (both memory and MMIO) and system pages
55 * can be mapped as snooped (cached system pages) or unsnooped
56 * (uncached system pages).
58 * Each active GPUVM has an ID associated with it and there is a page table
59 * linked with each VMID. When executing a command buffer,
60 * the kernel tells the engine what VMID to use for that command
61 * buffer. VMIDs are allocated dynamically as commands are submitted.
62 * The userspace drivers maintain their own address space and the kernel
63 * sets up their pages tables accordingly when they submit their
64 * command buffers and a VMID is assigned.
65 * The hardware supports up to 16 active GPUVMs at any given time.
67 * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending
68 * on the ASIC family. GPUVM supports RWX attributes on each page as well
69 * as other features such as encryption and caching attributes.
71 * VMID 0 is special. It is the GPUVM used for the kernel driver. In
72 * addition to an aperture managed by a page table, VMID 0 also has
73 * several other apertures. There is an aperture for direct access to VRAM
74 * and there is a legacy AGP aperture which just forwards accesses directly
75 * to the matching system physical addresses (or IOVAs when an IOMMU is
76 * present). These apertures provide direct access to these memories without
77 * incurring the overhead of a page table. VMID 0 is used by the kernel
78 * driver for tasks like memory management.
80 * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory.
81 * For user applications, each application can have their own unique GPUVM
82 * address space. The application manages the address space and the kernel
83 * driver manages the GPUVM page tables for each process. If an GPU client
84 * accesses an invalid page, it will generate a GPU page fault, similar to
85 * accessing an invalid page on a CPU.
88 #define START(node) ((node)->start)
89 #define LAST(node) ((node)->last)
91 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
92 START, LAST, static, amdgpu_vm_it)
98 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
100 struct amdgpu_prt_cb {
103 * @adev: amdgpu device
105 struct amdgpu_device *adev;
110 struct dma_fence_cb cb;
114 * struct amdgpu_vm_tlb_seq_cb - Helper to increment the TLB flush sequence
116 struct amdgpu_vm_tlb_seq_cb {
118 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on
120 struct amdgpu_vm *vm;
125 struct dma_fence_cb cb;
129 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping
131 * @adev: amdgpu_device pointer
132 * @vm: amdgpu_vm pointer
133 * @pasid: the pasid the VM is using on this GPU
135 * Set the pasid this VM is using on this GPU, can also be used to remove the
136 * pasid by passing in zero.
139 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
144 if (vm->pasid == pasid)
148 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid));
156 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm,
169 * amdgpu_vm_bo_evicted - vm_bo is evicted
171 * @vm_bo: vm_bo which is evicted
173 * State for PDs/PTs and per VM BOs which are not at the location they should
176 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
178 struct amdgpu_vm *vm = vm_bo->vm;
179 struct amdgpu_bo *bo = vm_bo->bo;
182 spin_lock(&vm_bo->vm->status_lock);
183 if (bo->tbo.type == ttm_bo_type_kernel)
184 list_move(&vm_bo->vm_status, &vm->evicted);
186 list_move_tail(&vm_bo->vm_status, &vm->evicted);
187 spin_unlock(&vm_bo->vm->status_lock);
190 * amdgpu_vm_bo_moved - vm_bo is moved
192 * @vm_bo: vm_bo which is moved
194 * State for per VM BOs which are moved, but that change is not yet reflected
195 * in the page tables.
197 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
199 spin_lock(&vm_bo->vm->status_lock);
200 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
201 spin_unlock(&vm_bo->vm->status_lock);
205 * amdgpu_vm_bo_idle - vm_bo is idle
207 * @vm_bo: vm_bo which is now idle
209 * State for PDs/PTs and per VM BOs which have gone through the state machine
212 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
214 spin_lock(&vm_bo->vm->status_lock);
215 list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
216 spin_unlock(&vm_bo->vm->status_lock);
217 vm_bo->moved = false;
221 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
223 * @vm_bo: vm_bo which is now invalidated
225 * State for normal BOs which are invalidated and that change not yet reflected
228 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
230 spin_lock(&vm_bo->vm->status_lock);
231 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
232 spin_unlock(&vm_bo->vm->status_lock);
236 * amdgpu_vm_bo_relocated - vm_bo is reloacted
238 * @vm_bo: vm_bo which is relocated
240 * State for PDs/PTs which needs to update their parent PD.
241 * For the root PD, just move to idle state.
243 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
245 if (vm_bo->bo->parent) {
246 spin_lock(&vm_bo->vm->status_lock);
247 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
248 spin_unlock(&vm_bo->vm->status_lock);
250 amdgpu_vm_bo_idle(vm_bo);
255 * amdgpu_vm_bo_done - vm_bo is done
257 * @vm_bo: vm_bo which is now done
259 * State for normal BOs which are invalidated and that change has been updated
262 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
264 spin_lock(&vm_bo->vm->status_lock);
265 list_move(&vm_bo->vm_status, &vm_bo->vm->done);
266 spin_unlock(&vm_bo->vm->status_lock);
270 * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine
271 * @vm: the VM which state machine to reset
273 * Move all vm_bo object in the VM into a state where they will be updated
274 * again during validation.
276 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm)
278 struct amdgpu_vm_bo_base *vm_bo, *tmp;
280 spin_lock(&vm->status_lock);
281 list_splice_init(&vm->done, &vm->invalidated);
282 list_for_each_entry(vm_bo, &vm->invalidated, vm_status)
284 list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) {
285 struct amdgpu_bo *bo = vm_bo->bo;
287 if (!bo || bo->tbo.type != ttm_bo_type_kernel)
288 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
290 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
292 spin_unlock(&vm->status_lock);
296 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
298 * @base: base structure for tracking BO usage in a VM
299 * @vm: vm to which bo is to be added
300 * @bo: amdgpu buffer object
302 * Initialize a bo_va_base structure and add it to the appropriate lists
305 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
306 struct amdgpu_vm *vm, struct amdgpu_bo *bo)
311 INIT_LIST_HEAD(&base->vm_status);
315 base->next = bo->vm_bo;
318 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
321 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
323 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move);
324 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
325 amdgpu_vm_bo_relocated(base);
327 amdgpu_vm_bo_idle(base);
329 if (bo->preferred_domains &
330 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))
334 * we checked all the prerequisites, but it looks like this per vm bo
335 * is currently evicted. add the bo to the evicted list to make sure it
336 * is validated on next vm use to avoid fault.
338 amdgpu_vm_bo_evicted(base);
342 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
344 * @vm: vm providing the BOs
345 * @validated: head of validation list
346 * @entry: entry to add
348 * Add the page directory to the list of BOs to
349 * validate for command submission.
351 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
352 struct list_head *validated,
353 struct amdgpu_bo_list_entry *entry)
356 entry->tv.bo = &vm->root.bo->tbo;
357 /* Two for VM updates, one for TTM and one for the CS job */
358 entry->tv.num_shared = 4;
359 entry->user_pages = NULL;
360 list_add(&entry->tv.head, validated);
364 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
366 * @adev: amdgpu device pointer
367 * @vm: vm providing the BOs
369 * Move all BOs to the end of LRU and remember their positions to put them
372 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
373 struct amdgpu_vm *vm)
375 spin_lock(&adev->mman.bdev.lru_lock);
376 ttm_lru_bulk_move_tail(&vm->lru_bulk_move);
377 spin_unlock(&adev->mman.bdev.lru_lock);
380 /* Create scheduler entities for page table updates */
381 static int amdgpu_vm_init_entities(struct amdgpu_device *adev,
382 struct amdgpu_vm *vm)
386 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
387 adev->vm_manager.vm_pte_scheds,
388 adev->vm_manager.vm_pte_num_scheds, NULL);
392 return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
393 adev->vm_manager.vm_pte_scheds,
394 adev->vm_manager.vm_pte_num_scheds, NULL);
397 drm_sched_entity_destroy(&vm->immediate);
401 /* Destroy the entities for page table updates again */
402 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm)
404 drm_sched_entity_destroy(&vm->immediate);
405 drm_sched_entity_destroy(&vm->delayed);
409 * amdgpu_vm_generation - return the page table re-generation counter
410 * @adev: the amdgpu_device
411 * @vm: optional VM to check, might be NULL
413 * Returns a page table re-generation token to allow checking if submissions
414 * are still valid to use this VM. The VM parameter might be NULL in which case
415 * just the VRAM lost counter will be used.
417 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm)
419 uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32;
424 result += vm->generation;
425 /* Add one if the page tables will be re-generated on next CS */
426 if (drm_sched_entity_error(&vm->delayed))
433 * amdgpu_vm_validate_pt_bos - validate the page table BOs
435 * @adev: amdgpu device pointer
436 * @vm: vm providing the BOs
437 * @validate: callback to do the validation
438 * @param: parameter for the validation callback
440 * Validate the page table BOs on command submission if neccessary.
445 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
446 int (*validate)(void *p, struct amdgpu_bo *bo),
449 struct amdgpu_vm_bo_base *bo_base;
450 struct amdgpu_bo *shadow;
451 struct amdgpu_bo *bo;
454 if (drm_sched_entity_error(&vm->delayed)) {
456 amdgpu_vm_bo_reset_state_machine(vm);
457 amdgpu_vm_fini_entities(vm);
458 r = amdgpu_vm_init_entities(adev, vm);
463 spin_lock(&vm->status_lock);
464 while (!list_empty(&vm->evicted)) {
465 bo_base = list_first_entry(&vm->evicted,
466 struct amdgpu_vm_bo_base,
468 spin_unlock(&vm->status_lock);
471 shadow = amdgpu_bo_shadowed(bo);
473 r = validate(param, bo);
477 r = validate(param, shadow);
482 if (bo->tbo.type != ttm_bo_type_kernel) {
483 amdgpu_vm_bo_moved(bo_base);
485 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo));
486 amdgpu_vm_bo_relocated(bo_base);
488 spin_lock(&vm->status_lock);
490 spin_unlock(&vm->status_lock);
492 amdgpu_vm_eviction_lock(vm);
493 vm->evicting = false;
494 amdgpu_vm_eviction_unlock(vm);
500 * amdgpu_vm_ready - check VM is ready for updates
504 * Check if all VM PDs/PTs are ready for updates
507 * True if VM is not evicting.
509 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
514 amdgpu_vm_eviction_lock(vm);
516 amdgpu_vm_eviction_unlock(vm);
518 spin_lock(&vm->status_lock);
519 empty = list_empty(&vm->evicted);
520 spin_unlock(&vm->status_lock);
526 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
528 * @adev: amdgpu_device pointer
530 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
532 const struct amdgpu_ip_block *ip_block;
533 bool has_compute_vm_bug;
534 struct amdgpu_ring *ring;
537 has_compute_vm_bug = false;
539 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
541 /* Compute has a VM bug for GFX version < 7.
542 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
543 if (ip_block->version->major <= 7)
544 has_compute_vm_bug = true;
545 else if (ip_block->version->major == 8)
546 if (adev->gfx.mec_fw_version < 673)
547 has_compute_vm_bug = true;
550 for (i = 0; i < adev->num_rings; i++) {
551 ring = adev->rings[i];
552 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
553 /* only compute rings */
554 ring->has_compute_vm_bug = has_compute_vm_bug;
556 ring->has_compute_vm_bug = false;
561 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
563 * @ring: ring on which the job will be submitted
564 * @job: job to submit
567 * True if sync is needed.
569 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
570 struct amdgpu_job *job)
572 struct amdgpu_device *adev = ring->adev;
573 unsigned vmhub = ring->vm_hub;
574 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
579 if (job->vm_needs_flush || ring->has_compute_vm_bug)
582 if (ring->funcs->emit_gds_switch && job->gds_switch_needed)
585 if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid]))
592 * amdgpu_vm_flush - hardware flush the vm
594 * @ring: ring to use for flush
596 * @need_pipe_sync: is pipe sync needed
598 * Emit a VM flush when it is necessary.
601 * 0 on success, errno otherwise.
603 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
606 struct amdgpu_device *adev = ring->adev;
607 unsigned vmhub = ring->vm_hub;
608 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
609 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
610 bool spm_update_needed = job->spm_update_needed;
611 bool gds_switch_needed = ring->funcs->emit_gds_switch &&
612 job->gds_switch_needed;
613 bool vm_flush_needed = job->vm_needs_flush;
614 struct dma_fence *fence = NULL;
615 bool pasid_mapping_needed = false;
616 unsigned patch_offset = 0;
619 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
620 gds_switch_needed = true;
621 vm_flush_needed = true;
622 pasid_mapping_needed = true;
623 spm_update_needed = true;
626 mutex_lock(&id_mgr->lock);
627 if (id->pasid != job->pasid || !id->pasid_mapping ||
628 !dma_fence_is_signaled(id->pasid_mapping))
629 pasid_mapping_needed = true;
630 mutex_unlock(&id_mgr->lock);
632 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
633 vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
634 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
635 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
636 ring->funcs->emit_wreg;
638 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
641 amdgpu_ring_ib_begin(ring);
642 if (ring->funcs->init_cond_exec)
643 patch_offset = amdgpu_ring_init_cond_exec(ring);
646 amdgpu_ring_emit_pipeline_sync(ring);
648 if (vm_flush_needed) {
649 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
650 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
653 if (pasid_mapping_needed)
654 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
656 if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid)
657 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
659 if (!ring->is_mes_queue && ring->funcs->emit_gds_switch &&
661 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
662 job->gds_size, job->gws_base,
663 job->gws_size, job->oa_base,
667 if (vm_flush_needed || pasid_mapping_needed) {
668 r = amdgpu_fence_emit(ring, &fence, NULL, 0);
673 if (vm_flush_needed) {
674 mutex_lock(&id_mgr->lock);
675 dma_fence_put(id->last_flush);
676 id->last_flush = dma_fence_get(fence);
677 id->current_gpu_reset_count =
678 atomic_read(&adev->gpu_reset_counter);
679 mutex_unlock(&id_mgr->lock);
682 if (pasid_mapping_needed) {
683 mutex_lock(&id_mgr->lock);
684 id->pasid = job->pasid;
685 dma_fence_put(id->pasid_mapping);
686 id->pasid_mapping = dma_fence_get(fence);
687 mutex_unlock(&id_mgr->lock);
689 dma_fence_put(fence);
691 if (ring->funcs->patch_cond_exec)
692 amdgpu_ring_patch_cond_exec(ring, patch_offset);
694 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
695 if (ring->funcs->emit_switch_buffer) {
696 amdgpu_ring_emit_switch_buffer(ring);
697 amdgpu_ring_emit_switch_buffer(ring);
699 amdgpu_ring_ib_end(ring);
704 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
707 * @bo: requested buffer object
709 * Find @bo inside the requested vm.
710 * Search inside the @bos vm list for the requested vm
711 * Returns the found bo_va or NULL if none is found
713 * Object has to be reserved!
716 * Found bo_va or NULL.
718 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
719 struct amdgpu_bo *bo)
721 struct amdgpu_vm_bo_base *base;
723 for (base = bo->vm_bo; base; base = base->next) {
727 return container_of(base, struct amdgpu_bo_va, base);
733 * amdgpu_vm_map_gart - Resolve gart mapping of addr
735 * @pages_addr: optional DMA address to use for lookup
736 * @addr: the unmapped addr
738 * Look up the physical address of the page that the pte resolves
742 * The pointer for the page table entry.
744 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
748 /* page table offset */
749 result = pages_addr[addr >> PAGE_SHIFT];
751 /* in case cpu page size != gpu page size*/
752 result |= addr & (~PAGE_MASK);
754 result &= 0xFFFFFFFFFFFFF000ULL;
760 * amdgpu_vm_update_pdes - make sure that all directories are valid
762 * @adev: amdgpu_device pointer
764 * @immediate: submit immediately to the paging queue
766 * Makes sure all directories are up to date.
769 * 0 for success, error for failure.
771 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
772 struct amdgpu_vm *vm, bool immediate)
774 struct amdgpu_vm_update_params params;
775 struct amdgpu_vm_bo_base *entry;
776 bool flush_tlb_needed = false;
777 LIST_HEAD(relocated);
780 spin_lock(&vm->status_lock);
781 list_splice_init(&vm->relocated, &relocated);
782 spin_unlock(&vm->status_lock);
784 if (list_empty(&relocated))
787 if (!drm_dev_enter(adev_to_drm(adev), &idx))
790 memset(¶ms, 0, sizeof(params));
793 params.immediate = immediate;
795 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT);
799 list_for_each_entry(entry, &relocated, vm_status) {
800 /* vm_flush_needed after updating moved PDEs */
801 flush_tlb_needed |= entry->moved;
803 r = amdgpu_vm_pde_update(¶ms, entry);
808 r = vm->update_funcs->commit(¶ms, &vm->last_update);
812 if (flush_tlb_needed)
813 atomic64_inc(&vm->tlb_seq);
815 while (!list_empty(&relocated)) {
816 entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base,
818 amdgpu_vm_bo_idle(entry);
827 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence
829 * @cb: the callback structure
831 * Increments the tlb sequence to make sure that future CS execute a VM flush.
833 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence,
834 struct dma_fence_cb *cb)
836 struct amdgpu_vm_tlb_seq_cb *tlb_cb;
838 tlb_cb = container_of(cb, typeof(*tlb_cb), cb);
839 atomic64_inc(&tlb_cb->vm->tlb_seq);
844 * amdgpu_vm_update_range - update a range in the vm page table
846 * @adev: amdgpu_device pointer to use for commands
847 * @vm: the VM to update the range
848 * @immediate: immediate submission in a page fault
849 * @unlocked: unlocked invalidation during MM callback
850 * @flush_tlb: trigger tlb invalidation after update completed
851 * @resv: fences we need to sync to
852 * @start: start of mapped range
853 * @last: last mapped entry
854 * @flags: flags for the entries
855 * @offset: offset into nodes and pages_addr
856 * @vram_base: base for vram mappings
857 * @res: ttm_resource to map
858 * @pages_addr: DMA addresses to use for mapping
859 * @fence: optional resulting fence
861 * Fill in the page table entries between @start and @last.
864 * 0 for success, negative erro code for failure.
866 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
867 bool immediate, bool unlocked, bool flush_tlb,
868 struct dma_resv *resv, uint64_t start, uint64_t last,
869 uint64_t flags, uint64_t offset, uint64_t vram_base,
870 struct ttm_resource *res, dma_addr_t *pages_addr,
871 struct dma_fence **fence)
873 struct amdgpu_vm_update_params params;
874 struct amdgpu_vm_tlb_seq_cb *tlb_cb;
875 struct amdgpu_res_cursor cursor;
876 enum amdgpu_sync_mode sync_mode;
879 if (!drm_dev_enter(adev_to_drm(adev), &idx))
882 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL);
888 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache,
889 * heavy-weight flush TLB unconditionally.
891 flush_tlb |= adev->gmc.xgmi.num_physical_nodes &&
892 adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 0);
895 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB
897 flush_tlb |= adev->ip_versions[GC_HWIP][0] < IP_VERSION(9, 0, 0);
899 memset(¶ms, 0, sizeof(params));
902 params.immediate = immediate;
903 params.pages_addr = pages_addr;
904 params.unlocked = unlocked;
906 /* Implicitly sync to command submissions in the same VM before
907 * unmapping. Sync to moving fences before mapping.
909 if (!(flags & AMDGPU_PTE_VALID))
910 sync_mode = AMDGPU_SYNC_EQ_OWNER;
912 sync_mode = AMDGPU_SYNC_EXPLICIT;
914 amdgpu_vm_eviction_lock(vm);
920 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
921 struct dma_fence *tmp = dma_fence_get_stub();
923 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true);
924 swap(vm->last_unlocked, tmp);
928 r = vm->update_funcs->prepare(¶ms, resv, sync_mode);
932 amdgpu_res_first(pages_addr ? NULL : res, offset,
933 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor);
934 while (cursor.remaining) {
935 uint64_t tmp, num_entries, addr;
937 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
939 bool contiguous = true;
941 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
942 uint64_t pfn = cursor.start >> PAGE_SHIFT;
945 contiguous = pages_addr[pfn + 1] ==
946 pages_addr[pfn] + PAGE_SIZE;
949 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
950 for (count = 2; count < tmp; ++count) {
951 uint64_t idx = pfn + count;
953 if (contiguous != (pages_addr[idx] ==
954 pages_addr[idx - 1] + PAGE_SIZE))
959 num_entries = count *
960 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
965 params.pages_addr = pages_addr;
967 addr = pages_addr[cursor.start >> PAGE_SHIFT];
968 params.pages_addr = NULL;
971 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
972 addr = vram_base + cursor.start;
977 tmp = start + num_entries;
978 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags);
982 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
986 r = vm->update_funcs->commit(¶ms, fence);
988 if (flush_tlb || params.table_freed) {
990 if (fence && *fence &&
991 !dma_fence_add_callback(*fence, &tlb_cb->cb,
992 amdgpu_vm_tlb_seq_cb)) {
993 dma_fence_put(vm->last_tlb_flush);
994 vm->last_tlb_flush = dma_fence_get(*fence);
996 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
1005 amdgpu_vm_eviction_unlock(vm);
1010 static void amdgpu_vm_bo_get_memory(struct amdgpu_bo_va *bo_va,
1011 struct amdgpu_mem_stats *stats)
1013 struct amdgpu_vm *vm = bo_va->base.vm;
1014 struct amdgpu_bo *bo = bo_va->base.bo;
1020 * For now ignore BOs which are currently locked and potentially
1021 * changing their location.
1023 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv &&
1024 !dma_resv_trylock(bo->tbo.base.resv))
1027 amdgpu_bo_get_memory(bo, stats);
1028 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
1029 dma_resv_unlock(bo->tbo.base.resv);
1032 void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
1033 struct amdgpu_mem_stats *stats)
1035 struct amdgpu_bo_va *bo_va, *tmp;
1037 spin_lock(&vm->status_lock);
1038 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status)
1039 amdgpu_vm_bo_get_memory(bo_va, stats);
1041 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status)
1042 amdgpu_vm_bo_get_memory(bo_va, stats);
1044 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status)
1045 amdgpu_vm_bo_get_memory(bo_va, stats);
1047 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status)
1048 amdgpu_vm_bo_get_memory(bo_va, stats);
1050 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status)
1051 amdgpu_vm_bo_get_memory(bo_va, stats);
1053 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status)
1054 amdgpu_vm_bo_get_memory(bo_va, stats);
1055 spin_unlock(&vm->status_lock);
1059 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1061 * @adev: amdgpu_device pointer
1062 * @bo_va: requested BO and VM object
1063 * @clear: if true clear the entries
1065 * Fill in the page table entries for @bo_va.
1068 * 0 for success, -EINVAL for failure.
1070 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1073 struct amdgpu_bo *bo = bo_va->base.bo;
1074 struct amdgpu_vm *vm = bo_va->base.vm;
1075 struct amdgpu_bo_va_mapping *mapping;
1076 dma_addr_t *pages_addr = NULL;
1077 struct ttm_resource *mem;
1078 struct dma_fence **last_update;
1079 bool flush_tlb = clear;
1080 struct dma_resv *resv;
1087 resv = vm->root.bo->tbo.base.resv;
1089 struct drm_gem_object *obj = &bo->tbo.base;
1091 resv = bo->tbo.base.resv;
1092 if (obj->import_attach && bo_va->is_xgmi) {
1093 struct dma_buf *dma_buf = obj->import_attach->dmabuf;
1094 struct drm_gem_object *gobj = dma_buf->priv;
1095 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1097 if (abo->tbo.resource->mem_type == TTM_PL_VRAM)
1098 bo = gem_to_amdgpu_bo(gobj);
1100 mem = bo->tbo.resource;
1101 if (mem->mem_type == TTM_PL_TT ||
1102 mem->mem_type == AMDGPU_PL_PREEMPT)
1103 pages_addr = bo->tbo.ttm->dma_address;
1107 struct amdgpu_device *bo_adev;
1109 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1111 if (amdgpu_bo_encrypted(bo))
1112 flags |= AMDGPU_PTE_TMZ;
1114 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1115 vram_base = bo_adev->vm_manager.vram_base_offset;
1121 if (clear || (bo && bo->tbo.base.resv ==
1122 vm->root.bo->tbo.base.resv))
1123 last_update = &vm->last_update;
1125 last_update = &bo_va->last_pt_update;
1127 if (!clear && bo_va->base.moved) {
1129 list_splice_init(&bo_va->valids, &bo_va->invalids);
1131 } else if (bo_va->cleared != clear) {
1132 list_splice_init(&bo_va->valids, &bo_va->invalids);
1135 list_for_each_entry(mapping, &bo_va->invalids, list) {
1136 uint64_t update_flags = flags;
1138 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1139 * but in case of something, we filter the flags in first place
1141 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1142 update_flags &= ~AMDGPU_PTE_READABLE;
1143 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1144 update_flags &= ~AMDGPU_PTE_WRITEABLE;
1146 /* Apply ASIC specific mapping flags */
1147 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1149 trace_amdgpu_vm_bo_update(mapping);
1151 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb,
1152 resv, mapping->start, mapping->last,
1153 update_flags, mapping->offset,
1154 vram_base, mem, pages_addr,
1160 /* If the BO is not in its preferred location add it back to
1161 * the evicted list so that it gets validated again on the
1162 * next command submission.
1164 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1165 uint32_t mem_type = bo->tbo.resource->mem_type;
1167 if (!(bo->preferred_domains &
1168 amdgpu_mem_type_to_domain(mem_type)))
1169 amdgpu_vm_bo_evicted(&bo_va->base);
1171 amdgpu_vm_bo_idle(&bo_va->base);
1173 amdgpu_vm_bo_done(&bo_va->base);
1176 list_splice_init(&bo_va->invalids, &bo_va->valids);
1177 bo_va->cleared = clear;
1178 bo_va->base.moved = false;
1180 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1181 list_for_each_entry(mapping, &bo_va->valids, list)
1182 trace_amdgpu_vm_bo_mapping(mapping);
1189 * amdgpu_vm_update_prt_state - update the global PRT state
1191 * @adev: amdgpu_device pointer
1193 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1195 unsigned long flags;
1198 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1199 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1200 adev->gmc.gmc_funcs->set_prt(adev, enable);
1201 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1205 * amdgpu_vm_prt_get - add a PRT user
1207 * @adev: amdgpu_device pointer
1209 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1211 if (!adev->gmc.gmc_funcs->set_prt)
1214 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1215 amdgpu_vm_update_prt_state(adev);
1219 * amdgpu_vm_prt_put - drop a PRT user
1221 * @adev: amdgpu_device pointer
1223 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1225 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1226 amdgpu_vm_update_prt_state(adev);
1230 * amdgpu_vm_prt_cb - callback for updating the PRT status
1232 * @fence: fence for the callback
1233 * @_cb: the callback function
1235 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1237 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1239 amdgpu_vm_prt_put(cb->adev);
1244 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1246 * @adev: amdgpu_device pointer
1247 * @fence: fence for the callback
1249 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1250 struct dma_fence *fence)
1252 struct amdgpu_prt_cb *cb;
1254 if (!adev->gmc.gmc_funcs->set_prt)
1257 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1259 /* Last resort when we are OOM */
1261 dma_fence_wait(fence, false);
1263 amdgpu_vm_prt_put(adev);
1266 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1268 amdgpu_vm_prt_cb(fence, &cb->cb);
1273 * amdgpu_vm_free_mapping - free a mapping
1275 * @adev: amdgpu_device pointer
1277 * @mapping: mapping to be freed
1278 * @fence: fence of the unmap operation
1280 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1282 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1283 struct amdgpu_vm *vm,
1284 struct amdgpu_bo_va_mapping *mapping,
1285 struct dma_fence *fence)
1287 if (mapping->flags & AMDGPU_PTE_PRT)
1288 amdgpu_vm_add_prt_cb(adev, fence);
1293 * amdgpu_vm_prt_fini - finish all prt mappings
1295 * @adev: amdgpu_device pointer
1298 * Register a cleanup callback to disable PRT support after VM dies.
1300 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1302 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1303 struct dma_resv_iter cursor;
1304 struct dma_fence *fence;
1306 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
1307 /* Add a callback for each fence in the reservation object */
1308 amdgpu_vm_prt_get(adev);
1309 amdgpu_vm_add_prt_cb(adev, fence);
1314 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1316 * @adev: amdgpu_device pointer
1318 * @fence: optional resulting fence (unchanged if no work needed to be done
1319 * or if an error occurred)
1321 * Make sure all freed BOs are cleared in the PT.
1322 * PTs have to be reserved and mutex must be locked!
1328 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1329 struct amdgpu_vm *vm,
1330 struct dma_fence **fence)
1332 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1333 struct amdgpu_bo_va_mapping *mapping;
1334 uint64_t init_pte_value = 0;
1335 struct dma_fence *f = NULL;
1338 while (!list_empty(&vm->freed)) {
1339 mapping = list_first_entry(&vm->freed,
1340 struct amdgpu_bo_va_mapping, list);
1341 list_del(&mapping->list);
1343 if (vm->pte_support_ats &&
1344 mapping->start < AMDGPU_GMC_HOLE_START)
1345 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
1347 r = amdgpu_vm_update_range(adev, vm, false, false, true, resv,
1348 mapping->start, mapping->last,
1349 init_pte_value, 0, 0, NULL, NULL,
1351 amdgpu_vm_free_mapping(adev, vm, mapping, f);
1359 dma_fence_put(*fence);
1370 * amdgpu_vm_handle_moved - handle moved BOs in the PT
1372 * @adev: amdgpu_device pointer
1375 * Make sure all BOs which are moved are updated in the PTs.
1380 * PTs have to be reserved!
1382 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1383 struct amdgpu_vm *vm)
1385 struct amdgpu_bo_va *bo_va;
1386 struct dma_resv *resv;
1390 spin_lock(&vm->status_lock);
1391 while (!list_empty(&vm->moved)) {
1392 bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va,
1394 spin_unlock(&vm->status_lock);
1396 /* Per VM BOs never need to bo cleared in the page tables */
1397 r = amdgpu_vm_bo_update(adev, bo_va, false);
1400 spin_lock(&vm->status_lock);
1403 while (!list_empty(&vm->invalidated)) {
1404 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1406 resv = bo_va->base.bo->tbo.base.resv;
1407 spin_unlock(&vm->status_lock);
1409 /* Try to reserve the BO to avoid clearing its ptes */
1410 if (!amdgpu_vm_debug && dma_resv_trylock(resv))
1412 /* Somebody else is using the BO right now */
1416 r = amdgpu_vm_bo_update(adev, bo_va, clear);
1421 dma_resv_unlock(resv);
1422 spin_lock(&vm->status_lock);
1424 spin_unlock(&vm->status_lock);
1430 * amdgpu_vm_bo_add - add a bo to a specific vm
1432 * @adev: amdgpu_device pointer
1434 * @bo: amdgpu buffer object
1436 * Add @bo into the requested vm.
1437 * Add @bo to the list of bos associated with the vm
1440 * Newly added bo_va or NULL for failure
1442 * Object has to be reserved!
1444 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1445 struct amdgpu_vm *vm,
1446 struct amdgpu_bo *bo)
1448 struct amdgpu_bo_va *bo_va;
1450 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1451 if (bo_va == NULL) {
1454 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1456 bo_va->ref_count = 1;
1457 bo_va->last_pt_update = dma_fence_get_stub();
1458 INIT_LIST_HEAD(&bo_va->valids);
1459 INIT_LIST_HEAD(&bo_va->invalids);
1464 dma_resv_assert_held(bo->tbo.base.resv);
1465 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
1466 bo_va->is_xgmi = true;
1467 /* Power up XGMI if it can be potentially used */
1468 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
1476 * amdgpu_vm_bo_insert_map - insert a new mapping
1478 * @adev: amdgpu_device pointer
1479 * @bo_va: bo_va to store the address
1480 * @mapping: the mapping to insert
1482 * Insert a new mapping into all structures.
1484 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1485 struct amdgpu_bo_va *bo_va,
1486 struct amdgpu_bo_va_mapping *mapping)
1488 struct amdgpu_vm *vm = bo_va->base.vm;
1489 struct amdgpu_bo *bo = bo_va->base.bo;
1491 mapping->bo_va = bo_va;
1492 list_add(&mapping->list, &bo_va->invalids);
1493 amdgpu_vm_it_insert(mapping, &vm->va);
1495 if (mapping->flags & AMDGPU_PTE_PRT)
1496 amdgpu_vm_prt_get(adev);
1498 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1499 !bo_va->base.moved) {
1500 amdgpu_vm_bo_moved(&bo_va->base);
1502 trace_amdgpu_vm_bo_map(bo_va, mapping);
1506 * amdgpu_vm_bo_map - map bo inside a vm
1508 * @adev: amdgpu_device pointer
1509 * @bo_va: bo_va to store the address
1510 * @saddr: where to map the BO
1511 * @offset: requested offset in the BO
1512 * @size: BO size in bytes
1513 * @flags: attributes of pages (read/write/valid/etc.)
1515 * Add a mapping of the BO at the specefied addr into the VM.
1518 * 0 for success, error for failure.
1520 * Object has to be reserved and unreserved outside!
1522 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1523 struct amdgpu_bo_va *bo_va,
1524 uint64_t saddr, uint64_t offset,
1525 uint64_t size, uint64_t flags)
1527 struct amdgpu_bo_va_mapping *mapping, *tmp;
1528 struct amdgpu_bo *bo = bo_va->base.bo;
1529 struct amdgpu_vm *vm = bo_va->base.vm;
1532 /* validate the parameters */
1533 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1535 if (saddr + size <= saddr || offset + size <= offset)
1538 /* make sure object fit at this offset */
1539 eaddr = saddr + size - 1;
1540 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1541 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1544 saddr /= AMDGPU_GPU_PAGE_SIZE;
1545 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1547 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1549 /* bo and tmp overlap, invalid addr */
1550 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1551 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1552 tmp->start, tmp->last + 1);
1556 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1560 mapping->start = saddr;
1561 mapping->last = eaddr;
1562 mapping->offset = offset;
1563 mapping->flags = flags;
1565 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1571 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1573 * @adev: amdgpu_device pointer
1574 * @bo_va: bo_va to store the address
1575 * @saddr: where to map the BO
1576 * @offset: requested offset in the BO
1577 * @size: BO size in bytes
1578 * @flags: attributes of pages (read/write/valid/etc.)
1580 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1581 * mappings as we do so.
1584 * 0 for success, error for failure.
1586 * Object has to be reserved and unreserved outside!
1588 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1589 struct amdgpu_bo_va *bo_va,
1590 uint64_t saddr, uint64_t offset,
1591 uint64_t size, uint64_t flags)
1593 struct amdgpu_bo_va_mapping *mapping;
1594 struct amdgpu_bo *bo = bo_va->base.bo;
1598 /* validate the parameters */
1599 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1601 if (saddr + size <= saddr || offset + size <= offset)
1604 /* make sure object fit at this offset */
1605 eaddr = saddr + size - 1;
1606 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1607 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1610 /* Allocate all the needed memory */
1611 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1615 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1621 saddr /= AMDGPU_GPU_PAGE_SIZE;
1622 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1624 mapping->start = saddr;
1625 mapping->last = eaddr;
1626 mapping->offset = offset;
1627 mapping->flags = flags;
1629 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1635 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1637 * @adev: amdgpu_device pointer
1638 * @bo_va: bo_va to remove the address from
1639 * @saddr: where to the BO is mapped
1641 * Remove a mapping of the BO at the specefied addr from the VM.
1644 * 0 for success, error for failure.
1646 * Object has to be reserved and unreserved outside!
1648 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1649 struct amdgpu_bo_va *bo_va,
1652 struct amdgpu_bo_va_mapping *mapping;
1653 struct amdgpu_vm *vm = bo_va->base.vm;
1656 saddr /= AMDGPU_GPU_PAGE_SIZE;
1658 list_for_each_entry(mapping, &bo_va->valids, list) {
1659 if (mapping->start == saddr)
1663 if (&mapping->list == &bo_va->valids) {
1666 list_for_each_entry(mapping, &bo_va->invalids, list) {
1667 if (mapping->start == saddr)
1671 if (&mapping->list == &bo_va->invalids)
1675 list_del(&mapping->list);
1676 amdgpu_vm_it_remove(mapping, &vm->va);
1677 mapping->bo_va = NULL;
1678 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1681 list_add(&mapping->list, &vm->freed);
1683 amdgpu_vm_free_mapping(adev, vm, mapping,
1684 bo_va->last_pt_update);
1690 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
1692 * @adev: amdgpu_device pointer
1693 * @vm: VM structure to use
1694 * @saddr: start of the range
1695 * @size: size of the range
1697 * Remove all mappings in a range, split them as appropriate.
1700 * 0 for success, error for failure.
1702 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
1703 struct amdgpu_vm *vm,
1704 uint64_t saddr, uint64_t size)
1706 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
1710 eaddr = saddr + size - 1;
1711 saddr /= AMDGPU_GPU_PAGE_SIZE;
1712 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1714 /* Allocate all the needed memory */
1715 before = kzalloc(sizeof(*before), GFP_KERNEL);
1718 INIT_LIST_HEAD(&before->list);
1720 after = kzalloc(sizeof(*after), GFP_KERNEL);
1725 INIT_LIST_HEAD(&after->list);
1727 /* Now gather all removed mappings */
1728 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1730 /* Remember mapping split at the start */
1731 if (tmp->start < saddr) {
1732 before->start = tmp->start;
1733 before->last = saddr - 1;
1734 before->offset = tmp->offset;
1735 before->flags = tmp->flags;
1736 before->bo_va = tmp->bo_va;
1737 list_add(&before->list, &tmp->bo_va->invalids);
1740 /* Remember mapping split at the end */
1741 if (tmp->last > eaddr) {
1742 after->start = eaddr + 1;
1743 after->last = tmp->last;
1744 after->offset = tmp->offset;
1745 after->offset += (after->start - tmp->start) << PAGE_SHIFT;
1746 after->flags = tmp->flags;
1747 after->bo_va = tmp->bo_va;
1748 list_add(&after->list, &tmp->bo_va->invalids);
1751 list_del(&tmp->list);
1752 list_add(&tmp->list, &removed);
1754 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1757 /* And free them up */
1758 list_for_each_entry_safe(tmp, next, &removed, list) {
1759 amdgpu_vm_it_remove(tmp, &vm->va);
1760 list_del(&tmp->list);
1762 if (tmp->start < saddr)
1764 if (tmp->last > eaddr)
1768 list_add(&tmp->list, &vm->freed);
1769 trace_amdgpu_vm_bo_unmap(NULL, tmp);
1772 /* Insert partial mapping before the range */
1773 if (!list_empty(&before->list)) {
1774 struct amdgpu_bo *bo = before->bo_va->base.bo;
1776 amdgpu_vm_it_insert(before, &vm->va);
1777 if (before->flags & AMDGPU_PTE_PRT)
1778 amdgpu_vm_prt_get(adev);
1780 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1781 !before->bo_va->base.moved)
1782 amdgpu_vm_bo_moved(&before->bo_va->base);
1787 /* Insert partial mapping after the range */
1788 if (!list_empty(&after->list)) {
1789 struct amdgpu_bo *bo = after->bo_va->base.bo;
1791 amdgpu_vm_it_insert(after, &vm->va);
1792 if (after->flags & AMDGPU_PTE_PRT)
1793 amdgpu_vm_prt_get(adev);
1795 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1796 !after->bo_va->base.moved)
1797 amdgpu_vm_bo_moved(&after->bo_va->base);
1806 * amdgpu_vm_bo_lookup_mapping - find mapping by address
1808 * @vm: the requested VM
1809 * @addr: the address
1811 * Find a mapping by it's address.
1814 * The amdgpu_bo_va_mapping matching for addr or NULL
1817 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
1820 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
1824 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
1826 * @vm: the requested vm
1827 * @ticket: CS ticket
1829 * Trace all mappings of BOs reserved during a command submission.
1831 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
1833 struct amdgpu_bo_va_mapping *mapping;
1835 if (!trace_amdgpu_vm_bo_cs_enabled())
1838 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
1839 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
1840 if (mapping->bo_va && mapping->bo_va->base.bo) {
1841 struct amdgpu_bo *bo;
1843 bo = mapping->bo_va->base.bo;
1844 if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
1849 trace_amdgpu_vm_bo_cs(mapping);
1854 * amdgpu_vm_bo_del - remove a bo from a specific vm
1856 * @adev: amdgpu_device pointer
1857 * @bo_va: requested bo_va
1859 * Remove @bo_va->bo from the requested vm.
1861 * Object have to be reserved!
1863 void amdgpu_vm_bo_del(struct amdgpu_device *adev,
1864 struct amdgpu_bo_va *bo_va)
1866 struct amdgpu_bo_va_mapping *mapping, *next;
1867 struct amdgpu_bo *bo = bo_va->base.bo;
1868 struct amdgpu_vm *vm = bo_va->base.vm;
1869 struct amdgpu_vm_bo_base **base;
1871 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
1874 dma_resv_assert_held(bo->tbo.base.resv);
1875 if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1876 ttm_bo_set_bulk_move(&bo->tbo, NULL);
1878 for (base = &bo_va->base.bo->vm_bo; *base;
1879 base = &(*base)->next) {
1880 if (*base != &bo_va->base)
1883 *base = bo_va->base.next;
1888 spin_lock(&vm->status_lock);
1889 list_del(&bo_va->base.vm_status);
1890 spin_unlock(&vm->status_lock);
1892 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
1893 list_del(&mapping->list);
1894 amdgpu_vm_it_remove(mapping, &vm->va);
1895 mapping->bo_va = NULL;
1896 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1897 list_add(&mapping->list, &vm->freed);
1899 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1900 list_del(&mapping->list);
1901 amdgpu_vm_it_remove(mapping, &vm->va);
1902 amdgpu_vm_free_mapping(adev, vm, mapping,
1903 bo_va->last_pt_update);
1906 dma_fence_put(bo_va->last_pt_update);
1908 if (bo && bo_va->is_xgmi)
1909 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
1915 * amdgpu_vm_evictable - check if we can evict a VM
1917 * @bo: A page table of the VM.
1919 * Check if it is possible to evict a VM.
1921 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
1923 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
1925 /* Page tables of a destroyed VM can go away immediately */
1926 if (!bo_base || !bo_base->vm)
1929 /* Don't evict VM page tables while they are busy */
1930 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP))
1933 /* Try to block ongoing updates */
1934 if (!amdgpu_vm_eviction_trylock(bo_base->vm))
1937 /* Don't evict VM page tables while they are updated */
1938 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
1939 amdgpu_vm_eviction_unlock(bo_base->vm);
1943 bo_base->vm->evicting = true;
1944 amdgpu_vm_eviction_unlock(bo_base->vm);
1949 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1951 * @adev: amdgpu_device pointer
1952 * @bo: amdgpu buffer object
1953 * @evicted: is the BO evicted
1955 * Mark @bo as invalid.
1957 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1958 struct amdgpu_bo *bo, bool evicted)
1960 struct amdgpu_vm_bo_base *bo_base;
1962 /* shadow bo doesn't have bo base, its validation needs its parent */
1963 if (bo->parent && (amdgpu_bo_shadowed(bo->parent) == bo))
1966 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
1967 struct amdgpu_vm *vm = bo_base->vm;
1969 if (evicted && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1970 amdgpu_vm_bo_evicted(bo_base);
1976 bo_base->moved = true;
1978 if (bo->tbo.type == ttm_bo_type_kernel)
1979 amdgpu_vm_bo_relocated(bo_base);
1980 else if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1981 amdgpu_vm_bo_moved(bo_base);
1983 amdgpu_vm_bo_invalidated(bo_base);
1988 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
1993 * VM page table as power of two
1995 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
1997 /* Total bits covered by PD + PTs */
1998 unsigned bits = ilog2(vm_size) + 18;
2000 /* Make sure the PD is 4K in size up to 8GB address space.
2001 Above that split equal between PD and PTs */
2005 return ((bits + 3) / 2);
2009 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2011 * @adev: amdgpu_device pointer
2012 * @min_vm_size: the minimum vm size in GB if it's set auto
2013 * @fragment_size_default: Default PTE fragment size
2014 * @max_level: max VMPT level
2015 * @max_bits: max address space size in bits
2018 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2019 uint32_t fragment_size_default, unsigned max_level,
2022 unsigned int max_size = 1 << (max_bits - 30);
2023 unsigned int vm_size;
2026 /* adjust vm size first */
2027 if (amdgpu_vm_size != -1) {
2028 vm_size = amdgpu_vm_size;
2029 if (vm_size > max_size) {
2030 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2031 amdgpu_vm_size, max_size);
2036 unsigned int phys_ram_gb;
2038 /* Optimal VM size depends on the amount of physical
2039 * RAM available. Underlying requirements and
2042 * - Need to map system memory and VRAM from all GPUs
2043 * - VRAM from other GPUs not known here
2044 * - Assume VRAM <= system memory
2045 * - On GFX8 and older, VM space can be segmented for
2047 * - Need to allow room for fragmentation, guard pages etc.
2049 * This adds up to a rough guess of system memory x3.
2050 * Round up to power of two to maximize the available
2051 * VM size with the given page table size.
2054 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2055 (1 << 30) - 1) >> 30;
2056 vm_size = roundup_pow_of_two(
2057 min(max(phys_ram_gb * 3, min_vm_size), max_size));
2060 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2062 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2063 if (amdgpu_vm_block_size != -1)
2064 tmp >>= amdgpu_vm_block_size - 9;
2065 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2066 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2067 switch (adev->vm_manager.num_level) {
2069 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2072 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2075 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2078 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2080 /* block size depends on vm size and hw setup*/
2081 if (amdgpu_vm_block_size != -1)
2082 adev->vm_manager.block_size =
2083 min((unsigned)amdgpu_vm_block_size, max_bits
2084 - AMDGPU_GPU_PAGE_SHIFT
2085 - 9 * adev->vm_manager.num_level);
2086 else if (adev->vm_manager.num_level > 1)
2087 adev->vm_manager.block_size = 9;
2089 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2091 if (amdgpu_vm_fragment_size == -1)
2092 adev->vm_manager.fragment_size = fragment_size_default;
2094 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2096 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2097 vm_size, adev->vm_manager.num_level + 1,
2098 adev->vm_manager.block_size,
2099 adev->vm_manager.fragment_size);
2103 * amdgpu_vm_wait_idle - wait for the VM to become idle
2105 * @vm: VM object to wait for
2106 * @timeout: timeout to wait for VM to become idle
2108 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2110 timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv,
2111 DMA_RESV_USAGE_BOOKKEEP,
2116 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2120 * amdgpu_vm_init - initialize a vm instance
2122 * @adev: amdgpu_device pointer
2124 * @xcp_id: GPU partition selection id
2129 * 0 for success, error for failure.
2131 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, int32_t xcp_id)
2133 struct amdgpu_bo *root_bo;
2134 struct amdgpu_bo_vm *root;
2137 vm->va = RB_ROOT_CACHED;
2138 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2139 vm->reserved_vmid[i] = NULL;
2140 INIT_LIST_HEAD(&vm->evicted);
2141 INIT_LIST_HEAD(&vm->relocated);
2142 INIT_LIST_HEAD(&vm->moved);
2143 INIT_LIST_HEAD(&vm->idle);
2144 INIT_LIST_HEAD(&vm->invalidated);
2145 spin_lock_init(&vm->status_lock);
2146 INIT_LIST_HEAD(&vm->freed);
2147 INIT_LIST_HEAD(&vm->done);
2148 INIT_LIST_HEAD(&vm->pt_freed);
2149 INIT_WORK(&vm->pt_free_work, amdgpu_vm_pt_free_work);
2151 r = amdgpu_vm_init_entities(adev, vm);
2155 vm->pte_support_ats = false;
2156 vm->is_compute_context = false;
2158 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2159 AMDGPU_VM_USE_CPU_FOR_GFX);
2161 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2162 vm->use_cpu_for_update ? "CPU" : "SDMA");
2163 WARN_ONCE((vm->use_cpu_for_update &&
2164 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2165 "CPU update of VM recommended only for large BAR system\n");
2167 if (vm->use_cpu_for_update)
2168 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2170 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2172 vm->last_update = dma_fence_get_stub();
2173 vm->last_unlocked = dma_fence_get_stub();
2174 vm->last_tlb_flush = dma_fence_get_stub();
2177 mutex_init(&vm->eviction_lock);
2178 vm->evicting = false;
2180 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
2181 false, &root, xcp_id);
2183 goto error_free_delayed;
2184 root_bo = &root->bo;
2185 r = amdgpu_bo_reserve(root_bo, true);
2187 goto error_free_root;
2189 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1);
2191 goto error_unreserve;
2193 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo);
2195 r = amdgpu_vm_pt_clear(adev, vm, root, false);
2197 goto error_unreserve;
2199 amdgpu_bo_unreserve(vm->root.bo);
2201 INIT_KFIFO(vm->faults);
2206 amdgpu_bo_unreserve(vm->root.bo);
2209 amdgpu_bo_unref(&root->shadow);
2210 amdgpu_bo_unref(&root_bo);
2214 dma_fence_put(vm->last_tlb_flush);
2215 dma_fence_put(vm->last_unlocked);
2216 amdgpu_vm_fini_entities(vm);
2222 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2224 * @adev: amdgpu_device pointer
2227 * This only works on GFX VMs that don't have any BOs added and no
2228 * page tables allocated yet.
2230 * Changes the following VM parameters:
2231 * - use_cpu_for_update
2232 * - pte_supports_ats
2234 * Reinitializes the page directory to reflect the changed ATS
2238 * 0 for success, -errno for errors.
2240 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2242 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2245 r = amdgpu_bo_reserve(vm->root.bo, true);
2249 /* Check if PD needs to be reinitialized and do it before
2250 * changing any other state, in case it fails.
2252 if (pte_support_ats != vm->pte_support_ats) {
2254 if (!amdgpu_vm_pt_is_root_clean(adev, vm)) {
2259 vm->pte_support_ats = pte_support_ats;
2260 r = amdgpu_vm_pt_clear(adev, vm, to_amdgpu_bo_vm(vm->root.bo),
2266 /* Update VM state */
2267 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2268 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2269 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2270 vm->use_cpu_for_update ? "CPU" : "SDMA");
2271 WARN_ONCE((vm->use_cpu_for_update &&
2272 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2273 "CPU update of VM recommended only for large BAR system\n");
2275 if (vm->use_cpu_for_update) {
2276 /* Sync with last SDMA update/clear before switching to CPU */
2277 r = amdgpu_bo_sync_wait(vm->root.bo,
2278 AMDGPU_FENCE_OWNER_UNDEFINED, true);
2282 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2284 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2287 * Make sure root PD gets mapped. As vm_update_mode could be changed
2288 * when turning a GFX VM into a compute VM.
2290 r = vm->update_funcs->map_table(to_amdgpu_bo_vm(vm->root.bo));
2294 dma_fence_put(vm->last_update);
2295 vm->last_update = dma_fence_get_stub();
2296 vm->is_compute_context = true;
2298 /* Free the shadow bo for compute VM */
2299 amdgpu_bo_unref(&to_amdgpu_bo_vm(vm->root.bo)->shadow);
2304 amdgpu_bo_unreserve(vm->root.bo);
2309 * amdgpu_vm_release_compute - release a compute vm
2310 * @adev: amdgpu_device pointer
2311 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
2313 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
2314 * pasid from vm. Compute should stop use of vm after this call.
2316 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2318 amdgpu_vm_set_pasid(adev, vm, 0);
2319 vm->is_compute_context = false;
2323 * amdgpu_vm_fini - tear down a vm instance
2325 * @adev: amdgpu_device pointer
2329 * Unbind the VM and remove all bos from the vm bo list
2331 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2333 struct amdgpu_bo_va_mapping *mapping, *tmp;
2334 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2335 struct amdgpu_bo *root;
2336 unsigned long flags;
2339 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2341 flush_work(&vm->pt_free_work);
2343 root = amdgpu_bo_ref(vm->root.bo);
2344 amdgpu_bo_reserve(root, true);
2345 amdgpu_vm_set_pasid(adev, vm, 0);
2346 dma_fence_wait(vm->last_unlocked, false);
2347 dma_fence_put(vm->last_unlocked);
2348 dma_fence_wait(vm->last_tlb_flush, false);
2349 /* Make sure that all fence callbacks have completed */
2350 spin_lock_irqsave(vm->last_tlb_flush->lock, flags);
2351 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags);
2352 dma_fence_put(vm->last_tlb_flush);
2354 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2355 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2356 amdgpu_vm_prt_fini(adev, vm);
2357 prt_fini_needed = false;
2360 list_del(&mapping->list);
2361 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2364 amdgpu_vm_pt_free_root(adev, vm);
2365 amdgpu_bo_unreserve(root);
2366 amdgpu_bo_unref(&root);
2367 WARN_ON(vm->root.bo);
2369 amdgpu_vm_fini_entities(vm);
2371 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2372 dev_err(adev->dev, "still active bo inside vm\n");
2374 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2375 &vm->va.rb_root, rb) {
2376 /* Don't remove the mapping here, we don't want to trigger a
2377 * rebalance and the tree is about to be destroyed anyway.
2379 list_del(&mapping->list);
2383 dma_fence_put(vm->last_update);
2385 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) {
2386 if (vm->reserved_vmid[i]) {
2387 amdgpu_vmid_free_reserved(adev, i);
2388 vm->reserved_vmid[i] = false;
2395 * amdgpu_vm_manager_init - init the VM manager
2397 * @adev: amdgpu_device pointer
2399 * Initialize the VM manager structures
2401 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2405 /* Concurrent flushes are only possible starting with Vega10 and
2406 * are broken on Navi10 and Navi14.
2408 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
2409 adev->asic_type == CHIP_NAVI10 ||
2410 adev->asic_type == CHIP_NAVI14);
2411 amdgpu_vmid_mgr_init(adev);
2413 adev->vm_manager.fence_context =
2414 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2415 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2416 adev->vm_manager.seqno[i] = 0;
2418 spin_lock_init(&adev->vm_manager.prt_lock);
2419 atomic_set(&adev->vm_manager.num_prt_users, 0);
2421 /* If not overridden by the user, by default, only in large BAR systems
2422 * Compute VM tables will be updated by CPU
2424 #ifdef CONFIG_X86_64
2425 if (amdgpu_vm_update_mode == -1) {
2426 /* For asic with VF MMIO access protection
2427 * avoid using CPU for VM table updates
2429 if (amdgpu_gmc_vram_full_visible(&adev->gmc) &&
2430 !amdgpu_sriov_vf_mmio_access_protection(adev))
2431 adev->vm_manager.vm_update_mode =
2432 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2434 adev->vm_manager.vm_update_mode = 0;
2436 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2438 adev->vm_manager.vm_update_mode = 0;
2441 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ);
2445 * amdgpu_vm_manager_fini - cleanup VM manager
2447 * @adev: amdgpu_device pointer
2449 * Cleanup the VM manager and free resources.
2451 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2453 WARN_ON(!xa_empty(&adev->vm_manager.pasids));
2454 xa_destroy(&adev->vm_manager.pasids);
2456 amdgpu_vmid_mgr_fini(adev);
2460 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
2462 * @dev: drm device pointer
2463 * @data: drm_amdgpu_vm
2464 * @filp: drm file pointer
2467 * 0 for success, -errno for errors.
2469 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2471 union drm_amdgpu_vm *args = data;
2472 struct amdgpu_device *adev = drm_to_adev(dev);
2473 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2475 /* No valid flags defined yet */
2479 switch (args->in.op) {
2480 case AMDGPU_VM_OP_RESERVE_VMID:
2481 /* We only have requirement to reserve vmid from gfxhub */
2482 if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2483 amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0));
2484 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true;
2488 case AMDGPU_VM_OP_UNRESERVE_VMID:
2489 if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2490 amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0));
2491 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false;
2502 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
2504 * @adev: drm device pointer
2505 * @pasid: PASID identifier for VM
2506 * @task_info: task_info to fill.
2508 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid,
2509 struct amdgpu_task_info *task_info)
2511 struct amdgpu_vm *vm;
2512 unsigned long flags;
2514 xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2516 vm = xa_load(&adev->vm_manager.pasids, pasid);
2518 *task_info = vm->task_info;
2520 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
2524 * amdgpu_vm_set_task_info - Sets VMs task info.
2526 * @vm: vm for which to set the info
2528 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
2530 if (vm->task_info.pid)
2533 vm->task_info.pid = current->pid;
2534 get_task_comm(vm->task_info.task_name, current);
2536 if (current->group_leader->mm != current->mm)
2539 vm->task_info.tgid = current->group_leader->pid;
2540 get_task_comm(vm->task_info.process_name, current->group_leader);
2544 * amdgpu_vm_handle_fault - graceful handling of VM faults.
2545 * @adev: amdgpu device pointer
2546 * @pasid: PASID of the VM
2547 * @vmid: VMID, only used for GFX 9.4.3.
2548 * @node_id: Node_id received in IH cookie. Only applicable for
2550 * @addr: Address of the fault
2551 * @write_fault: true is write fault, false is read fault
2553 * Try to gracefully handle a VM fault. Return true if the fault was handled and
2554 * shouldn't be reported any more.
2556 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
2557 u32 vmid, u32 node_id, uint64_t addr,
2560 bool is_compute_context = false;
2561 struct amdgpu_bo *root;
2562 unsigned long irqflags;
2563 uint64_t value, flags;
2564 struct amdgpu_vm *vm;
2567 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2568 vm = xa_load(&adev->vm_manager.pasids, pasid);
2570 root = amdgpu_bo_ref(vm->root.bo);
2571 is_compute_context = vm->is_compute_context;
2575 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2580 addr /= AMDGPU_GPU_PAGE_SIZE;
2582 if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid,
2583 node_id, addr, write_fault)) {
2584 amdgpu_bo_unref(&root);
2588 r = amdgpu_bo_reserve(root, true);
2592 /* Double check that the VM still exists */
2593 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2594 vm = xa_load(&adev->vm_manager.pasids, pasid);
2595 if (vm && vm->root.bo != root)
2597 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2601 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
2604 if (is_compute_context) {
2605 /* Intentionally setting invalid PTE flag
2606 * combination to force a no-retry-fault
2608 flags = AMDGPU_PTE_SNOOPED | AMDGPU_PTE_PRT;
2610 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
2611 /* Redirect the access to the dummy page */
2612 value = adev->dummy_page_addr;
2613 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
2614 AMDGPU_PTE_WRITEABLE;
2617 /* Let the hw retry silently on the PTE */
2621 r = dma_resv_reserve_fences(root->tbo.base.resv, 1);
2623 pr_debug("failed %d to reserve fence slot\n", r);
2627 r = amdgpu_vm_update_range(adev, vm, true, false, false, NULL, addr,
2628 addr, flags, value, 0, NULL, NULL, NULL);
2632 r = amdgpu_vm_update_pdes(adev, vm, true);
2635 amdgpu_bo_unreserve(root);
2637 DRM_ERROR("Can't handle page fault (%d)\n", r);
2640 amdgpu_bo_unref(&root);
2645 #if defined(CONFIG_DEBUG_FS)
2647 * amdgpu_debugfs_vm_bo_info - print BO info for the VM
2649 * @vm: Requested VM for printing BO info
2652 * Print BO information in debugfs file for the VM
2654 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
2656 struct amdgpu_bo_va *bo_va, *tmp;
2658 u64 total_evicted = 0;
2659 u64 total_relocated = 0;
2660 u64 total_moved = 0;
2661 u64 total_invalidated = 0;
2663 unsigned int total_idle_objs = 0;
2664 unsigned int total_evicted_objs = 0;
2665 unsigned int total_relocated_objs = 0;
2666 unsigned int total_moved_objs = 0;
2667 unsigned int total_invalidated_objs = 0;
2668 unsigned int total_done_objs = 0;
2669 unsigned int id = 0;
2671 spin_lock(&vm->status_lock);
2672 seq_puts(m, "\tIdle BOs:\n");
2673 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
2674 if (!bo_va->base.bo)
2676 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2678 total_idle_objs = id;
2681 seq_puts(m, "\tEvicted BOs:\n");
2682 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
2683 if (!bo_va->base.bo)
2685 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2687 total_evicted_objs = id;
2690 seq_puts(m, "\tRelocated BOs:\n");
2691 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
2692 if (!bo_va->base.bo)
2694 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2696 total_relocated_objs = id;
2699 seq_puts(m, "\tMoved BOs:\n");
2700 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2701 if (!bo_va->base.bo)
2703 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2705 total_moved_objs = id;
2708 seq_puts(m, "\tInvalidated BOs:\n");
2709 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
2710 if (!bo_va->base.bo)
2712 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2714 total_invalidated_objs = id;
2717 seq_puts(m, "\tDone BOs:\n");
2718 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
2719 if (!bo_va->base.bo)
2721 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2723 spin_unlock(&vm->status_lock);
2724 total_done_objs = id;
2726 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle,
2728 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted,
2729 total_evicted_objs);
2730 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated,
2731 total_relocated_objs);
2732 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved,
2734 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
2735 total_invalidated_objs);
2736 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done,