2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/fdtable.h>
24 #include <linux/uaccess.h>
25 #include <linux/firmware.h>
28 #include "amdgpu_amdkfd.h"
31 #include "amdgpu_ucode.h"
33 #include "gca/gfx_7_2_d.h"
34 #include "gca/gfx_7_2_enum.h"
35 #include "gca/gfx_7_2_sh_mask.h"
36 #include "oss/oss_2_0_d.h"
37 #include "oss/oss_2_0_sh_mask.h"
38 #include "gmc/gmc_7_1_d.h"
39 #include "gmc/gmc_7_1_sh_mask.h"
40 #include "cik_structs.h"
42 enum hqd_dequeue_request_type {
49 MAX_TRAPID = 8, /* 3 bits in the bitfield. */
50 MAX_WATCH_ADDRESSES = 4
54 ADDRESS_WATCH_REG_ADDR_HI = 0,
55 ADDRESS_WATCH_REG_ADDR_LO,
56 ADDRESS_WATCH_REG_CNTL,
60 /* not defined in the CI/KV reg file */
62 ADDRESS_WATCH_REG_CNTL_ATC_BIT = 0x10000000UL,
63 ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK = 0x00FFFFFF,
64 ADDRESS_WATCH_REG_ADDLOW_MASK_EXTENSION = 0x03000000,
65 /* extend the mask to 26 bits to match the low address field */
66 ADDRESS_WATCH_REG_ADDLOW_SHIFT = 6,
67 ADDRESS_WATCH_REG_ADDHIGH_MASK = 0xFFFF
70 static const uint32_t watchRegs[MAX_WATCH_ADDRESSES * ADDRESS_WATCH_REG_MAX] = {
71 mmTCP_WATCH0_ADDR_H, mmTCP_WATCH0_ADDR_L, mmTCP_WATCH0_CNTL,
72 mmTCP_WATCH1_ADDR_H, mmTCP_WATCH1_ADDR_L, mmTCP_WATCH1_CNTL,
73 mmTCP_WATCH2_ADDR_H, mmTCP_WATCH2_ADDR_L, mmTCP_WATCH2_CNTL,
74 mmTCP_WATCH3_ADDR_H, mmTCP_WATCH3_ADDR_L, mmTCP_WATCH3_CNTL
77 union TCP_WATCH_CNTL_BITS {
91 * Register access functions
94 static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
95 uint32_t sh_mem_config, uint32_t sh_mem_ape1_base,
96 uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases);
98 static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
101 static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
102 uint32_t hpd_size, uint64_t hpd_gpu_addr);
103 static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id);
104 static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
105 uint32_t queue_id, uint32_t __user *wptr,
106 uint32_t wptr_shift, uint32_t wptr_mask,
107 struct mm_struct *mm);
108 static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd);
109 static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
110 uint32_t pipe_id, uint32_t queue_id);
112 static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
113 enum kfd_preempt_type reset_type,
114 unsigned int utimeout, uint32_t pipe_id,
116 static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd);
117 static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
118 unsigned int utimeout);
119 static int kgd_address_watch_disable(struct kgd_dev *kgd);
120 static int kgd_address_watch_execute(struct kgd_dev *kgd,
121 unsigned int watch_point_id,
125 static int kgd_wave_control_execute(struct kgd_dev *kgd,
126 uint32_t gfx_index_val,
128 static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
129 unsigned int watch_point_id,
130 unsigned int reg_offset);
132 static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, uint8_t vmid);
133 static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
135 static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid);
137 static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type);
138 static void set_scratch_backing_va(struct kgd_dev *kgd,
139 uint64_t va, uint32_t vmid);
141 /* Because of REG_GET_FIELD() being used, we put this function in the
142 * asic specific file.
144 static int get_tile_config(struct kgd_dev *kgd,
145 struct tile_config *config)
147 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
149 config->gb_addr_config = adev->gfx.config.gb_addr_config;
150 config->num_banks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
151 MC_ARB_RAMCFG, NOOFBANK);
152 config->num_ranks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
153 MC_ARB_RAMCFG, NOOFRANKS);
155 config->tile_config_ptr = adev->gfx.config.tile_mode_array;
156 config->num_tile_configs =
157 ARRAY_SIZE(adev->gfx.config.tile_mode_array);
158 config->macro_tile_config_ptr =
159 adev->gfx.config.macrotile_mode_array;
160 config->num_macro_tile_configs =
161 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
166 static const struct kfd2kgd_calls kfd2kgd = {
167 .init_gtt_mem_allocation = alloc_gtt_mem,
168 .free_gtt_mem = free_gtt_mem,
169 .get_vmem_size = get_vmem_size,
170 .get_gpu_clock_counter = get_gpu_clock_counter,
171 .get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz,
172 .program_sh_mem_settings = kgd_program_sh_mem_settings,
173 .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
174 .init_pipeline = kgd_init_pipeline,
175 .init_interrupts = kgd_init_interrupts,
176 .hqd_load = kgd_hqd_load,
177 .hqd_sdma_load = kgd_hqd_sdma_load,
178 .hqd_is_occupied = kgd_hqd_is_occupied,
179 .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
180 .hqd_destroy = kgd_hqd_destroy,
181 .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
182 .address_watch_disable = kgd_address_watch_disable,
183 .address_watch_execute = kgd_address_watch_execute,
184 .wave_control_execute = kgd_wave_control_execute,
185 .address_watch_get_offset = kgd_address_watch_get_offset,
186 .get_atc_vmid_pasid_mapping_pasid = get_atc_vmid_pasid_mapping_pasid,
187 .get_atc_vmid_pasid_mapping_valid = get_atc_vmid_pasid_mapping_valid,
188 .write_vmid_invalidate_request = write_vmid_invalidate_request,
189 .get_fw_version = get_fw_version,
190 .set_scratch_backing_va = set_scratch_backing_va,
191 .get_tile_config = get_tile_config,
194 struct kfd2kgd_calls *amdgpu_amdkfd_gfx_7_get_functions(void)
196 return (struct kfd2kgd_calls *)&kfd2kgd;
199 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
201 return (struct amdgpu_device *)kgd;
204 static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe,
205 uint32_t queue, uint32_t vmid)
207 struct amdgpu_device *adev = get_amdgpu_device(kgd);
208 uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
210 mutex_lock(&adev->srbm_mutex);
211 WREG32(mmSRBM_GFX_CNTL, value);
214 static void unlock_srbm(struct kgd_dev *kgd)
216 struct amdgpu_device *adev = get_amdgpu_device(kgd);
218 WREG32(mmSRBM_GFX_CNTL, 0);
219 mutex_unlock(&adev->srbm_mutex);
222 static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id,
225 struct amdgpu_device *adev = get_amdgpu_device(kgd);
227 uint32_t mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
228 uint32_t pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
230 lock_srbm(kgd, mec, pipe, queue_id, 0);
233 static void release_queue(struct kgd_dev *kgd)
238 static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
239 uint32_t sh_mem_config,
240 uint32_t sh_mem_ape1_base,
241 uint32_t sh_mem_ape1_limit,
242 uint32_t sh_mem_bases)
244 struct amdgpu_device *adev = get_amdgpu_device(kgd);
246 lock_srbm(kgd, 0, 0, 0, vmid);
248 WREG32(mmSH_MEM_CONFIG, sh_mem_config);
249 WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base);
250 WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
251 WREG32(mmSH_MEM_BASES, sh_mem_bases);
256 static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
259 struct amdgpu_device *adev = get_amdgpu_device(kgd);
262 * We have to assume that there is no outstanding mapping.
263 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
264 * a mapping is in progress or because a mapping finished and the
265 * SW cleared it. So the protocol is to always wait & clear.
267 uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
268 ATC_VMID0_PASID_MAPPING__VALID_MASK;
270 WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping);
272 while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid)))
274 WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
276 /* Mapping vmid to pasid also for IH block */
277 WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping);
282 static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
283 uint32_t hpd_size, uint64_t hpd_gpu_addr)
285 /* amdgpu owns the per-pipe state */
289 static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id)
291 struct amdgpu_device *adev = get_amdgpu_device(kgd);
295 mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
296 pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
298 lock_srbm(kgd, mec, pipe, 0, 0);
300 WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK |
301 CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK);
308 static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m)
312 retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET +
313 m->sdma_queue_id * KFD_CIK_SDMA_QUEUE_OFFSET;
315 pr_debug("kfd: sdma base address: 0x%x\n", retval);
320 static inline struct cik_mqd *get_mqd(void *mqd)
322 return (struct cik_mqd *)mqd;
325 static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd)
327 return (struct cik_sdma_rlc_registers *)mqd;
330 static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
331 uint32_t queue_id, uint32_t __user *wptr,
332 uint32_t wptr_shift, uint32_t wptr_mask,
333 struct mm_struct *mm)
335 struct amdgpu_device *adev = get_amdgpu_device(kgd);
338 uint32_t reg, wptr_val, data;
342 acquire_queue(kgd, pipe_id, queue_id);
344 /* HQD registers extend from CP_MQD_BASE_ADDR to CP_MQD_CONTROL. */
345 mqd_hqd = &m->cp_mqd_base_addr_lo;
347 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++)
348 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
350 /* Copy userspace write pointer value to register.
351 * Activate doorbell logic to monitor subsequent changes.
353 data = REG_SET_FIELD(m->cp_hqd_pq_doorbell_control,
354 CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
355 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, data);
357 if (read_user_wptr(mm, wptr, wptr_val))
358 WREG32(mmCP_HQD_PQ_WPTR, (wptr_val << wptr_shift) & wptr_mask);
360 data = REG_SET_FIELD(m->cp_hqd_active, CP_HQD_ACTIVE, ACTIVE, 1);
361 WREG32(mmCP_HQD_ACTIVE, data);
368 static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd)
370 struct amdgpu_device *adev = get_amdgpu_device(kgd);
371 struct cik_sdma_rlc_registers *m;
372 uint32_t sdma_base_addr;
374 m = get_sdma_mqd(mqd);
375 sdma_base_addr = get_sdma_base_addr(m);
377 WREG32(sdma_base_addr + mmSDMA0_RLC0_VIRTUAL_ADDR,
378 m->sdma_rlc_virtual_addr);
380 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE,
381 m->sdma_rlc_rb_base);
383 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE_HI,
384 m->sdma_rlc_rb_base_hi);
386 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
387 m->sdma_rlc_rb_rptr_addr_lo);
389 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
390 m->sdma_rlc_rb_rptr_addr_hi);
392 WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL,
393 m->sdma_rlc_doorbell);
395 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL,
396 m->sdma_rlc_rb_cntl);
401 static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
402 uint32_t pipe_id, uint32_t queue_id)
404 struct amdgpu_device *adev = get_amdgpu_device(kgd);
409 acquire_queue(kgd, pipe_id, queue_id);
410 act = RREG32(mmCP_HQD_ACTIVE);
412 low = lower_32_bits(queue_address >> 8);
413 high = upper_32_bits(queue_address >> 8);
415 if (low == RREG32(mmCP_HQD_PQ_BASE) &&
416 high == RREG32(mmCP_HQD_PQ_BASE_HI))
423 static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
425 struct amdgpu_device *adev = get_amdgpu_device(kgd);
426 struct cik_sdma_rlc_registers *m;
427 uint32_t sdma_base_addr;
428 uint32_t sdma_rlc_rb_cntl;
430 m = get_sdma_mqd(mqd);
431 sdma_base_addr = get_sdma_base_addr(m);
433 sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
435 if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
441 static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
442 enum kfd_preempt_type reset_type,
443 unsigned int utimeout, uint32_t pipe_id,
446 struct amdgpu_device *adev = get_amdgpu_device(kgd);
448 enum hqd_dequeue_request_type type;
449 unsigned long flags, end_jiffies;
452 acquire_queue(kgd, pipe_id, queue_id);
453 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
455 switch (reset_type) {
456 case KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN:
459 case KFD_PREEMPT_TYPE_WAVEFRONT_RESET:
467 /* Workaround: If IQ timer is active and the wait time is close to or
468 * equal to 0, dequeueing is not safe. Wait until either the wait time
469 * is larger or timer is cleared. Also, ensure that IQ_REQ_PEND is
470 * cleared before continuing. Also, ensure wait times are set to at
473 local_irq_save(flags);
475 retry = 5000; /* wait for 500 usecs at maximum */
477 temp = RREG32(mmCP_HQD_IQ_TIMER);
478 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, PROCESSING_IQ)) {
479 pr_debug("HW is processing IQ\n");
482 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, ACTIVE)) {
483 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, RETRY_TYPE)
484 == 3) /* SEM-rearm is safe */
486 /* Wait time 3 is safe for CP, but our MMIO read/write
487 * time is close to 1 microsecond, so check for 10 to
488 * leave more buffer room
490 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, WAIT_TIME)
493 pr_debug("IQ timer is active\n");
498 pr_err("CP HQD IQ timer status time out\n");
506 temp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
507 if (!(temp & CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK))
509 pr_debug("Dequeue request is pending\n");
512 pr_err("CP HQD dequeue request time out\n");
518 local_irq_restore(flags);
521 WREG32(mmCP_HQD_DEQUEUE_REQUEST, type);
523 end_jiffies = (utimeout * HZ / 1000) + jiffies;
525 temp = RREG32(mmCP_HQD_ACTIVE);
526 if (!(temp & CP_HQD_ACTIVE__ACTIVE_MASK))
528 if (time_after(jiffies, end_jiffies)) {
529 pr_err("cp queue preemption time out\n");
533 usleep_range(500, 1000);
540 static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
541 unsigned int utimeout)
543 struct amdgpu_device *adev = get_amdgpu_device(kgd);
544 struct cik_sdma_rlc_registers *m;
545 uint32_t sdma_base_addr;
547 int timeout = utimeout;
549 m = get_sdma_mqd(mqd);
550 sdma_base_addr = get_sdma_base_addr(m);
552 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
553 temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
554 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp);
557 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
558 if (temp & SDMA0_STATUS_REG__RB_CMD_IDLE__SHIFT)
566 WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0);
567 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, 0);
568 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, 0);
569 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, 0);
574 static int kgd_address_watch_disable(struct kgd_dev *kgd)
576 struct amdgpu_device *adev = get_amdgpu_device(kgd);
577 union TCP_WATCH_CNTL_BITS cntl;
582 cntl.bitfields.valid = 0;
583 cntl.bitfields.mask = ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK;
584 cntl.bitfields.atc = 1;
586 /* Turning off this address until we set all the registers */
587 for (i = 0; i < MAX_WATCH_ADDRESSES; i++)
588 WREG32(watchRegs[i * ADDRESS_WATCH_REG_MAX +
589 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
594 static int kgd_address_watch_execute(struct kgd_dev *kgd,
595 unsigned int watch_point_id,
600 struct amdgpu_device *adev = get_amdgpu_device(kgd);
601 union TCP_WATCH_CNTL_BITS cntl;
603 cntl.u32All = cntl_val;
605 /* Turning off this watch point until we set all the registers */
606 cntl.bitfields.valid = 0;
607 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
608 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
610 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
611 ADDRESS_WATCH_REG_ADDR_HI], addr_hi);
613 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
614 ADDRESS_WATCH_REG_ADDR_LO], addr_lo);
616 /* Enable the watch point */
617 cntl.bitfields.valid = 1;
619 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
620 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
625 static int kgd_wave_control_execute(struct kgd_dev *kgd,
626 uint32_t gfx_index_val,
629 struct amdgpu_device *adev = get_amdgpu_device(kgd);
632 mutex_lock(&adev->grbm_idx_mutex);
634 WREG32(mmGRBM_GFX_INDEX, gfx_index_val);
635 WREG32(mmSQ_CMD, sq_cmd);
637 /* Restore the GRBM_GFX_INDEX register */
639 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK |
640 GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
641 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
643 WREG32(mmGRBM_GFX_INDEX, data);
645 mutex_unlock(&adev->grbm_idx_mutex);
650 static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
651 unsigned int watch_point_id,
652 unsigned int reg_offset)
654 return watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + reg_offset];
657 static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
661 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
663 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
664 return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
667 static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
671 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
673 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
674 return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
677 static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid)
679 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
681 WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
684 static void set_scratch_backing_va(struct kgd_dev *kgd,
685 uint64_t va, uint32_t vmid)
687 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
689 lock_srbm(kgd, 0, 0, 0, vmid);
690 WREG32(mmSH_HIDDEN_PRIVATE_BASE_VMID, va);
694 static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type)
696 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
697 const union amdgpu_firmware_header *hdr;
703 hdr = (const union amdgpu_firmware_header *)
704 adev->gfx.pfp_fw->data;
708 hdr = (const union amdgpu_firmware_header *)
709 adev->gfx.me_fw->data;
713 hdr = (const union amdgpu_firmware_header *)
714 adev->gfx.ce_fw->data;
717 case KGD_ENGINE_MEC1:
718 hdr = (const union amdgpu_firmware_header *)
719 adev->gfx.mec_fw->data;
722 case KGD_ENGINE_MEC2:
723 hdr = (const union amdgpu_firmware_header *)
724 adev->gfx.mec2_fw->data;
728 hdr = (const union amdgpu_firmware_header *)
729 adev->gfx.rlc_fw->data;
732 case KGD_ENGINE_SDMA1:
733 hdr = (const union amdgpu_firmware_header *)
734 adev->sdma.instance[0].fw->data;
737 case KGD_ENGINE_SDMA2:
738 hdr = (const union amdgpu_firmware_header *)
739 adev->sdma.instance[1].fw->data;
749 /* Only 12 bit in use*/
750 return hdr->common.ucode_version;