1 // SPDX-License-Identifier: GPL-2.0
3 * Intel Multiprocessor Specification 1.1 and 1.4
4 * compliant MP-table parsing routines.
12 #include <linux/init.h>
13 #include <linux/delay.h>
14 #include <linux/bootmem.h>
15 #include <linux/memblock.h>
16 #include <linux/kernel_stat.h>
17 #include <linux/mc146818rtc.h>
18 #include <linux/bitops.h>
19 #include <linux/acpi.h>
20 #include <linux/smp.h>
21 #include <linux/pci.h>
23 #include <asm/irqdomain.h>
25 #include <asm/mpspec.h>
26 #include <asm/pgalloc.h>
27 #include <asm/io_apic.h>
28 #include <asm/proto.h>
29 #include <asm/bios_ebda.h>
30 #include <asm/e820/api.h>
31 #include <asm/setup.h>
36 * Checksum an MP configuration block.
39 static int __init mpf_checksum(unsigned char *mp, int len)
49 int __init default_mpc_apic_id(struct mpc_cpu *m)
54 static void __init MP_processor_info(struct mpc_cpu *m)
57 char *bootup_cpu = "";
59 if (!(m->cpuflag & CPU_ENABLED)) {
64 apicid = x86_init.mpparse.mpc_apic_id(m);
66 if (m->cpuflag & CPU_BOOTPROCESSOR) {
67 bootup_cpu = " (Bootup-CPU)";
68 boot_cpu_physical_apicid = m->apicid;
71 pr_info("Processor #%d%s\n", m->apicid, bootup_cpu);
72 generic_processor_info(apicid, m->apicver);
75 #ifdef CONFIG_X86_IO_APIC
76 void __init default_mpc_oem_bus_info(struct mpc_bus *m, char *str)
78 memcpy(str, m->bustype, 6);
80 apic_printk(APIC_VERBOSE, "Bus #%d is %s\n", m->busid, str);
83 static void __init MP_bus_info(struct mpc_bus *m)
87 x86_init.mpparse.mpc_oem_bus_info(m, str);
89 #if MAX_MP_BUSSES < 256
90 if (m->busid >= MAX_MP_BUSSES) {
91 pr_warn("MP table busid value (%d) for bustype %s is too large, max. supported is %d\n",
92 m->busid, str, MAX_MP_BUSSES - 1);
97 set_bit(m->busid, mp_bus_not_pci);
98 if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA) - 1) == 0) {
100 mp_bus_id_to_type[m->busid] = MP_BUS_ISA;
102 } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI) - 1) == 0) {
103 if (x86_init.mpparse.mpc_oem_pci_bus)
104 x86_init.mpparse.mpc_oem_pci_bus(m);
106 clear_bit(m->busid, mp_bus_not_pci);
108 mp_bus_id_to_type[m->busid] = MP_BUS_PCI;
109 } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA) - 1) == 0) {
110 mp_bus_id_to_type[m->busid] = MP_BUS_EISA;
113 pr_warn("Unknown bustype %s - ignoring\n", str);
116 static void __init MP_ioapic_info(struct mpc_ioapic *m)
118 struct ioapic_domain_cfg cfg = {
119 .type = IOAPIC_DOMAIN_LEGACY,
120 .ops = &mp_ioapic_irqdomain_ops,
123 if (m->flags & MPC_APIC_USABLE)
124 mp_register_ioapic(m->apicid, m->apicaddr, gsi_top, &cfg);
127 static void __init print_mp_irq_info(struct mpc_intsrc *mp_irq)
129 apic_printk(APIC_VERBOSE,
130 "Int: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC INT %02x\n",
131 mp_irq->irqtype, mp_irq->irqflag & 3,
132 (mp_irq->irqflag >> 2) & 3, mp_irq->srcbus,
133 mp_irq->srcbusirq, mp_irq->dstapic, mp_irq->dstirq);
136 #else /* CONFIG_X86_IO_APIC */
137 static inline void __init MP_bus_info(struct mpc_bus *m) {}
138 static inline void __init MP_ioapic_info(struct mpc_ioapic *m) {}
139 #endif /* CONFIG_X86_IO_APIC */
141 static void __init MP_lintsrc_info(struct mpc_lintsrc *m)
143 apic_printk(APIC_VERBOSE,
144 "Lint: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC LINT %02x\n",
145 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbusid,
146 m->srcbusirq, m->destapic, m->destapiclint);
152 static int __init smp_check_mpc(struct mpc_table *mpc, char *oem, char *str)
155 if (memcmp(mpc->signature, MPC_SIGNATURE, 4)) {
156 pr_err("MPTABLE: bad signature [%c%c%c%c]!\n",
157 mpc->signature[0], mpc->signature[1],
158 mpc->signature[2], mpc->signature[3]);
161 if (mpf_checksum((unsigned char *)mpc, mpc->length)) {
162 pr_err("MPTABLE: checksum error!\n");
165 if (mpc->spec != 0x01 && mpc->spec != 0x04) {
166 pr_err("MPTABLE: bad table version (%d)!!\n", mpc->spec);
170 pr_err("MPTABLE: null local APIC address!\n");
173 memcpy(oem, mpc->oem, 8);
175 pr_info("MPTABLE: OEM ID: %s\n", oem);
177 memcpy(str, mpc->productid, 12);
180 pr_info("MPTABLE: Product ID: %s\n", str);
182 pr_info("MPTABLE: APIC at: 0x%X\n", mpc->lapic);
187 static void skip_entry(unsigned char **ptr, int *count, int size)
193 static void __init smp_dump_mptable(struct mpc_table *mpc, unsigned char *mpt)
195 pr_err("Your mptable is wrong, contact your HW vendor!\n");
196 pr_cont("type %x\n", *mpt);
197 print_hex_dump(KERN_ERR, " ", DUMP_PREFIX_ADDRESS, 16,
198 1, mpc, mpc->length, 1);
201 void __init default_smp_read_mpc_oem(struct mpc_table *mpc) { }
203 static int __init smp_read_mpc(struct mpc_table *mpc, unsigned early)
208 int count = sizeof(*mpc);
209 unsigned char *mpt = ((unsigned char *)mpc) + count;
211 if (!smp_check_mpc(mpc, oem, str))
214 /* Initialize the lapic mapping */
216 register_lapic_address(mpc->lapic);
222 x86_init.mpparse.smp_read_mpc_oem(mpc);
225 * Now process the configuration blocks.
227 x86_init.mpparse.mpc_record(0);
229 while (count < mpc->length) {
232 /* ACPI may have already provided this data */
234 MP_processor_info((struct mpc_cpu *)mpt);
235 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
238 MP_bus_info((struct mpc_bus *)mpt);
239 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
242 MP_ioapic_info((struct mpc_ioapic *)mpt);
243 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
246 mp_save_irq((struct mpc_intsrc *)mpt);
247 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
250 MP_lintsrc_info((struct mpc_lintsrc *)mpt);
251 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
255 smp_dump_mptable(mpc, mpt);
259 x86_init.mpparse.mpc_record(1);
263 pr_err("MPTABLE: no processors registered!\n");
264 return num_processors;
267 #ifdef CONFIG_X86_IO_APIC
269 static int __init ELCR_trigger(unsigned int irq)
273 port = 0x4d0 + (irq >> 3);
274 return (inb(port) >> (irq & 7)) & 1;
277 static void __init construct_default_ioirq_mptable(int mpc_default_type)
279 struct mpc_intsrc intsrc;
281 int ELCR_fallback = 0;
283 intsrc.type = MP_INTSRC;
284 intsrc.irqflag = 0; /* conforming */
286 intsrc.dstapic = mpc_ioapic_id(0);
288 intsrc.irqtype = mp_INT;
291 * If true, we have an ISA/PCI system with no IRQ entries
292 * in the MP table. To prevent the PCI interrupts from being set up
293 * incorrectly, we try to use the ELCR. The sanity check to see if
294 * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
295 * never be level sensitive, so we simply see if the ELCR agrees.
296 * If it does, we assume it's valid.
298 if (mpc_default_type == 5) {
299 pr_info("ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
301 if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
303 pr_err("ELCR contains invalid data... not using ELCR\n");
305 pr_info("Using ELCR to identify PCI interrupts\n");
310 for (i = 0; i < 16; i++) {
311 switch (mpc_default_type) {
313 if (i == 0 || i == 13)
314 continue; /* IRQ0 & IRQ13 not connected */
318 continue; /* IRQ2 is never connected */
323 * If the ELCR indicates a level-sensitive interrupt, we
324 * copy that information over to the MP table in the
325 * irqflag field (level sensitive, active high polarity).
333 intsrc.srcbusirq = i;
334 intsrc.dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
335 mp_save_irq(&intsrc);
338 intsrc.irqtype = mp_ExtINT;
339 intsrc.srcbusirq = 0;
340 intsrc.dstirq = 0; /* 8259A to INTIN0 */
341 mp_save_irq(&intsrc);
345 static void __init construct_ioapic_table(int mpc_default_type)
347 struct mpc_ioapic ioapic;
352 switch (mpc_default_type) {
354 pr_err("???\nUnknown standard configuration %d\n",
359 memcpy(bus.bustype, "ISA ", 6);
364 memcpy(bus.bustype, "EISA ", 6);
368 if (mpc_default_type > 4) {
370 memcpy(bus.bustype, "PCI ", 6);
374 ioapic.type = MP_IOAPIC;
376 ioapic.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
377 ioapic.flags = MPC_APIC_USABLE;
378 ioapic.apicaddr = IO_APIC_DEFAULT_PHYS_BASE;
379 MP_ioapic_info(&ioapic);
382 * We set up most of the low 16 IO-APIC pins according to MPS rules.
384 construct_default_ioirq_mptable(mpc_default_type);
387 static inline void __init construct_ioapic_table(int mpc_default_type) { }
390 static inline void __init construct_default_ISA_mptable(int mpc_default_type)
392 struct mpc_cpu processor;
393 struct mpc_lintsrc lintsrc;
394 int linttypes[2] = { mp_ExtINT, mp_NMI };
398 * local APIC has default address
400 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
403 * 2 CPUs, numbered 0 & 1.
405 processor.type = MP_PROCESSOR;
406 /* Either an integrated APIC or a discrete 82489DX. */
407 processor.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
408 processor.cpuflag = CPU_ENABLED;
409 processor.cpufeature = (boot_cpu_data.x86 << 8) |
410 (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
411 processor.featureflag = boot_cpu_data.x86_capability[CPUID_1_EDX];
412 processor.reserved[0] = 0;
413 processor.reserved[1] = 0;
414 for (i = 0; i < 2; i++) {
415 processor.apicid = i;
416 MP_processor_info(&processor);
419 construct_ioapic_table(mpc_default_type);
421 lintsrc.type = MP_LINTSRC;
422 lintsrc.irqflag = 0; /* conforming */
423 lintsrc.srcbusid = 0;
424 lintsrc.srcbusirq = 0;
425 lintsrc.destapic = MP_APIC_ALL;
426 for (i = 0; i < 2; i++) {
427 lintsrc.irqtype = linttypes[i];
428 lintsrc.destapiclint = i;
429 MP_lintsrc_info(&lintsrc);
433 static unsigned long mpf_base;
434 static bool mpf_found;
436 static unsigned long __init get_mpc_size(unsigned long physptr)
438 struct mpc_table *mpc;
441 mpc = early_memremap(physptr, PAGE_SIZE);
443 early_memunmap(mpc, PAGE_SIZE);
444 apic_printk(APIC_VERBOSE, " mpc: %lx-%lx\n", physptr, physptr + size);
449 static int __init check_physptr(struct mpf_intel *mpf, unsigned int early)
451 struct mpc_table *mpc;
454 size = get_mpc_size(mpf->physptr);
455 mpc = early_memremap(mpf->physptr, size);
458 * Read the physical hardware table. Anything here will
459 * override the defaults.
461 if (!smp_read_mpc(mpc, early)) {
462 #ifdef CONFIG_X86_LOCAL_APIC
463 smp_found_config = 0;
465 pr_err("BIOS bug, MP table errors detected!...\n");
466 pr_cont("... disabling SMP support. (tell your hw vendor)\n");
467 early_memunmap(mpc, size);
470 early_memunmap(mpc, size);
475 #ifdef CONFIG_X86_IO_APIC
477 * If there are no explicit MP IRQ entries, then we are
478 * broken. We set up most of the low 16 IO-APIC pins to
479 * ISA defaults and hope it will work.
481 if (!mp_irq_entries) {
484 pr_err("BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
488 memcpy(bus.bustype, "ISA ", 6);
491 construct_default_ioirq_mptable(0);
499 * Scan the memory blocks for an SMP configuration block.
501 void __init default_get_smp_config(unsigned int early)
503 struct mpf_intel *mpf;
505 if (!smp_found_config)
511 if (acpi_lapic && early)
515 * MPS doesn't support hyperthreading, aka only have
516 * thread 0 apic id in MPS table
518 if (acpi_lapic && acpi_ioapic)
521 mpf = early_memremap(mpf_base, sizeof(*mpf));
523 pr_err("MPTABLE: error mapping MP table\n");
527 pr_info("Intel MultiProcessor Specification v1.%d\n",
529 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
530 if (mpf->feature2 & (1 << 7)) {
531 pr_info(" IMCR and PIC compatibility mode.\n");
534 pr_info(" Virtual Wire compatibility mode.\n");
539 * Now see if we need to read further.
544 * local APIC has default address
546 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
550 pr_info("Default MP configuration #%d\n", mpf->feature1);
551 construct_default_ISA_mptable(mpf->feature1);
553 } else if (mpf->physptr) {
554 if (check_physptr(mpf, early)) {
555 early_memunmap(mpf, sizeof(*mpf));
562 pr_info("Processors: %d\n", num_processors);
564 * Only use the first configuration found.
567 early_memunmap(mpf, sizeof(*mpf));
570 static void __init smp_reserve_memory(struct mpf_intel *mpf)
572 memblock_reserve(mpf->physptr, get_mpc_size(mpf->physptr));
575 static int __init smp_scan_config(unsigned long base, unsigned long length)
578 struct mpf_intel *mpf;
581 apic_printk(APIC_VERBOSE, "Scan for SMP in [mem %#010lx-%#010lx]\n",
582 base, base + length - 1);
583 BUILD_BUG_ON(sizeof(*mpf) != 16);
586 bp = early_memremap(base, length);
587 mpf = (struct mpf_intel *)bp;
588 if ((*bp == SMP_MAGIC_IDENT) &&
589 (mpf->length == 1) &&
590 !mpf_checksum((unsigned char *)bp, 16) &&
591 ((mpf->specification == 1)
592 || (mpf->specification == 4))) {
593 #ifdef CONFIG_X86_LOCAL_APIC
594 smp_found_config = 1;
599 pr_info("found SMP MP-table at [mem %#010lx-%#010lx] mapped at [%p]\n",
600 base, base + sizeof(*mpf) - 1, mpf);
602 memblock_reserve(base, sizeof(*mpf));
604 smp_reserve_memory(mpf);
608 early_memunmap(bp, length);
619 void __init default_find_smp_config(void)
621 unsigned int address;
624 * FIXME: Linux assumes you have 640K of base ram..
625 * this continues the error...
627 * 1) Scan the bottom 1K for a signature
628 * 2) Scan the top 1K of base RAM
629 * 3) Scan the 64K of bios
631 if (smp_scan_config(0x0, 0x400) ||
632 smp_scan_config(639 * 0x400, 0x400) ||
633 smp_scan_config(0xF0000, 0x10000))
636 * If it is an SMP machine we should know now, unless the
637 * configuration is in an EISA bus machine with an
638 * extended bios data area.
640 * there is a real-mode segmented pointer pointing to the
641 * 4K EBDA area at 0x40E, calculate and scan it here.
643 * NOTE! There are Linux loaders that will corrupt the EBDA
644 * area, and as such this kind of SMP config may be less
645 * trustworthy, simply because the SMP table may have been
646 * stomped on during early boot. These loaders are buggy and
649 * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
652 address = get_bios_ebda();
654 smp_scan_config(address, 0x400);
657 #ifdef CONFIG_X86_IO_APIC
658 static u8 __initdata irq_used[MAX_IRQ_SOURCES];
660 static int __init get_MP_intsrc_index(struct mpc_intsrc *m)
664 if (m->irqtype != mp_INT)
667 if (m->irqflag != 0x0f)
672 for (i = 0; i < mp_irq_entries; i++) {
673 if (mp_irqs[i].irqtype != mp_INT)
676 if (mp_irqs[i].irqflag != 0x0f)
679 if (mp_irqs[i].srcbus != m->srcbus)
681 if (mp_irqs[i].srcbusirq != m->srcbusirq)
684 /* already claimed */
695 #define SPARE_SLOT_NUM 20
697 static struct mpc_intsrc __initdata *m_spare[SPARE_SLOT_NUM];
699 static void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare)
703 apic_printk(APIC_VERBOSE, "OLD ");
704 print_mp_irq_info(m);
706 i = get_MP_intsrc_index(m);
708 memcpy(m, &mp_irqs[i], sizeof(*m));
709 apic_printk(APIC_VERBOSE, "NEW ");
710 print_mp_irq_info(&mp_irqs[i]);
714 /* legacy, do nothing */
717 if (*nr_m_spare < SPARE_SLOT_NUM) {
719 * not found (-1), or duplicated (-2) are invalid entries,
720 * we need to use the slot later
722 m_spare[*nr_m_spare] = m;
728 check_slot(unsigned long mpc_new_phys, unsigned long mpc_new_length, int count)
730 if (!mpc_new_phys || count <= mpc_new_length) {
731 WARN(1, "update_mptable: No spare slots (length: %x)\n", count);
737 #else /* CONFIG_X86_IO_APIC */
739 inline void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare) {}
740 #endif /* CONFIG_X86_IO_APIC */
742 static int __init replace_intsrc_all(struct mpc_table *mpc,
743 unsigned long mpc_new_phys,
744 unsigned long mpc_new_length)
746 #ifdef CONFIG_X86_IO_APIC
749 int count = sizeof(*mpc);
751 unsigned char *mpt = ((unsigned char *)mpc) + count;
753 pr_info("mpc_length %x\n", mpc->length);
754 while (count < mpc->length) {
757 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
760 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
763 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
766 check_irq_src((struct mpc_intsrc *)mpt, &nr_m_spare);
767 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
770 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
774 smp_dump_mptable(mpc, mpt);
779 #ifdef CONFIG_X86_IO_APIC
780 for (i = 0; i < mp_irq_entries; i++) {
784 if (mp_irqs[i].irqtype != mp_INT)
787 if (mp_irqs[i].irqflag != 0x0f)
790 if (nr_m_spare > 0) {
791 apic_printk(APIC_VERBOSE, "*NEW* found\n");
793 memcpy(m_spare[nr_m_spare], &mp_irqs[i], sizeof(mp_irqs[i]));
794 m_spare[nr_m_spare] = NULL;
796 struct mpc_intsrc *m = (struct mpc_intsrc *)mpt;
797 count += sizeof(struct mpc_intsrc);
798 if (check_slot(mpc_new_phys, mpc_new_length, count) < 0)
800 memcpy(m, &mp_irqs[i], sizeof(*m));
802 mpt += sizeof(struct mpc_intsrc);
804 print_mp_irq_info(&mp_irqs[i]);
808 /* update checksum */
810 mpc->checksum -= mpf_checksum((unsigned char *)mpc, mpc->length);
815 int enable_update_mptable;
817 static int __init update_mptable_setup(char *str)
819 enable_update_mptable = 1;
825 early_param("update_mptable", update_mptable_setup);
827 static unsigned long __initdata mpc_new_phys;
828 static unsigned long mpc_new_length __initdata = 4096;
830 /* alloc_mptable or alloc_mptable=4k */
831 static int __initdata alloc_mptable;
832 static int __init parse_alloc_mptable_opt(char *p)
834 enable_update_mptable = 1;
841 mpc_new_length = memparse(p, &p);
844 early_param("alloc_mptable", parse_alloc_mptable_opt);
846 void __init e820__memblock_alloc_reserved_mpc_new(void)
848 if (enable_update_mptable && alloc_mptable)
849 mpc_new_phys = e820__memblock_alloc_reserved(mpc_new_length, 4);
852 static int __init update_mp_table(void)
856 struct mpf_intel *mpf;
857 struct mpc_table *mpc, *mpc_new;
860 if (!enable_update_mptable)
866 mpf = early_memremap(mpf_base, sizeof(*mpf));
868 pr_err("MPTABLE: mpf early_memremap() failed\n");
873 * Now see if we need to go further.
881 size = get_mpc_size(mpf->physptr);
882 mpc = early_memremap(mpf->physptr, size);
884 pr_err("MPTABLE: mpc early_memremap() failed\n");
888 if (!smp_check_mpc(mpc, oem, str))
891 pr_info("mpf: %llx\n", (u64)mpf_base);
892 pr_info("physptr: %x\n", mpf->physptr);
894 if (mpc_new_phys && mpc->length > mpc_new_length) {
896 pr_info("mpc_new_length is %ld, please use alloc_mptable=8k\n",
901 unsigned char old, new;
902 /* check if we can change the position */
904 old = mpf_checksum((unsigned char *)mpc, mpc->length);
905 mpc->checksum = 0xff;
906 new = mpf_checksum((unsigned char *)mpc, mpc->length);
908 pr_info("mpc is readonly, please try alloc_mptable instead\n");
911 pr_info("use in-position replacing\n");
913 mpc_new = early_memremap(mpc_new_phys, mpc_new_length);
915 pr_err("MPTABLE: new mpc early_memremap() failed\n");
918 mpf->physptr = mpc_new_phys;
919 memcpy(mpc_new, mpc, mpc->length);
920 early_memunmap(mpc, size);
922 size = mpc_new_length;
923 /* check if we can modify that */
924 if (mpc_new_phys - mpf->physptr) {
925 struct mpf_intel *mpf_new;
926 /* steal 16 bytes from [0, 1k) */
927 mpf_new = early_memremap(0x400 - 16, sizeof(*mpf_new));
929 pr_err("MPTABLE: new mpf early_memremap() failed\n");
932 pr_info("mpf new: %x\n", 0x400 - 16);
933 memcpy(mpf_new, mpf, 16);
934 early_memunmap(mpf, sizeof(*mpf));
936 mpf->physptr = mpc_new_phys;
939 mpf->checksum -= mpf_checksum((unsigned char *)mpf, 16);
940 pr_info("physptr new: %x\n", mpf->physptr);
944 * only replace the one with mp_INT and
945 * MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,
946 * already in mp_irqs , stored by ... and mp_config_acpi_gsi,
947 * may need pci=routeirq for all coverage
949 replace_intsrc_all(mpc, mpc_new_phys, mpc_new_length);
952 early_memunmap(mpc, size);
955 early_memunmap(mpf, sizeof(*mpf));
960 late_initcall(update_mp_table);