2 * Copyright 2014-2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 #include <linux/dma-buf.h>
23 #include <linux/list.h>
24 #include <linux/pagemap.h>
25 #include <linux/sched/mm.h>
26 #include <linux/sched/task.h>
28 #include "amdgpu_object.h"
29 #include "amdgpu_gem.h"
30 #include "amdgpu_vm.h"
31 #include "amdgpu_amdkfd.h"
32 #include "amdgpu_dma_buf.h"
33 #include <uapi/linux/kfd_ioctl.h>
34 #include "amdgpu_xgmi.h"
35 #include "kfd_smi_events.h"
37 /* Userptr restore delay, just long enough to allow consecutive VM
38 * changes to accumulate
40 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
43 * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB
46 #define VRAM_AVAILABLITY_ALIGN (1 << 21)
48 /* Impose limit on how much memory KFD can use */
50 uint64_t max_system_mem_limit;
51 uint64_t max_ttm_mem_limit;
52 int64_t system_mem_used;
54 spinlock_t mem_limit_lock;
57 static const char * const domain_bit_to_string[] = {
66 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
68 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
70 static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
73 struct kfd_mem_attachment *entry;
75 list_for_each_entry(entry, &mem->attachments, list)
76 if (entry->bo_va->base.vm == avm)
82 /* Set memory usage limits. Current, limits are
83 * System (TTM + userptr) memory - 15/16th System RAM
84 * TTM memory - 3/8th System RAM
86 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
92 mem = si.freeram - si.freehigh;
95 spin_lock_init(&kfd_mem_limit.mem_limit_lock);
96 kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
97 kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
98 pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
99 (kfd_mem_limit.max_system_mem_limit >> 20),
100 (kfd_mem_limit.max_ttm_mem_limit >> 20));
103 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
105 kfd_mem_limit.system_mem_used += size;
108 /* Estimate page table size needed to represent a given memory size
110 * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
111 * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
112 * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
113 * for 2MB pages for TLB efficiency. However, small allocations and
114 * fragmented system memory still need some 4KB pages. We choose a
115 * compromise that should work in most cases without reserving too
116 * much memory for page tables unnecessarily (factor 16K, >> 14).
119 #define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM)
122 * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size
125 * @adev: Device to which allocated BO belongs to
126 * @size: Size of buffer, in bytes, encapsulated by B0. This should be
127 * equivalent to amdgpu_bo_size(BO)
128 * @alloc_flag: Flag used in allocating a BO as noted above
130 * Return: returns -ENOMEM in case of error, ZERO otherwise
132 int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
133 uint64_t size, u32 alloc_flag)
135 uint64_t reserved_for_pt =
136 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
137 size_t system_mem_needed, ttm_mem_needed, vram_needed;
140 system_mem_needed = 0;
143 if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
144 system_mem_needed = size;
145 ttm_mem_needed = size;
146 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
148 * Conservatively round up the allocation requirement to 2 MB
149 * to avoid fragmentation caused by 4K allocations in the tail
153 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
154 system_mem_needed = size;
155 } else if (!(alloc_flag &
156 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
157 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
158 pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
162 spin_lock(&kfd_mem_limit.mem_limit_lock);
164 if (kfd_mem_limit.system_mem_used + system_mem_needed >
165 kfd_mem_limit.max_system_mem_limit)
166 pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
168 if ((kfd_mem_limit.system_mem_used + system_mem_needed >
169 kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
170 (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
171 kfd_mem_limit.max_ttm_mem_limit) ||
172 (adev && adev->kfd.vram_used + vram_needed >
173 adev->gmc.real_vram_size -
174 atomic64_read(&adev->vram_pin_size) -
180 /* Update memory accounting by decreasing available system
181 * memory, TTM memory and GPU memory as computed above
183 WARN_ONCE(vram_needed && !adev,
184 "adev reference can't be null when vram is used");
186 adev->kfd.vram_used += vram_needed;
187 adev->kfd.vram_used_aligned += ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN);
189 kfd_mem_limit.system_mem_used += system_mem_needed;
190 kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
193 spin_unlock(&kfd_mem_limit.mem_limit_lock);
197 void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev,
198 uint64_t size, u32 alloc_flag)
200 spin_lock(&kfd_mem_limit.mem_limit_lock);
202 if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
203 kfd_mem_limit.system_mem_used -= size;
204 kfd_mem_limit.ttm_mem_used -= size;
205 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
207 "adev reference can't be null when alloc mem flags vram is set");
209 adev->kfd.vram_used -= size;
210 adev->kfd.vram_used_aligned -= ALIGN(size, VRAM_AVAILABLITY_ALIGN);
212 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
213 kfd_mem_limit.system_mem_used -= size;
214 } else if (!(alloc_flag &
215 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
216 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
217 pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
220 WARN_ONCE(adev && adev->kfd.vram_used < 0,
221 "KFD VRAM memory accounting unbalanced");
222 WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
223 "KFD TTM memory accounting unbalanced");
224 WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
225 "KFD system memory accounting unbalanced");
228 spin_unlock(&kfd_mem_limit.mem_limit_lock);
231 void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo)
233 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
234 u32 alloc_flags = bo->kfd_bo->alloc_flags;
235 u64 size = amdgpu_bo_size(bo);
237 amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags);
243 * @create_dmamap_sg_bo: Creates a amdgpu_bo object to reflect information
244 * about USERPTR or DOOREBELL or MMIO BO.
245 * @adev: Device for which dmamap BO is being created
246 * @mem: BO of peer device that is being DMA mapped. Provides parameters
247 * in building the dmamap BO
248 * @bo_out: Output parameter updated with handle of dmamap BO
251 create_dmamap_sg_bo(struct amdgpu_device *adev,
252 struct kgd_mem *mem, struct amdgpu_bo **bo_out)
254 struct drm_gem_object *gem_obj;
257 ret = amdgpu_bo_reserve(mem->bo, false);
262 ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, align,
263 AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE,
264 ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj);
266 amdgpu_bo_unreserve(mem->bo);
269 pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret);
273 *bo_out = gem_to_amdgpu_bo(gem_obj);
274 (*bo_out)->parent = amdgpu_bo_ref(mem->bo);
278 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
279 * reservation object.
281 * @bo: [IN] Remove eviction fence(s) from this BO
282 * @ef: [IN] This eviction fence is removed if it
283 * is present in the shared list.
285 * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
287 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
288 struct amdgpu_amdkfd_fence *ef)
290 struct dma_fence *replacement;
295 /* TODO: Instead of block before we should use the fence of the page
296 * table update and TLB flush here directly.
298 replacement = dma_fence_get_stub();
299 dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context,
300 replacement, DMA_RESV_USAGE_READ);
301 dma_fence_put(replacement);
305 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
307 struct amdgpu_bo *root = bo;
308 struct amdgpu_vm_bo_base *vm_bo;
309 struct amdgpu_vm *vm;
310 struct amdkfd_process_info *info;
311 struct amdgpu_amdkfd_fence *ef;
314 /* we can always get vm_bo from root PD bo.*/
326 info = vm->process_info;
327 if (!info || !info->eviction_fence)
330 ef = container_of(dma_fence_get(&info->eviction_fence->base),
331 struct amdgpu_amdkfd_fence, base);
333 BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
334 ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
335 dma_resv_unlock(bo->tbo.base.resv);
337 dma_fence_put(&ef->base);
341 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
344 struct ttm_operation_ctx ctx = { false, false };
347 if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
348 "Called with userptr BO"))
351 amdgpu_bo_placement_from_domain(bo, domain);
353 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
357 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
363 static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo)
365 return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false);
368 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
370 * Page directories are not updated here because huge page handling
371 * during page table updates can invalidate page directory entries
372 * again. Page directories are only updated after updating page
375 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
377 struct amdgpu_bo *pd = vm->root.bo;
378 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
381 ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate_vm_bo, NULL);
383 pr_err("failed to validate PT BOs\n");
387 vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo);
392 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
394 struct amdgpu_bo *pd = vm->root.bo;
395 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
398 ret = amdgpu_vm_update_pdes(adev, vm, false);
402 return amdgpu_sync_fence(sync, vm->last_update);
405 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
407 struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
408 bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
409 bool uncached = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED;
410 uint32_t mapping_flags;
414 mapping_flags = AMDGPU_VM_PAGE_READABLE;
415 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
416 mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
417 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
418 mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
420 switch (adev->asic_type) {
423 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
424 if (bo_adev == adev) {
426 mapping_flags |= AMDGPU_VM_MTYPE_UC;
428 mapping_flags |= AMDGPU_VM_MTYPE_CC;
430 mapping_flags |= AMDGPU_VM_MTYPE_RW;
431 if (adev->asic_type == CHIP_ALDEBARAN &&
432 adev->gmc.xgmi.connected_to_cpu)
435 if (uncached || coherent)
436 mapping_flags |= AMDGPU_VM_MTYPE_UC;
438 mapping_flags |= AMDGPU_VM_MTYPE_NC;
439 if (amdgpu_xgmi_same_hive(adev, bo_adev))
443 if (uncached || coherent)
444 mapping_flags |= AMDGPU_VM_MTYPE_UC;
446 mapping_flags |= AMDGPU_VM_MTYPE_NC;
451 if (uncached || coherent)
452 mapping_flags |= AMDGPU_VM_MTYPE_UC;
454 mapping_flags |= AMDGPU_VM_MTYPE_NC;
456 if (!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM))
460 pte_flags = amdgpu_gem_va_map_flags(adev, mapping_flags);
461 pte_flags |= snoop ? AMDGPU_PTE_SNOOPED : 0;
467 * create_sg_table() - Create an sg_table for a contiguous DMA addr range
468 * @addr: The starting address to point to
469 * @size: Size of memory area in bytes being pointed to
471 * Allocates an instance of sg_table and initializes it to point to memory
472 * area specified by input parameters. The address used to build is assumed
473 * to be DMA mapped, if needed.
475 * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table
476 * because they are physically contiguous.
478 * Return: Initialized instance of SG Table or NULL
480 static struct sg_table *create_sg_table(uint64_t addr, uint32_t size)
482 struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
486 if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
490 sg_dma_address(sg->sgl) = addr;
491 sg->sgl->length = size;
492 #ifdef CONFIG_NEED_SG_DMA_LENGTH
493 sg->sgl->dma_length = size;
499 kfd_mem_dmamap_userptr(struct kgd_mem *mem,
500 struct kfd_mem_attachment *attachment)
502 enum dma_data_direction direction =
503 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
504 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
505 struct ttm_operation_ctx ctx = {.interruptible = true};
506 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
507 struct amdgpu_device *adev = attachment->adev;
508 struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
509 struct ttm_tt *ttm = bo->tbo.ttm;
512 ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
513 if (unlikely(!ttm->sg))
516 if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
519 /* Same sequence as in amdgpu_ttm_tt_pin_userptr */
520 ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
522 (u64)ttm->num_pages << PAGE_SHIFT,
527 ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
531 drm_prime_sg_to_dma_addr_array(ttm->sg, ttm->dma_address,
534 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
535 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
542 dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
544 pr_err("DMA map userptr failed: %d\n", ret);
545 sg_free_table(ttm->sg);
553 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
555 struct ttm_operation_ctx ctx = {.interruptible = true};
556 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
558 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
559 return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
563 * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO
564 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
565 * @attachment: Virtual address attachment of the BO on accessing device
567 * An access request from the device that owns DOORBELL does not require DMA mapping.
568 * This is because the request doesn't go through PCIe root complex i.e. it instead
569 * loops back. The need to DMA map arises only when accessing peer device's DOORBELL
571 * In contrast, all access requests for MMIO need to be DMA mapped without regard to
572 * device ownership. This is because access requests for MMIO go through PCIe root
575 * This is accomplished in two steps:
576 * - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used
577 * in updating requesting device's page table
578 * - Signal TTM to mark memory pointed to by requesting device's BO as GPU
579 * accessible. This allows an update of requesting device's page table
580 * with entries associated with DOOREBELL or MMIO memory
582 * This method is invoked in the following contexts:
583 * - Mapping of DOORBELL or MMIO BO of same or peer device
584 * - Validating an evicted DOOREBELL or MMIO BO on device seeking access
586 * Return: ZERO if successful, NON-ZERO otherwise
589 kfd_mem_dmamap_sg_bo(struct kgd_mem *mem,
590 struct kfd_mem_attachment *attachment)
592 struct ttm_operation_ctx ctx = {.interruptible = true};
593 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
594 struct amdgpu_device *adev = attachment->adev;
595 struct ttm_tt *ttm = bo->tbo.ttm;
596 enum dma_data_direction dir;
601 /* Expect SG Table of dmapmap BO to be NULL */
602 mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP);
603 if (unlikely(ttm->sg)) {
604 pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio);
608 dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
609 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
610 dma_addr = mem->bo->tbo.sg->sgl->dma_address;
611 pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length);
612 pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr);
613 dma_addr = dma_map_resource(adev->dev, dma_addr,
614 mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
615 ret = dma_mapping_error(adev->dev, dma_addr);
618 pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr);
620 ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length);
621 if (unlikely(!ttm->sg)) {
626 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
627 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
634 sg_free_table(ttm->sg);
638 dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length,
639 dir, DMA_ATTR_SKIP_CPU_SYNC);
644 kfd_mem_dmamap_attachment(struct kgd_mem *mem,
645 struct kfd_mem_attachment *attachment)
647 switch (attachment->type) {
648 case KFD_MEM_ATT_SHARED:
650 case KFD_MEM_ATT_USERPTR:
651 return kfd_mem_dmamap_userptr(mem, attachment);
652 case KFD_MEM_ATT_DMABUF:
653 return kfd_mem_dmamap_dmabuf(attachment);
655 return kfd_mem_dmamap_sg_bo(mem, attachment);
663 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
664 struct kfd_mem_attachment *attachment)
666 enum dma_data_direction direction =
667 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
668 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
669 struct ttm_operation_ctx ctx = {.interruptible = false};
670 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
671 struct amdgpu_device *adev = attachment->adev;
672 struct ttm_tt *ttm = bo->tbo.ttm;
674 if (unlikely(!ttm->sg))
677 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
678 ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
680 dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
681 sg_free_table(ttm->sg);
687 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
689 struct ttm_operation_ctx ctx = {.interruptible = true};
690 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
692 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
693 ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
697 * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO
698 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
699 * @attachment: Virtual address attachment of the BO on accessing device
701 * The method performs following steps:
702 * - Signal TTM to mark memory pointed to by BO as GPU inaccessible
703 * - Free SG Table that is used to encapsulate DMA mapped memory of
704 * peer device's DOORBELL or MMIO memory
706 * This method is invoked in the following contexts:
707 * UNMapping of DOORBELL or MMIO BO on a device having access to its memory
708 * Eviction of DOOREBELL or MMIO BO on device having access to its memory
713 kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem,
714 struct kfd_mem_attachment *attachment)
716 struct ttm_operation_ctx ctx = {.interruptible = true};
717 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
718 struct amdgpu_device *adev = attachment->adev;
719 struct ttm_tt *ttm = bo->tbo.ttm;
720 enum dma_data_direction dir;
722 if (unlikely(!ttm->sg)) {
723 pr_err("SG Table of BO is UNEXPECTEDLY NULL");
727 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
728 ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
730 dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
731 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
732 dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address,
733 ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
734 sg_free_table(ttm->sg);
741 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
742 struct kfd_mem_attachment *attachment)
744 switch (attachment->type) {
745 case KFD_MEM_ATT_SHARED:
747 case KFD_MEM_ATT_USERPTR:
748 kfd_mem_dmaunmap_userptr(mem, attachment);
750 case KFD_MEM_ATT_DMABUF:
751 kfd_mem_dmaunmap_dmabuf(attachment);
754 kfd_mem_dmaunmap_sg_bo(mem, attachment);
762 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
763 struct amdgpu_bo **bo)
765 struct drm_gem_object *gobj;
769 mem->dmabuf = amdgpu_gem_prime_export(&mem->bo->tbo.base,
770 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
772 if (IS_ERR(mem->dmabuf)) {
773 ret = PTR_ERR(mem->dmabuf);
779 gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf);
781 return PTR_ERR(gobj);
783 *bo = gem_to_amdgpu_bo(gobj);
784 (*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE;
789 /* kfd_mem_attach - Add a BO to a VM
791 * Everything that needs to bo done only once when a BO is first added
792 * to a VM. It can later be mapped and unmapped many times without
793 * repeating these steps.
795 * 0. Create BO for DMA mapping, if needed
796 * 1. Allocate and initialize BO VA entry data structure
797 * 2. Add BO to the VM
798 * 3. Determine ASIC-specific PTE flags
799 * 4. Alloc page tables and directories if needed
800 * 4a. Validate new page tables and directories
802 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
803 struct amdgpu_vm *vm, bool is_aql)
805 struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
806 unsigned long bo_size = mem->bo->tbo.base.size;
807 uint64_t va = mem->va;
808 struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
809 struct amdgpu_bo *bo[2] = {NULL, NULL};
810 bool same_hive = false;
814 pr_err("Invalid VA when adding BO to VM\n");
818 /* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices
820 * The access path of MMIO and DOORBELL BOs of is always over PCIe.
821 * In contrast the access path of VRAM BOs depens upon the type of
822 * link that connects the peer device. Access over PCIe is allowed
823 * if peer device has large BAR. In contrast, access over xGMI is
824 * allowed for both small and large BAR configurations of peer device
826 if ((adev != bo_adev) &&
827 ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) ||
828 (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) ||
829 (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
830 if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM)
831 same_hive = amdgpu_xgmi_same_hive(adev, bo_adev);
832 if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev))
836 for (i = 0; i <= is_aql; i++) {
837 attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
838 if (unlikely(!attachment[i])) {
843 pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
846 if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) ||
847 (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && adev->ram_is_direct_mapped) ||
849 /* Mappings on the local GPU, or VRAM mappings in the
850 * local hive, or userptr mapping IOMMU direct map mode
851 * share the original BO
853 attachment[i]->type = KFD_MEM_ATT_SHARED;
855 drm_gem_object_get(&bo[i]->tbo.base);
857 /* Multiple mappings on the same GPU share the BO */
858 attachment[i]->type = KFD_MEM_ATT_SHARED;
860 drm_gem_object_get(&bo[i]->tbo.base);
861 } else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
862 /* Create an SG BO to DMA-map userptrs on other GPUs */
863 attachment[i]->type = KFD_MEM_ATT_USERPTR;
864 ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
867 /* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */
868 } else if (mem->bo->tbo.type == ttm_bo_type_sg) {
869 WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL ||
870 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP),
871 "Handing invalid SG BO in ATTACH request");
872 attachment[i]->type = KFD_MEM_ATT_SG;
873 ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
876 /* Enable acces to GTT and VRAM BOs of peer devices */
877 } else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT ||
878 mem->domain == AMDGPU_GEM_DOMAIN_VRAM) {
879 attachment[i]->type = KFD_MEM_ATT_DMABUF;
880 ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
883 pr_debug("Employ DMABUF mechanism to enable peer GPU access\n");
885 WARN_ONCE(true, "Handling invalid ATTACH request");
890 /* Add BO to VM internal data structures */
891 ret = amdgpu_bo_reserve(bo[i], false);
893 pr_debug("Unable to reserve BO during memory attach");
896 attachment[i]->bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
897 amdgpu_bo_unreserve(bo[i]);
898 if (unlikely(!attachment[i]->bo_va)) {
900 pr_err("Failed to add BO object to VM. ret == %d\n",
904 attachment[i]->va = va;
905 attachment[i]->pte_flags = get_pte_flags(adev, mem);
906 attachment[i]->adev = adev;
907 list_add(&attachment[i]->list, &mem->attachments);
915 for (; i >= 0; i--) {
918 if (attachment[i]->bo_va) {
919 amdgpu_bo_reserve(bo[i], true);
920 amdgpu_vm_bo_del(adev, attachment[i]->bo_va);
921 amdgpu_bo_unreserve(bo[i]);
922 list_del(&attachment[i]->list);
925 drm_gem_object_put(&bo[i]->tbo.base);
926 kfree(attachment[i]);
931 static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
933 struct amdgpu_bo *bo = attachment->bo_va->base.bo;
935 pr_debug("\t remove VA 0x%llx in entry %p\n",
936 attachment->va, attachment);
937 amdgpu_vm_bo_del(attachment->adev, attachment->bo_va);
938 drm_gem_object_put(&bo->tbo.base);
939 list_del(&attachment->list);
943 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
944 struct amdkfd_process_info *process_info,
947 struct ttm_validate_buffer *entry = &mem->validate_list;
948 struct amdgpu_bo *bo = mem->bo;
950 INIT_LIST_HEAD(&entry->head);
951 entry->num_shared = 1;
952 entry->bo = &bo->tbo;
953 mutex_lock(&process_info->lock);
955 list_add_tail(&entry->head, &process_info->userptr_valid_list);
957 list_add_tail(&entry->head, &process_info->kfd_bo_list);
958 mutex_unlock(&process_info->lock);
961 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
962 struct amdkfd_process_info *process_info)
964 struct ttm_validate_buffer *bo_list_entry;
966 bo_list_entry = &mem->validate_list;
967 mutex_lock(&process_info->lock);
968 list_del(&bo_list_entry->head);
969 mutex_unlock(&process_info->lock);
972 /* Initializes user pages. It registers the MMU notifier and validates
973 * the userptr BO in the GTT domain.
975 * The BO must already be on the userptr_valid_list. Otherwise an
976 * eviction and restore may happen that leaves the new BO unmapped
977 * with the user mode queues running.
979 * Takes the process_info->lock to protect against concurrent restore
982 * Returns 0 for success, negative errno for errors.
984 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr,
987 struct amdkfd_process_info *process_info = mem->process_info;
988 struct amdgpu_bo *bo = mem->bo;
989 struct ttm_operation_ctx ctx = { true, false };
992 mutex_lock(&process_info->lock);
994 ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
996 pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
1000 ret = amdgpu_mn_register(bo, user_addr);
1002 pr_err("%s: Failed to register MMU notifier: %d\n",
1009 * During a CRIU restore operation, the userptr buffer objects
1010 * will be validated in the restore_userptr_work worker at a
1011 * later stage when it is scheduled by another ioctl called by
1012 * CRIU master process for the target pid for restore.
1014 atomic_inc(&mem->invalid);
1015 mutex_unlock(&process_info->lock);
1019 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
1021 pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
1022 goto unregister_out;
1025 ret = amdgpu_bo_reserve(bo, true);
1027 pr_err("%s: Failed to reserve BO\n", __func__);
1030 amdgpu_bo_placement_from_domain(bo, mem->domain);
1031 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1033 pr_err("%s: failed to validate BO\n", __func__);
1034 amdgpu_bo_unreserve(bo);
1037 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1040 amdgpu_mn_unregister(bo);
1042 mutex_unlock(&process_info->lock);
1046 /* Reserving a BO and its page table BOs must happen atomically to
1047 * avoid deadlocks. Some operations update multiple VMs at once. Track
1048 * all the reservation info in a context structure. Optionally a sync
1049 * object can track VM updates.
1051 struct bo_vm_reservation_context {
1052 struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
1053 unsigned int n_vms; /* Number of VMs reserved */
1054 struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries */
1055 struct ww_acquire_ctx ticket; /* Reservation ticket */
1056 struct list_head list, duplicates; /* BO lists */
1057 struct amdgpu_sync *sync; /* Pointer to sync object */
1058 bool reserved; /* Whether BOs are reserved */
1062 BO_VM_NOT_MAPPED = 0, /* Match VMs where a BO is not mapped */
1063 BO_VM_MAPPED, /* Match VMs where a BO is mapped */
1064 BO_VM_ALL, /* Match all VMs a BO was added to */
1068 * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
1069 * @mem: KFD BO structure.
1070 * @vm: the VM to reserve.
1071 * @ctx: the struct that will be used in unreserve_bo_and_vms().
1073 static int reserve_bo_and_vm(struct kgd_mem *mem,
1074 struct amdgpu_vm *vm,
1075 struct bo_vm_reservation_context *ctx)
1077 struct amdgpu_bo *bo = mem->bo;
1082 ctx->reserved = false;
1084 ctx->sync = &mem->sync;
1086 INIT_LIST_HEAD(&ctx->list);
1087 INIT_LIST_HEAD(&ctx->duplicates);
1089 ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
1093 ctx->kfd_bo.priority = 0;
1094 ctx->kfd_bo.tv.bo = &bo->tbo;
1095 ctx->kfd_bo.tv.num_shared = 1;
1096 list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1098 amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
1100 ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1101 false, &ctx->duplicates);
1103 pr_err("Failed to reserve buffers in ttm.\n");
1109 ctx->reserved = true;
1114 * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
1115 * @mem: KFD BO structure.
1116 * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
1117 * is used. Otherwise, a single VM associated with the BO.
1118 * @map_type: the mapping status that will be used to filter the VMs.
1119 * @ctx: the struct that will be used in unreserve_bo_and_vms().
1121 * Returns 0 for success, negative for failure.
1123 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
1124 struct amdgpu_vm *vm, enum bo_vm_match map_type,
1125 struct bo_vm_reservation_context *ctx)
1127 struct amdgpu_bo *bo = mem->bo;
1128 struct kfd_mem_attachment *entry;
1132 ctx->reserved = false;
1135 ctx->sync = &mem->sync;
1137 INIT_LIST_HEAD(&ctx->list);
1138 INIT_LIST_HEAD(&ctx->duplicates);
1140 list_for_each_entry(entry, &mem->attachments, list) {
1141 if ((vm && vm != entry->bo_va->base.vm) ||
1142 (entry->is_mapped != map_type
1143 && map_type != BO_VM_ALL))
1149 if (ctx->n_vms != 0) {
1150 ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
1156 ctx->kfd_bo.priority = 0;
1157 ctx->kfd_bo.tv.bo = &bo->tbo;
1158 ctx->kfd_bo.tv.num_shared = 1;
1159 list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1162 list_for_each_entry(entry, &mem->attachments, list) {
1163 if ((vm && vm != entry->bo_va->base.vm) ||
1164 (entry->is_mapped != map_type
1165 && map_type != BO_VM_ALL))
1168 amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
1173 ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1174 false, &ctx->duplicates);
1176 pr_err("Failed to reserve buffers in ttm.\n");
1182 ctx->reserved = true;
1187 * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
1188 * @ctx: Reservation context to unreserve
1189 * @wait: Optionally wait for a sync object representing pending VM updates
1190 * @intr: Whether the wait is interruptible
1192 * Also frees any resources allocated in
1193 * reserve_bo_and_(cond_)vm(s). Returns the status from
1196 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
1197 bool wait, bool intr)
1202 ret = amdgpu_sync_wait(ctx->sync, intr);
1205 ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
1210 ctx->reserved = false;
1216 static void unmap_bo_from_gpuvm(struct kgd_mem *mem,
1217 struct kfd_mem_attachment *entry,
1218 struct amdgpu_sync *sync)
1220 struct amdgpu_bo_va *bo_va = entry->bo_va;
1221 struct amdgpu_device *adev = entry->adev;
1222 struct amdgpu_vm *vm = bo_va->base.vm;
1224 amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
1226 amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
1228 amdgpu_sync_fence(sync, bo_va->last_pt_update);
1230 kfd_mem_dmaunmap_attachment(mem, entry);
1233 static int update_gpuvm_pte(struct kgd_mem *mem,
1234 struct kfd_mem_attachment *entry,
1235 struct amdgpu_sync *sync)
1237 struct amdgpu_bo_va *bo_va = entry->bo_va;
1238 struct amdgpu_device *adev = entry->adev;
1241 ret = kfd_mem_dmamap_attachment(mem, entry);
1245 /* Update the page tables */
1246 ret = amdgpu_vm_bo_update(adev, bo_va, false);
1248 pr_err("amdgpu_vm_bo_update failed\n");
1252 return amdgpu_sync_fence(sync, bo_va->last_pt_update);
1255 static int map_bo_to_gpuvm(struct kgd_mem *mem,
1256 struct kfd_mem_attachment *entry,
1257 struct amdgpu_sync *sync,
1262 /* Set virtual address for the allocation */
1263 ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1264 amdgpu_bo_size(entry->bo_va->base.bo),
1267 pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
1275 ret = update_gpuvm_pte(mem, entry, sync);
1277 pr_err("update_gpuvm_pte() failed\n");
1278 goto update_gpuvm_pte_failed;
1283 update_gpuvm_pte_failed:
1284 unmap_bo_from_gpuvm(mem, entry, sync);
1288 static int process_validate_vms(struct amdkfd_process_info *process_info)
1290 struct amdgpu_vm *peer_vm;
1293 list_for_each_entry(peer_vm, &process_info->vm_list_head,
1295 ret = vm_validate_pt_pd_bos(peer_vm);
1303 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
1304 struct amdgpu_sync *sync)
1306 struct amdgpu_vm *peer_vm;
1309 list_for_each_entry(peer_vm, &process_info->vm_list_head,
1311 struct amdgpu_bo *pd = peer_vm->root.bo;
1313 ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
1314 AMDGPU_SYNC_NE_OWNER,
1315 AMDGPU_FENCE_OWNER_KFD);
1323 static int process_update_pds(struct amdkfd_process_info *process_info,
1324 struct amdgpu_sync *sync)
1326 struct amdgpu_vm *peer_vm;
1329 list_for_each_entry(peer_vm, &process_info->vm_list_head,
1331 ret = vm_update_pds(peer_vm, sync);
1339 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
1340 struct dma_fence **ef)
1342 struct amdkfd_process_info *info = NULL;
1345 if (!*process_info) {
1346 info = kzalloc(sizeof(*info), GFP_KERNEL);
1350 mutex_init(&info->lock);
1351 INIT_LIST_HEAD(&info->vm_list_head);
1352 INIT_LIST_HEAD(&info->kfd_bo_list);
1353 INIT_LIST_HEAD(&info->userptr_valid_list);
1354 INIT_LIST_HEAD(&info->userptr_inval_list);
1356 info->eviction_fence =
1357 amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1360 if (!info->eviction_fence) {
1361 pr_err("Failed to create eviction fence\n");
1363 goto create_evict_fence_fail;
1366 info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
1367 atomic_set(&info->evicted_bos, 0);
1368 INIT_DELAYED_WORK(&info->restore_userptr_work,
1369 amdgpu_amdkfd_restore_userptr_worker);
1371 *process_info = info;
1372 *ef = dma_fence_get(&info->eviction_fence->base);
1375 vm->process_info = *process_info;
1377 /* Validate page directory and attach eviction fence */
1378 ret = amdgpu_bo_reserve(vm->root.bo, true);
1380 goto reserve_pd_fail;
1381 ret = vm_validate_pt_pd_bos(vm);
1383 pr_err("validate_pt_pd_bos() failed\n");
1384 goto validate_pd_fail;
1386 ret = amdgpu_bo_sync_wait(vm->root.bo,
1387 AMDGPU_FENCE_OWNER_KFD, false);
1390 ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1);
1392 goto reserve_shared_fail;
1393 amdgpu_bo_fence(vm->root.bo,
1394 &vm->process_info->eviction_fence->base, true);
1395 amdgpu_bo_unreserve(vm->root.bo);
1397 /* Update process info */
1398 mutex_lock(&vm->process_info->lock);
1399 list_add_tail(&vm->vm_list_node,
1400 &(vm->process_info->vm_list_head));
1401 vm->process_info->n_vms++;
1402 mutex_unlock(&vm->process_info->lock);
1406 reserve_shared_fail:
1409 amdgpu_bo_unreserve(vm->root.bo);
1411 vm->process_info = NULL;
1413 /* Two fence references: one in info and one in *ef */
1414 dma_fence_put(&info->eviction_fence->base);
1417 *process_info = NULL;
1419 create_evict_fence_fail:
1420 mutex_destroy(&info->lock);
1427 * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria
1428 * @bo: Handle of buffer object being pinned
1429 * @domain: Domain into which BO should be pinned
1431 * - USERPTR BOs are UNPINNABLE and will return error
1432 * - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1433 * PIN count incremented. It is valid to PIN a BO multiple times
1435 * Return: ZERO if successful in pinning, Non-Zero in case of error.
1437 static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain)
1441 ret = amdgpu_bo_reserve(bo, false);
1445 ret = amdgpu_bo_pin_restricted(bo, domain, 0, 0);
1447 pr_err("Error in Pinning BO to domain: %d\n", domain);
1449 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
1450 amdgpu_bo_unreserve(bo);
1456 * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria
1457 * @bo: Handle of buffer object being unpinned
1459 * - Is a illegal request for USERPTR BOs and is ignored
1460 * - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1461 * PIN count decremented. Calls to UNPIN must balance calls to PIN
1463 static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo)
1467 ret = amdgpu_bo_reserve(bo, false);
1471 amdgpu_bo_unpin(bo);
1472 amdgpu_bo_unreserve(bo);
1475 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev,
1476 struct file *filp, u32 pasid,
1477 void **process_info,
1478 struct dma_fence **ef)
1480 struct amdgpu_fpriv *drv_priv;
1481 struct amdgpu_vm *avm;
1484 ret = amdgpu_file_to_fpriv(filp, &drv_priv);
1487 avm = &drv_priv->vm;
1489 /* Already a compute VM? */
1490 if (avm->process_info)
1493 /* Free the original amdgpu allocated pasid,
1494 * will be replaced with kfd allocated pasid.
1497 amdgpu_pasid_free(avm->pasid);
1498 amdgpu_vm_set_pasid(adev, avm, 0);
1501 /* Convert VM into a compute VM */
1502 ret = amdgpu_vm_make_compute(adev, avm);
1506 ret = amdgpu_vm_set_pasid(adev, avm, pasid);
1509 /* Initialize KFD part of the VM and process info */
1510 ret = init_kfd_vm(avm, process_info, ef);
1514 amdgpu_vm_set_task_info(avm);
1519 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1520 struct amdgpu_vm *vm)
1522 struct amdkfd_process_info *process_info = vm->process_info;
1527 /* Update process info */
1528 mutex_lock(&process_info->lock);
1529 process_info->n_vms--;
1530 list_del(&vm->vm_list_node);
1531 mutex_unlock(&process_info->lock);
1533 vm->process_info = NULL;
1535 /* Release per-process resources when last compute VM is destroyed */
1536 if (!process_info->n_vms) {
1537 WARN_ON(!list_empty(&process_info->kfd_bo_list));
1538 WARN_ON(!list_empty(&process_info->userptr_valid_list));
1539 WARN_ON(!list_empty(&process_info->userptr_inval_list));
1541 dma_fence_put(&process_info->eviction_fence->base);
1542 cancel_delayed_work_sync(&process_info->restore_userptr_work);
1543 put_pid(process_info->pid);
1544 mutex_destroy(&process_info->lock);
1545 kfree(process_info);
1549 void amdgpu_amdkfd_gpuvm_release_process_vm(struct amdgpu_device *adev,
1552 struct amdgpu_vm *avm;
1554 if (WARN_ON(!adev || !drm_priv))
1557 avm = drm_priv_to_vm(drm_priv);
1559 pr_debug("Releasing process vm %p\n", avm);
1561 /* The original pasid of amdgpu vm has already been
1562 * released during making a amdgpu vm to a compute vm
1563 * The current pasid is managed by kfd and will be
1564 * released on kfd process destroy. Set amdgpu pasid
1565 * to 0 to avoid duplicate release.
1567 amdgpu_vm_release_compute(adev, avm);
1570 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1572 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1573 struct amdgpu_bo *pd = avm->root.bo;
1574 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1576 if (adev->asic_type < CHIP_VEGA10)
1577 return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1578 return avm->pd_phys_addr;
1581 void amdgpu_amdkfd_block_mmu_notifications(void *p)
1583 struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1585 mutex_lock(&pinfo->lock);
1586 WRITE_ONCE(pinfo->block_mmu_notifications, true);
1587 mutex_unlock(&pinfo->lock);
1590 int amdgpu_amdkfd_criu_resume(void *p)
1593 struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1595 mutex_lock(&pinfo->lock);
1596 pr_debug("scheduling work\n");
1597 atomic_inc(&pinfo->evicted_bos);
1598 if (!READ_ONCE(pinfo->block_mmu_notifications)) {
1602 WRITE_ONCE(pinfo->block_mmu_notifications, false);
1603 schedule_delayed_work(&pinfo->restore_userptr_work, 0);
1606 mutex_unlock(&pinfo->lock);
1610 size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev)
1612 uint64_t reserved_for_pt =
1613 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
1615 spin_lock(&kfd_mem_limit.mem_limit_lock);
1616 available = adev->gmc.real_vram_size
1617 - adev->kfd.vram_used_aligned
1618 - atomic64_read(&adev->vram_pin_size)
1620 spin_unlock(&kfd_mem_limit.mem_limit_lock);
1622 return ALIGN_DOWN(available, VRAM_AVAILABLITY_ALIGN);
1625 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1626 struct amdgpu_device *adev, uint64_t va, uint64_t size,
1627 void *drm_priv, struct kgd_mem **mem,
1628 uint64_t *offset, uint32_t flags, bool criu_resume)
1630 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1631 enum ttm_bo_type bo_type = ttm_bo_type_device;
1632 struct sg_table *sg = NULL;
1633 uint64_t user_addr = 0;
1634 struct amdgpu_bo *bo;
1635 struct drm_gem_object *gobj = NULL;
1636 u32 domain, alloc_domain;
1641 * Check on which domain to allocate BO
1643 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1644 domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1645 alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1646 alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1647 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0;
1648 } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1649 domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1652 domain = AMDGPU_GEM_DOMAIN_GTT;
1653 alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1654 alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE;
1656 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1657 if (!offset || !*offset)
1659 user_addr = untagged_addr(*offset);
1660 } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1661 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1662 bo_type = ttm_bo_type_sg;
1663 if (size > UINT_MAX)
1665 sg = create_sg_table(*offset, size);
1673 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1678 INIT_LIST_HEAD(&(*mem)->attachments);
1679 mutex_init(&(*mem)->lock);
1680 (*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1682 /* Workaround for AQL queue wraparound bug. Map the same
1683 * memory twice. That means we only actually allocate half
1686 if ((*mem)->aql_queue)
1689 (*mem)->alloc_flags = flags;
1691 amdgpu_sync_create(&(*mem)->sync);
1693 ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, flags);
1695 pr_debug("Insufficient memory\n");
1696 goto err_reserve_limit;
1699 pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1700 va, size, domain_string(alloc_domain));
1702 ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
1703 bo_type, NULL, &gobj);
1705 pr_debug("Failed to create BO on domain %s. ret %d\n",
1706 domain_string(alloc_domain), ret);
1709 ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1711 pr_debug("Failed to allow vma node access. ret %d\n", ret);
1712 goto err_node_allow;
1714 bo = gem_to_amdgpu_bo(gobj);
1715 if (bo_type == ttm_bo_type_sg) {
1717 bo->tbo.ttm->sg = sg;
1722 bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1725 (*mem)->domain = domain;
1726 (*mem)->mapped_to_gpu_memory = 0;
1727 (*mem)->process_info = avm->process_info;
1728 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1731 pr_debug("creating userptr BO for user_addr = %llx\n", user_addr);
1732 ret = init_user_pages(*mem, user_addr, criu_resume);
1734 goto allocate_init_user_pages_failed;
1735 } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1736 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1737 ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT);
1739 pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n");
1742 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
1743 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
1747 *offset = amdgpu_bo_mmap_offset(bo);
1751 allocate_init_user_pages_failed:
1753 remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1754 drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1756 /* Don't unreserve system mem limit twice */
1757 goto err_reserve_limit;
1759 amdgpu_amdkfd_unreserve_mem_limit(adev, size, flags);
1761 mutex_destroy(&(*mem)->lock);
1763 drm_gem_object_put(gobj);
1774 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1775 struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv,
1778 struct amdkfd_process_info *process_info = mem->process_info;
1779 unsigned long bo_size = mem->bo->tbo.base.size;
1780 bool use_release_notifier = (mem->bo->kfd_bo == mem);
1781 struct kfd_mem_attachment *entry, *tmp;
1782 struct bo_vm_reservation_context ctx;
1783 struct ttm_validate_buffer *bo_list_entry;
1784 unsigned int mapped_to_gpu_memory;
1786 bool is_imported = false;
1788 mutex_lock(&mem->lock);
1790 /* Unpin MMIO/DOORBELL BO's that were pinned during allocation */
1791 if (mem->alloc_flags &
1792 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1793 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1794 amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo);
1797 mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1798 is_imported = mem->is_imported;
1799 mutex_unlock(&mem->lock);
1800 /* lock is not needed after this, since mem is unused and will
1804 if (mapped_to_gpu_memory > 0) {
1805 pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1810 /* Make sure restore workers don't access the BO any more */
1811 bo_list_entry = &mem->validate_list;
1812 mutex_lock(&process_info->lock);
1813 list_del(&bo_list_entry->head);
1814 mutex_unlock(&process_info->lock);
1816 /* No more MMU notifiers */
1817 amdgpu_mn_unregister(mem->bo);
1819 ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1823 /* The eviction fence should be removed by the last unmap.
1824 * TODO: Log an error condition if the bo still has the eviction fence
1827 amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1828 process_info->eviction_fence);
1829 pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1830 mem->va + bo_size * (1 + mem->aql_queue));
1832 /* Remove from VM internal data structures */
1833 list_for_each_entry_safe(entry, tmp, &mem->attachments, list)
1834 kfd_mem_detach(entry);
1836 ret = unreserve_bo_and_vms(&ctx, false, false);
1838 /* Free the sync object */
1839 amdgpu_sync_free(&mem->sync);
1841 /* If the SG is not NULL, it's one we created for a doorbell or mmio
1842 * remap BO. We need to free it.
1844 if (mem->bo->tbo.sg) {
1845 sg_free_table(mem->bo->tbo.sg);
1846 kfree(mem->bo->tbo.sg);
1849 /* Update the size of the BO being freed if it was allocated from
1850 * VRAM and is not imported.
1853 if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1861 drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1863 dma_buf_put(mem->dmabuf);
1864 mutex_destroy(&mem->lock);
1866 /* If this releases the last reference, it will end up calling
1867 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why
1868 * this needs to be the last call here.
1870 drm_gem_object_put(&mem->bo->tbo.base);
1873 * For kgd_mem allocated in amdgpu_amdkfd_gpuvm_import_dmabuf(),
1874 * explicitly free it here.
1876 if (!use_release_notifier)
1882 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1883 struct amdgpu_device *adev, struct kgd_mem *mem,
1886 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1888 struct amdgpu_bo *bo;
1890 struct kfd_mem_attachment *entry;
1891 struct bo_vm_reservation_context ctx;
1892 unsigned long bo_size;
1893 bool is_invalid_userptr = false;
1897 pr_err("Invalid BO when mapping memory to GPU\n");
1901 /* Make sure restore is not running concurrently. Since we
1902 * don't map invalid userptr BOs, we rely on the next restore
1903 * worker to do the mapping
1905 mutex_lock(&mem->process_info->lock);
1907 /* Lock mmap-sem. If we find an invalid userptr BO, we can be
1908 * sure that the MMU notifier is no longer running
1909 * concurrently and the queues are actually stopped
1911 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1912 mmap_write_lock(current->mm);
1913 is_invalid_userptr = atomic_read(&mem->invalid);
1914 mmap_write_unlock(current->mm);
1917 mutex_lock(&mem->lock);
1919 domain = mem->domain;
1920 bo_size = bo->tbo.base.size;
1922 pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1924 mem->va + bo_size * (1 + mem->aql_queue),
1925 avm, domain_string(domain));
1927 if (!kfd_mem_is_attached(avm, mem)) {
1928 ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
1933 ret = reserve_bo_and_vm(mem, avm, &ctx);
1937 /* Userptr can be marked as "not invalid", but not actually be
1938 * validated yet (still in the system domain). In that case
1939 * the queues are still stopped and we can leave mapping for
1940 * the next restore worker
1942 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1943 bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
1944 is_invalid_userptr = true;
1946 ret = vm_validate_pt_pd_bos(avm);
1950 if (mem->mapped_to_gpu_memory == 0 &&
1951 !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1952 /* Validate BO only once. The eviction fence gets added to BO
1953 * the first time it is mapped. Validate will wait for all
1954 * background evictions to complete.
1956 ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1958 pr_debug("Validate failed\n");
1963 list_for_each_entry(entry, &mem->attachments, list) {
1964 if (entry->bo_va->base.vm != avm || entry->is_mapped)
1967 pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1968 entry->va, entry->va + bo_size, entry);
1970 ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
1971 is_invalid_userptr);
1973 pr_err("Failed to map bo to gpuvm\n");
1977 ret = vm_update_pds(avm, ctx.sync);
1979 pr_err("Failed to update page directories\n");
1983 entry->is_mapped = true;
1984 mem->mapped_to_gpu_memory++;
1985 pr_debug("\t INC mapping count %d\n",
1986 mem->mapped_to_gpu_memory);
1989 if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1991 &avm->process_info->eviction_fence->base,
1993 ret = unreserve_bo_and_vms(&ctx, false, false);
1998 unreserve_bo_and_vms(&ctx, false, false);
2000 mutex_unlock(&mem->process_info->lock);
2001 mutex_unlock(&mem->lock);
2005 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
2006 struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv)
2008 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2009 struct amdkfd_process_info *process_info = avm->process_info;
2010 unsigned long bo_size = mem->bo->tbo.base.size;
2011 struct kfd_mem_attachment *entry;
2012 struct bo_vm_reservation_context ctx;
2015 mutex_lock(&mem->lock);
2017 ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
2020 /* If no VMs were reserved, it means the BO wasn't actually mapped */
2021 if (ctx.n_vms == 0) {
2026 ret = vm_validate_pt_pd_bos(avm);
2030 pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
2032 mem->va + bo_size * (1 + mem->aql_queue),
2035 list_for_each_entry(entry, &mem->attachments, list) {
2036 if (entry->bo_va->base.vm != avm || !entry->is_mapped)
2039 pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
2040 entry->va, entry->va + bo_size, entry);
2042 unmap_bo_from_gpuvm(mem, entry, ctx.sync);
2043 entry->is_mapped = false;
2045 mem->mapped_to_gpu_memory--;
2046 pr_debug("\t DEC mapping count %d\n",
2047 mem->mapped_to_gpu_memory);
2050 /* If BO is unmapped from all VMs, unfence it. It can be evicted if
2053 if (mem->mapped_to_gpu_memory == 0 &&
2054 !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
2055 !mem->bo->tbo.pin_count)
2056 amdgpu_amdkfd_remove_eviction_fence(mem->bo,
2057 process_info->eviction_fence);
2060 unreserve_bo_and_vms(&ctx, false, false);
2062 mutex_unlock(&mem->lock);
2066 int amdgpu_amdkfd_gpuvm_sync_memory(
2067 struct amdgpu_device *adev, struct kgd_mem *mem, bool intr)
2069 struct amdgpu_sync sync;
2072 amdgpu_sync_create(&sync);
2074 mutex_lock(&mem->lock);
2075 amdgpu_sync_clone(&mem->sync, &sync);
2076 mutex_unlock(&mem->lock);
2078 ret = amdgpu_sync_wait(&sync, intr);
2079 amdgpu_sync_free(&sync);
2084 * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count
2085 * @adev: Device to which allocated BO belongs
2086 * @bo: Buffer object to be mapped
2088 * Before return, bo reference count is incremented. To release the reference and unpin/
2089 * unmap the BO, call amdgpu_amdkfd_free_gtt_mem.
2091 int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_device *adev, struct amdgpu_bo *bo)
2095 ret = amdgpu_bo_reserve(bo, true);
2097 pr_err("Failed to reserve bo. ret %d\n", ret);
2098 goto err_reserve_bo_failed;
2101 ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2103 pr_err("Failed to pin bo. ret %d\n", ret);
2104 goto err_pin_bo_failed;
2107 ret = amdgpu_ttm_alloc_gart(&bo->tbo);
2109 pr_err("Failed to bind bo to GART. ret %d\n", ret);
2110 goto err_map_bo_gart_failed;
2113 amdgpu_amdkfd_remove_eviction_fence(
2114 bo, bo->kfd_bo->process_info->eviction_fence);
2116 amdgpu_bo_unreserve(bo);
2118 bo = amdgpu_bo_ref(bo);
2122 err_map_bo_gart_failed:
2123 amdgpu_bo_unpin(bo);
2125 amdgpu_bo_unreserve(bo);
2126 err_reserve_bo_failed:
2131 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access
2133 * @mem: Buffer object to be mapped for CPU access
2134 * @kptr[out]: pointer in kernel CPU address space
2135 * @size[out]: size of the buffer
2137 * Pins the BO and maps it for kernel CPU access. The eviction fence is removed
2138 * from the BO, since pinned BOs cannot be evicted. The bo must remain on the
2139 * validate_list, so the GPU mapping can be restored after a page table was
2142 * Return: 0 on success, error code on failure
2144 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem,
2145 void **kptr, uint64_t *size)
2148 struct amdgpu_bo *bo = mem->bo;
2150 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
2151 pr_err("userptr can't be mapped to kernel\n");
2155 mutex_lock(&mem->process_info->lock);
2157 ret = amdgpu_bo_reserve(bo, true);
2159 pr_err("Failed to reserve bo. ret %d\n", ret);
2160 goto bo_reserve_failed;
2163 ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2165 pr_err("Failed to pin bo. ret %d\n", ret);
2169 ret = amdgpu_bo_kmap(bo, kptr);
2171 pr_err("Failed to map bo to kernel. ret %d\n", ret);
2175 amdgpu_amdkfd_remove_eviction_fence(
2176 bo, mem->process_info->eviction_fence);
2179 *size = amdgpu_bo_size(bo);
2181 amdgpu_bo_unreserve(bo);
2183 mutex_unlock(&mem->process_info->lock);
2187 amdgpu_bo_unpin(bo);
2189 amdgpu_bo_unreserve(bo);
2191 mutex_unlock(&mem->process_info->lock);
2196 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access
2198 * @mem: Buffer object to be unmapped for CPU access
2200 * Removes the kernel CPU mapping and unpins the BO. It does not restore the
2201 * eviction fence, so this function should only be used for cleanup before the
2204 void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem)
2206 struct amdgpu_bo *bo = mem->bo;
2208 amdgpu_bo_reserve(bo, true);
2209 amdgpu_bo_kunmap(bo);
2210 amdgpu_bo_unpin(bo);
2211 amdgpu_bo_unreserve(bo);
2214 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev,
2215 struct kfd_vm_fault_info *mem)
2217 if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
2218 *mem = *adev->gmc.vm_fault_info;
2220 atomic_set(&adev->gmc.vm_fault_info_updated, 0);
2225 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct amdgpu_device *adev,
2226 struct dma_buf *dma_buf,
2227 uint64_t va, void *drm_priv,
2228 struct kgd_mem **mem, uint64_t *size,
2229 uint64_t *mmap_offset)
2231 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2232 struct drm_gem_object *obj;
2233 struct amdgpu_bo *bo;
2236 if (dma_buf->ops != &amdgpu_dmabuf_ops)
2237 /* Can't handle non-graphics buffers */
2240 obj = dma_buf->priv;
2241 if (drm_to_adev(obj->dev) != adev)
2242 /* Can't handle buffers from other devices */
2245 bo = gem_to_amdgpu_bo(obj);
2246 if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
2247 AMDGPU_GEM_DOMAIN_GTT)))
2248 /* Only VRAM and GTT BOs are supported */
2251 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2255 ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
2262 *size = amdgpu_bo_size(bo);
2265 *mmap_offset = amdgpu_bo_mmap_offset(bo);
2267 INIT_LIST_HEAD(&(*mem)->attachments);
2268 mutex_init(&(*mem)->lock);
2270 (*mem)->alloc_flags =
2271 ((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2272 KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
2273 | KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
2274 | KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
2276 drm_gem_object_get(&bo->tbo.base);
2279 (*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2280 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
2281 (*mem)->mapped_to_gpu_memory = 0;
2282 (*mem)->process_info = avm->process_info;
2283 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
2284 amdgpu_sync_create(&(*mem)->sync);
2285 (*mem)->is_imported = true;
2290 /* Evict a userptr BO by stopping the queues if necessary
2292 * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
2293 * cannot do any memory allocations, and cannot take any locks that
2294 * are held elsewhere while allocating memory. Therefore this is as
2295 * simple as possible, using atomic counters.
2297 * It doesn't do anything to the BO itself. The real work happens in
2298 * restore, where we get updated page addresses. This function only
2299 * ensures that GPU access to the BO is stopped.
2301 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
2302 struct mm_struct *mm)
2304 struct amdkfd_process_info *process_info = mem->process_info;
2308 /* Do not process MMU notifications until stage-4 IOCTL is received */
2309 if (READ_ONCE(process_info->block_mmu_notifications))
2312 atomic_inc(&mem->invalid);
2313 evicted_bos = atomic_inc_return(&process_info->evicted_bos);
2314 if (evicted_bos == 1) {
2315 /* First eviction, stop the queues */
2316 r = kgd2kfd_quiesce_mm(mm, KFD_QUEUE_EVICTION_TRIGGER_USERPTR);
2318 pr_err("Failed to quiesce KFD\n");
2319 schedule_delayed_work(&process_info->restore_userptr_work,
2320 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2326 /* Update invalid userptr BOs
2328 * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
2329 * userptr_inval_list and updates user pages for all BOs that have
2330 * been invalidated since their last update.
2332 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
2333 struct mm_struct *mm)
2335 struct kgd_mem *mem, *tmp_mem;
2336 struct amdgpu_bo *bo;
2337 struct ttm_operation_ctx ctx = { false, false };
2340 /* Move all invalidated BOs to the userptr_inval_list and
2341 * release their user pages by migration to the CPU domain
2343 list_for_each_entry_safe(mem, tmp_mem,
2344 &process_info->userptr_valid_list,
2345 validate_list.head) {
2346 if (!atomic_read(&mem->invalid))
2347 continue; /* BO is still valid */
2351 if (amdgpu_bo_reserve(bo, true))
2353 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2354 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2355 amdgpu_bo_unreserve(bo);
2357 pr_err("%s: Failed to invalidate userptr BO\n",
2362 list_move_tail(&mem->validate_list.head,
2363 &process_info->userptr_inval_list);
2366 if (list_empty(&process_info->userptr_inval_list))
2367 return 0; /* All evicted userptr BOs were freed */
2369 /* Go through userptr_inval_list and update any invalid user_pages */
2370 list_for_each_entry(mem, &process_info->userptr_inval_list,
2371 validate_list.head) {
2372 invalid = atomic_read(&mem->invalid);
2374 /* BO hasn't been invalidated since the last
2375 * revalidation attempt. Keep its BO list.
2381 /* Get updated user pages */
2382 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
2384 pr_debug("Failed %d to get user pages\n", ret);
2386 /* Return -EFAULT bad address error as success. It will
2387 * fail later with a VM fault if the GPU tries to access
2388 * it. Better than hanging indefinitely with stalled
2391 * Return other error -EBUSY or -ENOMEM to retry restore
2398 * FIXME: Cannot ignore the return code, must hold
2401 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
2404 /* Mark the BO as valid unless it was invalidated
2405 * again concurrently.
2407 if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
2414 /* Validate invalid userptr BOs
2416 * Validates BOs on the userptr_inval_list, and moves them back to the
2417 * userptr_valid_list. Also updates GPUVM page tables with new page
2418 * addresses and waits for the page table updates to complete.
2420 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
2422 struct amdgpu_bo_list_entry *pd_bo_list_entries;
2423 struct list_head resv_list, duplicates;
2424 struct ww_acquire_ctx ticket;
2425 struct amdgpu_sync sync;
2427 struct amdgpu_vm *peer_vm;
2428 struct kgd_mem *mem, *tmp_mem;
2429 struct amdgpu_bo *bo;
2430 struct ttm_operation_ctx ctx = { false, false };
2433 pd_bo_list_entries = kcalloc(process_info->n_vms,
2434 sizeof(struct amdgpu_bo_list_entry),
2436 if (!pd_bo_list_entries) {
2437 pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
2442 INIT_LIST_HEAD(&resv_list);
2443 INIT_LIST_HEAD(&duplicates);
2445 /* Get all the page directory BOs that need to be reserved */
2447 list_for_each_entry(peer_vm, &process_info->vm_list_head,
2449 amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
2450 &pd_bo_list_entries[i++]);
2451 /* Add the userptr_inval_list entries to resv_list */
2452 list_for_each_entry(mem, &process_info->userptr_inval_list,
2453 validate_list.head) {
2454 list_add_tail(&mem->resv_list.head, &resv_list);
2455 mem->resv_list.bo = mem->validate_list.bo;
2456 mem->resv_list.num_shared = mem->validate_list.num_shared;
2459 /* Reserve all BOs and page tables for validation */
2460 ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
2461 WARN(!list_empty(&duplicates), "Duplicates should be empty");
2465 amdgpu_sync_create(&sync);
2467 ret = process_validate_vms(process_info);
2471 /* Validate BOs and update GPUVM page tables */
2472 list_for_each_entry_safe(mem, tmp_mem,
2473 &process_info->userptr_inval_list,
2474 validate_list.head) {
2475 struct kfd_mem_attachment *attachment;
2479 /* Validate the BO if we got user pages */
2480 if (bo->tbo.ttm->pages[0]) {
2481 amdgpu_bo_placement_from_domain(bo, mem->domain);
2482 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2484 pr_err("%s: failed to validate BO\n", __func__);
2489 list_move_tail(&mem->validate_list.head,
2490 &process_info->userptr_valid_list);
2492 /* Update mapping. If the BO was not validated
2493 * (because we couldn't get user pages), this will
2494 * clear the page table entries, which will result in
2495 * VM faults if the GPU tries to access the invalid
2498 list_for_each_entry(attachment, &mem->attachments, list) {
2499 if (!attachment->is_mapped)
2502 kfd_mem_dmaunmap_attachment(mem, attachment);
2503 ret = update_gpuvm_pte(mem, attachment, &sync);
2505 pr_err("%s: update PTE failed\n", __func__);
2506 /* make sure this gets validated again */
2507 atomic_inc(&mem->invalid);
2513 /* Update page directories */
2514 ret = process_update_pds(process_info, &sync);
2517 ttm_eu_backoff_reservation(&ticket, &resv_list);
2518 amdgpu_sync_wait(&sync, false);
2519 amdgpu_sync_free(&sync);
2521 kfree(pd_bo_list_entries);
2527 /* Worker callback to restore evicted userptr BOs
2529 * Tries to update and validate all userptr BOs. If successful and no
2530 * concurrent evictions happened, the queues are restarted. Otherwise,
2531 * reschedule for another attempt later.
2533 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
2535 struct delayed_work *dwork = to_delayed_work(work);
2536 struct amdkfd_process_info *process_info =
2537 container_of(dwork, struct amdkfd_process_info,
2538 restore_userptr_work);
2539 struct task_struct *usertask;
2540 struct mm_struct *mm;
2543 evicted_bos = atomic_read(&process_info->evicted_bos);
2547 /* Reference task and mm in case of concurrent process termination */
2548 usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
2551 mm = get_task_mm(usertask);
2553 put_task_struct(usertask);
2557 mutex_lock(&process_info->lock);
2559 if (update_invalid_user_pages(process_info, mm))
2561 /* userptr_inval_list can be empty if all evicted userptr BOs
2562 * have been freed. In that case there is nothing to validate
2563 * and we can just restart the queues.
2565 if (!list_empty(&process_info->userptr_inval_list)) {
2566 if (atomic_read(&process_info->evicted_bos) != evicted_bos)
2567 goto unlock_out; /* Concurrent eviction, try again */
2569 if (validate_invalid_user_pages(process_info))
2572 /* Final check for concurrent evicton and atomic update. If
2573 * another eviction happens after successful update, it will
2574 * be a first eviction that calls quiesce_mm. The eviction
2575 * reference counting inside KFD will handle this case.
2577 if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
2581 if (kgd2kfd_resume_mm(mm)) {
2582 pr_err("%s: Failed to resume KFD\n", __func__);
2583 /* No recovery from this failure. Probably the CP is
2584 * hanging. No point trying again.
2589 mutex_unlock(&process_info->lock);
2591 /* If validation failed, reschedule another attempt */
2593 schedule_delayed_work(&process_info->restore_userptr_work,
2594 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2596 kfd_smi_event_queue_restore_rescheduled(mm);
2599 put_task_struct(usertask);
2602 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2603 * KFD process identified by process_info
2605 * @process_info: amdkfd_process_info of the KFD process
2607 * After memory eviction, restore thread calls this function. The function
2608 * should be called when the Process is still valid. BO restore involves -
2610 * 1. Release old eviction fence and create new one
2611 * 2. Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2612 * 3 Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2613 * BOs that need to be reserved.
2614 * 4. Reserve all the BOs
2615 * 5. Validate of PD and PT BOs.
2616 * 6. Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2617 * 7. Add fence to all PD and PT BOs.
2618 * 8. Unreserve all BOs
2620 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2622 struct amdgpu_bo_list_entry *pd_bo_list;
2623 struct amdkfd_process_info *process_info = info;
2624 struct amdgpu_vm *peer_vm;
2625 struct kgd_mem *mem;
2626 struct bo_vm_reservation_context ctx;
2627 struct amdgpu_amdkfd_fence *new_fence;
2629 struct list_head duplicate_save;
2630 struct amdgpu_sync sync_obj;
2631 unsigned long failed_size = 0;
2632 unsigned long total_size = 0;
2634 INIT_LIST_HEAD(&duplicate_save);
2635 INIT_LIST_HEAD(&ctx.list);
2636 INIT_LIST_HEAD(&ctx.duplicates);
2638 pd_bo_list = kcalloc(process_info->n_vms,
2639 sizeof(struct amdgpu_bo_list_entry),
2645 mutex_lock(&process_info->lock);
2646 list_for_each_entry(peer_vm, &process_info->vm_list_head,
2648 amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2650 /* Reserve all BOs and page tables/directory. Add all BOs from
2651 * kfd_bo_list to ctx.list
2653 list_for_each_entry(mem, &process_info->kfd_bo_list,
2654 validate_list.head) {
2656 list_add_tail(&mem->resv_list.head, &ctx.list);
2657 mem->resv_list.bo = mem->validate_list.bo;
2658 mem->resv_list.num_shared = mem->validate_list.num_shared;
2661 ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2662 false, &duplicate_save);
2664 pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2665 goto ttm_reserve_fail;
2668 amdgpu_sync_create(&sync_obj);
2670 /* Validate PDs and PTs */
2671 ret = process_validate_vms(process_info);
2673 goto validate_map_fail;
2675 ret = process_sync_pds_resv(process_info, &sync_obj);
2677 pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2678 goto validate_map_fail;
2681 /* Validate BOs and map them to GPUVM (update VM page tables). */
2682 list_for_each_entry(mem, &process_info->kfd_bo_list,
2683 validate_list.head) {
2685 struct amdgpu_bo *bo = mem->bo;
2686 uint32_t domain = mem->domain;
2687 struct kfd_mem_attachment *attachment;
2688 struct dma_resv_iter cursor;
2689 struct dma_fence *fence;
2691 total_size += amdgpu_bo_size(bo);
2693 ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2695 pr_debug("Memory eviction: Validate BOs failed\n");
2696 failed_size += amdgpu_bo_size(bo);
2697 ret = amdgpu_amdkfd_bo_validate(bo,
2698 AMDGPU_GEM_DOMAIN_GTT, false);
2700 pr_debug("Memory eviction: Try again\n");
2701 goto validate_map_fail;
2704 dma_resv_for_each_fence(&cursor, bo->tbo.base.resv,
2705 DMA_RESV_USAGE_KERNEL, fence) {
2706 ret = amdgpu_sync_fence(&sync_obj, fence);
2708 pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2709 goto validate_map_fail;
2712 list_for_each_entry(attachment, &mem->attachments, list) {
2713 if (!attachment->is_mapped)
2716 kfd_mem_dmaunmap_attachment(mem, attachment);
2717 ret = update_gpuvm_pte(mem, attachment, &sync_obj);
2719 pr_debug("Memory eviction: update PTE failed. Try again\n");
2720 goto validate_map_fail;
2726 pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2728 /* Update page directories */
2729 ret = process_update_pds(process_info, &sync_obj);
2731 pr_debug("Memory eviction: update PDs failed. Try again\n");
2732 goto validate_map_fail;
2735 /* Wait for validate and PT updates to finish */
2736 amdgpu_sync_wait(&sync_obj, false);
2738 /* Release old eviction fence and create new one, because fence only
2739 * goes from unsignaled to signaled, fence cannot be reused.
2740 * Use context and mm from the old fence.
2742 new_fence = amdgpu_amdkfd_fence_create(
2743 process_info->eviction_fence->base.context,
2744 process_info->eviction_fence->mm,
2747 pr_err("Failed to create eviction fence\n");
2749 goto validate_map_fail;
2751 dma_fence_put(&process_info->eviction_fence->base);
2752 process_info->eviction_fence = new_fence;
2753 *ef = dma_fence_get(&new_fence->base);
2755 /* Attach new eviction fence to all BOs except pinned ones */
2756 list_for_each_entry(mem, &process_info->kfd_bo_list,
2757 validate_list.head) {
2758 if (mem->bo->tbo.pin_count)
2761 amdgpu_bo_fence(mem->bo,
2762 &process_info->eviction_fence->base, true);
2764 /* Attach eviction fence to PD / PT BOs */
2765 list_for_each_entry(peer_vm, &process_info->vm_list_head,
2767 struct amdgpu_bo *bo = peer_vm->root.bo;
2769 amdgpu_bo_fence(bo, &process_info->eviction_fence->base, true);
2773 ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2774 amdgpu_sync_free(&sync_obj);
2776 mutex_unlock(&process_info->lock);
2781 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2783 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2784 struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2790 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2794 mutex_init(&(*mem)->lock);
2795 INIT_LIST_HEAD(&(*mem)->attachments);
2796 (*mem)->bo = amdgpu_bo_ref(gws_bo);
2797 (*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2798 (*mem)->process_info = process_info;
2799 add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2800 amdgpu_sync_create(&(*mem)->sync);
2803 /* Validate gws bo the first time it is added to process */
2804 mutex_lock(&(*mem)->process_info->lock);
2805 ret = amdgpu_bo_reserve(gws_bo, false);
2806 if (unlikely(ret)) {
2807 pr_err("Reserve gws bo failed %d\n", ret);
2808 goto bo_reservation_failure;
2811 ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2813 pr_err("GWS BO validate failed %d\n", ret);
2814 goto bo_validation_failure;
2816 /* GWS resource is shared b/t amdgpu and amdkfd
2817 * Add process eviction fence to bo so they can
2820 ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1);
2822 goto reserve_shared_fail;
2823 amdgpu_bo_fence(gws_bo, &process_info->eviction_fence->base, true);
2824 amdgpu_bo_unreserve(gws_bo);
2825 mutex_unlock(&(*mem)->process_info->lock);
2829 reserve_shared_fail:
2830 bo_validation_failure:
2831 amdgpu_bo_unreserve(gws_bo);
2832 bo_reservation_failure:
2833 mutex_unlock(&(*mem)->process_info->lock);
2834 amdgpu_sync_free(&(*mem)->sync);
2835 remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2836 amdgpu_bo_unref(&gws_bo);
2837 mutex_destroy(&(*mem)->lock);
2843 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2846 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2847 struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2848 struct amdgpu_bo *gws_bo = kgd_mem->bo;
2850 /* Remove BO from process's validate list so restore worker won't touch
2853 remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2855 ret = amdgpu_bo_reserve(gws_bo, false);
2856 if (unlikely(ret)) {
2857 pr_err("Reserve gws bo failed %d\n", ret);
2858 //TODO add BO back to validate_list?
2861 amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2862 process_info->eviction_fence);
2863 amdgpu_bo_unreserve(gws_bo);
2864 amdgpu_sync_free(&kgd_mem->sync);
2865 amdgpu_bo_unref(&gws_bo);
2866 mutex_destroy(&kgd_mem->lock);
2871 /* Returns GPU-specific tiling mode information */
2872 int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev,
2873 struct tile_config *config)
2875 config->gb_addr_config = adev->gfx.config.gb_addr_config;
2876 config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2877 config->num_tile_configs =
2878 ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2879 config->macro_tile_config_ptr =
2880 adev->gfx.config.macrotile_mode_array;
2881 config->num_macro_tile_configs =
2882 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2884 /* Those values are not set from GFX9 onwards */
2885 config->num_banks = adev->gfx.config.num_banks;
2886 config->num_ranks = adev->gfx.config.num_ranks;
2891 bool amdgpu_amdkfd_bo_mapped_to_dev(struct amdgpu_device *adev, struct kgd_mem *mem)
2893 struct kfd_mem_attachment *entry;
2895 list_for_each_entry(entry, &mem->attachments, list) {
2896 if (entry->is_mapped && entry->adev == adev)
2902 #if defined(CONFIG_DEBUG_FS)
2904 int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data)
2907 spin_lock(&kfd_mem_limit.mem_limit_lock);
2908 seq_printf(m, "System mem used %lldM out of %lluM\n",
2909 (kfd_mem_limit.system_mem_used >> 20),
2910 (kfd_mem_limit.max_system_mem_limit >> 20));
2911 seq_printf(m, "TTM mem used %lldM out of %lluM\n",
2912 (kfd_mem_limit.ttm_mem_used >> 20),
2913 (kfd_mem_limit.max_ttm_mem_limit >> 20));
2914 spin_unlock(&kfd_mem_limit.mem_limit_lock);