2 * Copyright 2013 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
25 #include <linux/firmware.h>
26 #include <linux/module.h>
29 #include "amdgpu_ucode.h"
30 #include "amdgpu_trace.h"
34 #include "bif/bif_4_1_d.h"
35 #include "bif/bif_4_1_sh_mask.h"
37 #include "gca/gfx_7_2_d.h"
38 #include "gca/gfx_7_2_enum.h"
39 #include "gca/gfx_7_2_sh_mask.h"
41 #include "gmc/gmc_7_1_d.h"
42 #include "gmc/gmc_7_1_sh_mask.h"
44 #include "oss/oss_2_0_d.h"
45 #include "oss/oss_2_0_sh_mask.h"
47 static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
49 SDMA0_REGISTER_OFFSET,
53 static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
54 static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
55 static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
56 static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
57 static int cik_sdma_soft_reset(void *handle);
59 MODULE_FIRMWARE("amdgpu/bonaire_sdma.bin");
60 MODULE_FIRMWARE("amdgpu/bonaire_sdma1.bin");
61 MODULE_FIRMWARE("amdgpu/hawaii_sdma.bin");
62 MODULE_FIRMWARE("amdgpu/hawaii_sdma1.bin");
63 MODULE_FIRMWARE("amdgpu/kaveri_sdma.bin");
64 MODULE_FIRMWARE("amdgpu/kaveri_sdma1.bin");
65 MODULE_FIRMWARE("amdgpu/kabini_sdma.bin");
66 MODULE_FIRMWARE("amdgpu/kabini_sdma1.bin");
67 MODULE_FIRMWARE("amdgpu/mullins_sdma.bin");
68 MODULE_FIRMWARE("amdgpu/mullins_sdma1.bin");
70 u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
73 static void cik_sdma_free_microcode(struct amdgpu_device *adev)
77 for (i = 0; i < adev->sdma.num_instances; i++)
78 amdgpu_ucode_release(&adev->sdma.instance[i].fw);
83 * Starting with CIK, the GPU has new asynchronous
84 * DMA engines. These engines are used for compute
85 * and gfx. There are two DMA engines (SDMA0, SDMA1)
86 * and each one supports 1 ring buffer used for gfx
87 * and 2 queues used for compute.
89 * The programming model is very similar to the CP
90 * (ring buffer, IBs, etc.), but sDMA has it's own
91 * packet format that is different from the PM4 format
92 * used by the CP. sDMA supports copying data, writing
93 * embedded data, solid fills, and a number of other
94 * things. It also has support for tiling/detiling of
99 * cik_sdma_init_microcode - load ucode images from disk
101 * @adev: amdgpu_device pointer
103 * Use the firmware interface to load the ucode images into
104 * the driver (not loaded into hw).
105 * Returns 0 on success, error on failure.
107 static int cik_sdma_init_microcode(struct amdgpu_device *adev)
109 const char *chip_name;
115 switch (adev->asic_type) {
117 chip_name = "bonaire";
120 chip_name = "hawaii";
123 chip_name = "kaveri";
126 chip_name = "kabini";
129 chip_name = "mullins";
134 for (i = 0; i < adev->sdma.num_instances; i++) {
136 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
138 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
139 err = amdgpu_ucode_request(adev, &adev->sdma.instance[i].fw, fw_name);
145 pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
146 for (i = 0; i < adev->sdma.num_instances; i++)
147 amdgpu_ucode_release(&adev->sdma.instance[i].fw);
153 * cik_sdma_ring_get_rptr - get the current read pointer
155 * @ring: amdgpu ring pointer
157 * Get the current rptr from the hardware (CIK+).
159 static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
163 rptr = *ring->rptr_cpu_addr;
165 return (rptr & 0x3fffc) >> 2;
169 * cik_sdma_ring_get_wptr - get the current write pointer
171 * @ring: amdgpu ring pointer
173 * Get the current wptr from the hardware (CIK+).
175 static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
177 struct amdgpu_device *adev = ring->adev;
179 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) & 0x3fffc) >> 2;
183 * cik_sdma_ring_set_wptr - commit the write pointer
185 * @ring: amdgpu ring pointer
187 * Write the wptr back to the hardware (CIK+).
189 static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
191 struct amdgpu_device *adev = ring->adev;
193 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me],
194 (ring->wptr << 2) & 0x3fffc);
197 static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
199 struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
202 for (i = 0; i < count; i++)
203 if (sdma && sdma->burst_nop && (i == 0))
204 amdgpu_ring_write(ring, ring->funcs->nop |
205 SDMA_NOP_COUNT(count - 1));
207 amdgpu_ring_write(ring, ring->funcs->nop);
211 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
213 * @ring: amdgpu ring pointer
214 * @job: job to retrive vmid from
215 * @ib: IB object to schedule
218 * Schedule an IB in the DMA ring (CIK).
220 static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
221 struct amdgpu_job *job,
222 struct amdgpu_ib *ib,
225 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
226 u32 extra_bits = vmid & 0xf;
228 /* IB packet must end on a 8 DW boundary */
229 cik_sdma_ring_insert_nop(ring, (4 - lower_32_bits(ring->wptr)) & 7);
231 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
232 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
233 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
234 amdgpu_ring_write(ring, ib->length_dw);
239 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
241 * @ring: amdgpu ring pointer
243 * Emit an hdp flush packet on the requested DMA ring.
245 static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
247 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
248 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
252 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
254 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
256 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
257 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
258 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
259 amdgpu_ring_write(ring, ref_and_mask); /* reference */
260 amdgpu_ring_write(ring, ref_and_mask); /* mask */
261 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
265 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
267 * @ring: amdgpu ring pointer
269 * @seq: sequence number
270 * @flags: fence related flags
272 * Add a DMA fence packet to the ring to write
273 * the fence seq number and DMA trap packet to generate
274 * an interrupt if needed (CIK).
276 static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
279 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
280 /* write the fence */
281 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
282 amdgpu_ring_write(ring, lower_32_bits(addr));
283 amdgpu_ring_write(ring, upper_32_bits(addr));
284 amdgpu_ring_write(ring, lower_32_bits(seq));
286 /* optionally write high bits as well */
289 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
290 amdgpu_ring_write(ring, lower_32_bits(addr));
291 amdgpu_ring_write(ring, upper_32_bits(addr));
292 amdgpu_ring_write(ring, upper_32_bits(seq));
295 /* generate an interrupt */
296 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
300 * cik_sdma_gfx_stop - stop the gfx async dma engines
302 * @adev: amdgpu_device pointer
304 * Stop the gfx async dma ring buffers (CIK).
306 static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
311 for (i = 0; i < adev->sdma.num_instances; i++) {
312 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
313 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
314 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
315 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
320 * cik_sdma_rlc_stop - stop the compute async dma engines
322 * @adev: amdgpu_device pointer
324 * Stop the compute async dma queues (CIK).
326 static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
332 * cik_ctx_switch_enable - stop the async dma engines context switch
334 * @adev: amdgpu_device pointer
335 * @enable: enable/disable the DMA MEs context switch.
337 * Halt or unhalt the async dma engines context switch (VI).
339 static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
341 u32 f32_cntl, phase_quantum = 0;
344 if (amdgpu_sdma_phase_quantum) {
345 unsigned value = amdgpu_sdma_phase_quantum;
348 while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
349 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
350 value = (value + 1) >> 1;
353 if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
354 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
355 value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
356 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
357 unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
358 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
360 "clamping sdma_phase_quantum to %uK clock cycles\n",
364 value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
365 unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
368 for (i = 0; i < adev->sdma.num_instances; i++) {
369 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
371 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
372 AUTO_CTXSW_ENABLE, 1);
373 if (amdgpu_sdma_phase_quantum) {
374 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
376 WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
380 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
381 AUTO_CTXSW_ENABLE, 0);
384 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
389 * cik_sdma_enable - stop the async dma engines
391 * @adev: amdgpu_device pointer
392 * @enable: enable/disable the DMA MEs.
394 * Halt or unhalt the async dma engines (CIK).
396 static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
402 cik_sdma_gfx_stop(adev);
403 cik_sdma_rlc_stop(adev);
406 for (i = 0; i < adev->sdma.num_instances; i++) {
407 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
409 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
411 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
412 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
417 * cik_sdma_gfx_resume - setup and start the async dma engines
419 * @adev: amdgpu_device pointer
421 * Set up the gfx DMA ring buffers and enable them (CIK).
422 * Returns 0 for success, error for failure.
424 static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
426 struct amdgpu_ring *ring;
427 u32 rb_cntl, ib_cntl;
431 for (i = 0; i < adev->sdma.num_instances; i++) {
432 ring = &adev->sdma.instance[i].ring;
434 mutex_lock(&adev->srbm_mutex);
435 for (j = 0; j < 16; j++) {
436 cik_srbm_select(adev, 0, 0, 0, j);
438 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
439 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
440 /* XXX SDMA RLC - todo */
442 cik_srbm_select(adev, 0, 0, 0, 0);
443 mutex_unlock(&adev->srbm_mutex);
445 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
446 adev->gfx.config.gb_addr_config & 0x70);
448 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
449 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
451 /* Set ring buffer size in dwords */
452 rb_bufsz = order_base_2(ring->ring_size / 4);
453 rb_cntl = rb_bufsz << 1;
455 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
456 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
458 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
460 /* Initialize the ring buffer's read and write pointers */
461 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
462 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
463 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
464 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
466 /* set the wb address whether it's enabled or not */
467 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
468 upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
469 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
470 ((ring->rptr_gpu_addr) & 0xFFFFFFFC));
472 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
474 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
475 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
478 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
481 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
482 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
484 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
486 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
489 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
492 cik_sdma_enable(adev, true);
494 for (i = 0; i < adev->sdma.num_instances; i++) {
495 ring = &adev->sdma.instance[i].ring;
496 r = amdgpu_ring_test_helper(ring);
505 * cik_sdma_rlc_resume - setup and start the async dma engines
507 * @adev: amdgpu_device pointer
509 * Set up the compute DMA queues and enable them (CIK).
510 * Returns 0 for success, error for failure.
512 static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
519 * cik_sdma_load_microcode - load the sDMA ME ucode
521 * @adev: amdgpu_device pointer
523 * Loads the sDMA0/1 ucode.
524 * Returns 0 for success, -EINVAL if the ucode is not available.
526 static int cik_sdma_load_microcode(struct amdgpu_device *adev)
528 const struct sdma_firmware_header_v1_0 *hdr;
529 const __le32 *fw_data;
534 cik_sdma_enable(adev, false);
536 for (i = 0; i < adev->sdma.num_instances; i++) {
537 if (!adev->sdma.instance[i].fw)
539 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
540 amdgpu_ucode_print_sdma_hdr(&hdr->header);
541 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
542 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
543 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
544 if (adev->sdma.instance[i].feature_version >= 20)
545 adev->sdma.instance[i].burst_nop = true;
546 fw_data = (const __le32 *)
547 (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
548 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
549 for (j = 0; j < fw_size; j++)
550 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
551 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
558 * cik_sdma_start - setup and start the async dma engines
560 * @adev: amdgpu_device pointer
562 * Set up the DMA engines and enable them (CIK).
563 * Returns 0 for success, error for failure.
565 static int cik_sdma_start(struct amdgpu_device *adev)
569 r = cik_sdma_load_microcode(adev);
573 /* halt the engine before programing */
574 cik_sdma_enable(adev, false);
575 /* enable sdma ring preemption */
576 cik_ctx_switch_enable(adev, true);
578 /* start the gfx rings and rlc compute queues */
579 r = cik_sdma_gfx_resume(adev);
582 r = cik_sdma_rlc_resume(adev);
590 * cik_sdma_ring_test_ring - simple async dma engine test
592 * @ring: amdgpu_ring structure holding ring information
594 * Test the DMA engine by writing using it to write an
595 * value to memory. (CIK).
596 * Returns 0 for success, error for failure.
598 static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
600 struct amdgpu_device *adev = ring->adev;
607 r = amdgpu_device_wb_get(adev, &index);
611 gpu_addr = adev->wb.gpu_addr + (index * 4);
613 adev->wb.wb[index] = cpu_to_le32(tmp);
615 r = amdgpu_ring_alloc(ring, 5);
619 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
620 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
621 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
622 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
623 amdgpu_ring_write(ring, 0xDEADBEEF);
624 amdgpu_ring_commit(ring);
626 for (i = 0; i < adev->usec_timeout; i++) {
627 tmp = le32_to_cpu(adev->wb.wb[index]);
628 if (tmp == 0xDEADBEEF)
633 if (i >= adev->usec_timeout)
637 amdgpu_device_wb_free(adev, index);
642 * cik_sdma_ring_test_ib - test an IB on the DMA engine
644 * @ring: amdgpu_ring structure holding ring information
645 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
647 * Test a simple IB in the DMA ring (CIK).
648 * Returns 0 on success, error on failure.
650 static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
652 struct amdgpu_device *adev = ring->adev;
654 struct dma_fence *f = NULL;
660 r = amdgpu_device_wb_get(adev, &index);
664 gpu_addr = adev->wb.gpu_addr + (index * 4);
666 adev->wb.wb[index] = cpu_to_le32(tmp);
667 memset(&ib, 0, sizeof(ib));
668 r = amdgpu_ib_get(adev, NULL, 256,
669 AMDGPU_IB_POOL_DIRECT, &ib);
673 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
674 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
675 ib.ptr[1] = lower_32_bits(gpu_addr);
676 ib.ptr[2] = upper_32_bits(gpu_addr);
678 ib.ptr[4] = 0xDEADBEEF;
680 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
684 r = dma_fence_wait_timeout(f, false, timeout);
691 tmp = le32_to_cpu(adev->wb.wb[index]);
692 if (tmp == 0xDEADBEEF)
698 amdgpu_ib_free(adev, &ib, NULL);
701 amdgpu_device_wb_free(adev, index);
706 * cik_sdma_vm_copy_pte - update PTEs by copying them from the GART
708 * @ib: indirect buffer to fill with commands
709 * @pe: addr of the page entry
710 * @src: src addr to copy from
711 * @count: number of page entries to update
713 * Update PTEs by copying them from the GART using sDMA (CIK).
715 static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
716 uint64_t pe, uint64_t src,
719 unsigned bytes = count * 8;
721 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
722 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
723 ib->ptr[ib->length_dw++] = bytes;
724 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
725 ib->ptr[ib->length_dw++] = lower_32_bits(src);
726 ib->ptr[ib->length_dw++] = upper_32_bits(src);
727 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
728 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
732 * cik_sdma_vm_write_pte - update PTEs by writing them manually
734 * @ib: indirect buffer to fill with commands
735 * @pe: addr of the page entry
736 * @value: dst addr to write into pe
737 * @count: number of page entries to update
738 * @incr: increase next addr by incr bytes
740 * Update PTEs by writing them manually using sDMA (CIK).
742 static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
743 uint64_t value, unsigned count,
746 unsigned ndw = count * 2;
748 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
749 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
750 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
751 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
752 ib->ptr[ib->length_dw++] = ndw;
753 for (; ndw > 0; ndw -= 2) {
754 ib->ptr[ib->length_dw++] = lower_32_bits(value);
755 ib->ptr[ib->length_dw++] = upper_32_bits(value);
761 * cik_sdma_vm_set_pte_pde - update the page tables using sDMA
763 * @ib: indirect buffer to fill with commands
764 * @pe: addr of the page entry
765 * @addr: dst addr to write into pe
766 * @count: number of page entries to update
767 * @incr: increase next addr by incr bytes
768 * @flags: access flags
770 * Update the page tables using sDMA (CIK).
772 static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
773 uint64_t addr, unsigned count,
774 uint32_t incr, uint64_t flags)
776 /* for physically contiguous pages (vram) */
777 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
778 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
779 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
780 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
781 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
782 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
783 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
784 ib->ptr[ib->length_dw++] = incr; /* increment size */
785 ib->ptr[ib->length_dw++] = 0;
786 ib->ptr[ib->length_dw++] = count; /* number of entries */
790 * cik_sdma_ring_pad_ib - pad the IB to the required number of dw
792 * @ring: amdgpu_ring structure holding ring information
793 * @ib: indirect buffer to fill with padding
796 static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
798 struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
802 pad_count = (-ib->length_dw) & 7;
803 for (i = 0; i < pad_count; i++)
804 if (sdma && sdma->burst_nop && (i == 0))
805 ib->ptr[ib->length_dw++] =
806 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
807 SDMA_NOP_COUNT(pad_count - 1);
809 ib->ptr[ib->length_dw++] =
810 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
814 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
816 * @ring: amdgpu_ring pointer
818 * Make sure all previous operations are completed (CIK).
820 static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
822 uint32_t seq = ring->fence_drv.sync_seq;
823 uint64_t addr = ring->fence_drv.gpu_addr;
826 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
827 SDMA_POLL_REG_MEM_EXTRA_OP(0) |
828 SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
829 SDMA_POLL_REG_MEM_EXTRA_M));
830 amdgpu_ring_write(ring, addr & 0xfffffffc);
831 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
832 amdgpu_ring_write(ring, seq); /* reference */
833 amdgpu_ring_write(ring, 0xffffffff); /* mask */
834 amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
838 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
840 * @ring: amdgpu_ring pointer
841 * @vmid: vmid number to use
844 * Update the page table base and flush the VM TLB
847 static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
848 unsigned vmid, uint64_t pd_addr)
850 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
851 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
853 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
855 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
856 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
857 amdgpu_ring_write(ring, 0);
858 amdgpu_ring_write(ring, 0); /* reference */
859 amdgpu_ring_write(ring, 0); /* mask */
860 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
863 static void cik_sdma_ring_emit_wreg(struct amdgpu_ring *ring,
864 uint32_t reg, uint32_t val)
866 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
867 amdgpu_ring_write(ring, reg);
868 amdgpu_ring_write(ring, val);
871 static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
876 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
877 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
878 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
880 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
883 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
885 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
888 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
892 static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
897 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
898 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
901 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
903 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
906 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
908 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
911 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
913 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
916 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
920 static int cik_sdma_early_init(void *handle)
922 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
925 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
927 r = cik_sdma_init_microcode(adev);
931 cik_sdma_set_ring_funcs(adev);
932 cik_sdma_set_irq_funcs(adev);
933 cik_sdma_set_buffer_funcs(adev);
934 cik_sdma_set_vm_pte_funcs(adev);
939 static int cik_sdma_sw_init(void *handle)
941 struct amdgpu_ring *ring;
942 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
945 /* SDMA trap event */
946 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
947 &adev->sdma.trap_irq);
951 /* SDMA Privileged inst */
952 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
953 &adev->sdma.illegal_inst_irq);
957 /* SDMA Privileged inst */
958 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 247,
959 &adev->sdma.illegal_inst_irq);
963 for (i = 0; i < adev->sdma.num_instances; i++) {
964 ring = &adev->sdma.instance[i].ring;
965 ring->ring_obj = NULL;
966 sprintf(ring->name, "sdma%d", i);
967 r = amdgpu_ring_init(adev, ring, 1024,
968 &adev->sdma.trap_irq,
969 (i == 0) ? AMDGPU_SDMA_IRQ_INSTANCE0 :
970 AMDGPU_SDMA_IRQ_INSTANCE1,
971 AMDGPU_RING_PRIO_DEFAULT, NULL);
979 static int cik_sdma_sw_fini(void *handle)
981 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
984 for (i = 0; i < adev->sdma.num_instances; i++)
985 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
987 cik_sdma_free_microcode(adev);
991 static int cik_sdma_hw_init(void *handle)
994 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
996 r = cik_sdma_start(adev);
1003 static int cik_sdma_hw_fini(void *handle)
1005 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1007 cik_ctx_switch_enable(adev, false);
1008 cik_sdma_enable(adev, false);
1013 static int cik_sdma_suspend(void *handle)
1015 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1017 return cik_sdma_hw_fini(adev);
1020 static int cik_sdma_resume(void *handle)
1022 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1024 cik_sdma_soft_reset(handle);
1026 return cik_sdma_hw_init(adev);
1029 static bool cik_sdma_is_idle(void *handle)
1031 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1032 u32 tmp = RREG32(mmSRBM_STATUS2);
1034 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1035 SRBM_STATUS2__SDMA1_BUSY_MASK))
1041 static int cik_sdma_wait_for_idle(void *handle)
1045 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1047 for (i = 0; i < adev->usec_timeout; i++) {
1048 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1049 SRBM_STATUS2__SDMA1_BUSY_MASK);
1058 static int cik_sdma_soft_reset(void *handle)
1060 u32 srbm_soft_reset = 0;
1061 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1065 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1066 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1067 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1068 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1071 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1072 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1073 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1074 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1076 if (srbm_soft_reset) {
1077 tmp = RREG32(mmSRBM_SOFT_RESET);
1078 tmp |= srbm_soft_reset;
1079 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1080 WREG32(mmSRBM_SOFT_RESET, tmp);
1081 tmp = RREG32(mmSRBM_SOFT_RESET);
1085 tmp &= ~srbm_soft_reset;
1086 WREG32(mmSRBM_SOFT_RESET, tmp);
1087 tmp = RREG32(mmSRBM_SOFT_RESET);
1089 /* Wait a little for things to settle down */
1096 static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1097 struct amdgpu_irq_src *src,
1099 enum amdgpu_interrupt_state state)
1104 case AMDGPU_SDMA_IRQ_INSTANCE0:
1106 case AMDGPU_IRQ_STATE_DISABLE:
1107 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1108 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1109 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1111 case AMDGPU_IRQ_STATE_ENABLE:
1112 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1113 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1114 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1120 case AMDGPU_SDMA_IRQ_INSTANCE1:
1122 case AMDGPU_IRQ_STATE_DISABLE:
1123 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1124 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1125 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1127 case AMDGPU_IRQ_STATE_ENABLE:
1128 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1129 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1130 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1142 static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1143 struct amdgpu_irq_src *source,
1144 struct amdgpu_iv_entry *entry)
1146 u8 instance_id, queue_id;
1148 instance_id = (entry->ring_id & 0x3) >> 0;
1149 queue_id = (entry->ring_id & 0xc) >> 2;
1150 DRM_DEBUG("IH: SDMA trap\n");
1151 switch (instance_id) {
1155 amdgpu_fence_process(&adev->sdma.instance[0].ring);
1168 amdgpu_fence_process(&adev->sdma.instance[1].ring);
1183 static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1184 struct amdgpu_irq_src *source,
1185 struct amdgpu_iv_entry *entry)
1189 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1190 instance_id = (entry->ring_id & 0x3) >> 0;
1191 drm_sched_fault(&adev->sdma.instance[instance_id].ring.sched);
1195 static int cik_sdma_set_clockgating_state(void *handle,
1196 enum amd_clockgating_state state)
1199 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1201 if (state == AMD_CG_STATE_GATE)
1204 cik_enable_sdma_mgcg(adev, gate);
1205 cik_enable_sdma_mgls(adev, gate);
1210 static int cik_sdma_set_powergating_state(void *handle,
1211 enum amd_powergating_state state)
1216 static const struct amd_ip_funcs cik_sdma_ip_funcs = {
1218 .early_init = cik_sdma_early_init,
1220 .sw_init = cik_sdma_sw_init,
1221 .sw_fini = cik_sdma_sw_fini,
1222 .hw_init = cik_sdma_hw_init,
1223 .hw_fini = cik_sdma_hw_fini,
1224 .suspend = cik_sdma_suspend,
1225 .resume = cik_sdma_resume,
1226 .is_idle = cik_sdma_is_idle,
1227 .wait_for_idle = cik_sdma_wait_for_idle,
1228 .soft_reset = cik_sdma_soft_reset,
1229 .set_clockgating_state = cik_sdma_set_clockgating_state,
1230 .set_powergating_state = cik_sdma_set_powergating_state,
1231 .dump_ip_state = NULL,
1232 .print_ip_state = NULL,
1235 static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1236 .type = AMDGPU_RING_TYPE_SDMA,
1238 .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
1239 .support_64bit_ptrs = false,
1240 .get_rptr = cik_sdma_ring_get_rptr,
1241 .get_wptr = cik_sdma_ring_get_wptr,
1242 .set_wptr = cik_sdma_ring_set_wptr,
1244 6 + /* cik_sdma_ring_emit_hdp_flush */
1245 3 + /* hdp invalidate */
1246 6 + /* cik_sdma_ring_emit_pipeline_sync */
1247 CIK_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* cik_sdma_ring_emit_vm_flush */
1248 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
1249 .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
1250 .emit_ib = cik_sdma_ring_emit_ib,
1251 .emit_fence = cik_sdma_ring_emit_fence,
1252 .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
1253 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
1254 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
1255 .test_ring = cik_sdma_ring_test_ring,
1256 .test_ib = cik_sdma_ring_test_ib,
1257 .insert_nop = cik_sdma_ring_insert_nop,
1258 .pad_ib = cik_sdma_ring_pad_ib,
1259 .emit_wreg = cik_sdma_ring_emit_wreg,
1262 static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1266 for (i = 0; i < adev->sdma.num_instances; i++) {
1267 adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
1268 adev->sdma.instance[i].ring.me = i;
1272 static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1273 .set = cik_sdma_set_trap_irq_state,
1274 .process = cik_sdma_process_trap_irq,
1277 static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1278 .process = cik_sdma_process_illegal_inst_irq,
1281 static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1283 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1284 adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1285 adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
1289 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1291 * @ib: indirect buffer to copy to
1292 * @src_offset: src GPU address
1293 * @dst_offset: dst GPU address
1294 * @byte_count: number of bytes to xfer
1295 * @copy_flags: unused
1297 * Copy GPU buffers using the DMA engine (CIK).
1298 * Used by the amdgpu ttm implementation to move pages if
1299 * registered as the asic copy callback.
1301 static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
1302 uint64_t src_offset,
1303 uint64_t dst_offset,
1304 uint32_t byte_count,
1305 uint32_t copy_flags)
1307 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1308 ib->ptr[ib->length_dw++] = byte_count;
1309 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1310 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1311 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1312 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1313 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1317 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1319 * @ib: indirect buffer to fill
1320 * @src_data: value to write to buffer
1321 * @dst_offset: dst GPU address
1322 * @byte_count: number of bytes to xfer
1324 * Fill GPU buffers using the DMA engine (CIK).
1326 static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
1328 uint64_t dst_offset,
1329 uint32_t byte_count)
1331 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1332 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1333 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1334 ib->ptr[ib->length_dw++] = src_data;
1335 ib->ptr[ib->length_dw++] = byte_count;
1338 static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1339 .copy_max_bytes = 0x1fffff,
1341 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1343 .fill_max_bytes = 0x1fffff,
1345 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1348 static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1350 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
1351 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
1354 static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1355 .copy_pte_num_dw = 7,
1356 .copy_pte = cik_sdma_vm_copy_pte,
1358 .write_pte = cik_sdma_vm_write_pte,
1359 .set_pte_pde = cik_sdma_vm_set_pte_pde,
1362 static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1366 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
1367 for (i = 0; i < adev->sdma.num_instances; i++) {
1368 adev->vm_manager.vm_pte_scheds[i] =
1369 &adev->sdma.instance[i].ring.sched;
1371 adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
1374 const struct amdgpu_ip_block_version cik_sdma_ip_block =
1376 .type = AMD_IP_BLOCK_TYPE_SDMA,
1380 .funcs = &cik_sdma_ip_funcs,