1 // SPDX-License-Identifier: GPL-2.0
3 * PCIe RC driver for Synopsys DesignWare Core
5 * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
10 #include <linux/delay.h>
11 #include <linux/gpio.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/of_device.h>
16 #include <linux/pci.h>
17 #include <linux/platform_device.h>
18 #include <linux/resource.h>
19 #include <linux/types.h>
20 #include <linux/regmap.h>
22 #include "pcie-designware.h"
26 struct regmap *regmap;
27 enum dw_pcie_device_mode mode;
30 struct dw_plat_pcie_of_data {
31 enum dw_pcie_device_mode mode;
34 static const struct of_device_id dw_plat_pcie_of_match[];
36 static int dw_plat_pcie_host_init(struct pcie_port *pp)
38 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
41 dw_pcie_wait_for_link(pci);
47 static void dw_plat_set_num_vectors(struct pcie_port *pp)
49 pp->num_vectors = MAX_MSI_IRQS;
52 static const struct dw_pcie_host_ops dw_plat_pcie_host_ops = {
53 .host_init = dw_plat_pcie_host_init,
54 .set_num_vectors = dw_plat_set_num_vectors,
57 static int dw_plat_pcie_establish_link(struct dw_pcie *pci)
62 static const struct dw_pcie_ops dw_pcie_ops = {
63 .start_link = dw_plat_pcie_establish_link,
66 static void dw_plat_pcie_ep_init(struct dw_pcie_ep *ep)
68 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
71 for (bar = 0; bar < PCI_STD_NUM_BARS; bar++)
72 dw_pcie_ep_reset_bar(pci, bar);
75 static int dw_plat_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
76 enum pci_epc_irq_type type,
79 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
82 case PCI_EPC_IRQ_LEGACY:
83 return dw_pcie_ep_raise_legacy_irq(ep, func_no);
85 return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
86 case PCI_EPC_IRQ_MSIX:
87 return dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
89 dev_err(pci->dev, "UNKNOWN IRQ type\n");
95 static const struct pci_epc_features dw_plat_pcie_epc_features = {
96 .linkup_notifier = false,
101 static const struct pci_epc_features*
102 dw_plat_pcie_get_features(struct dw_pcie_ep *ep)
104 return &dw_plat_pcie_epc_features;
107 static const struct dw_pcie_ep_ops pcie_ep_ops = {
108 .ep_init = dw_plat_pcie_ep_init,
109 .raise_irq = dw_plat_pcie_ep_raise_irq,
110 .get_features = dw_plat_pcie_get_features,
113 static int dw_plat_add_pcie_port(struct dw_plat_pcie *dw_plat_pcie,
114 struct platform_device *pdev)
116 struct dw_pcie *pci = dw_plat_pcie->pci;
117 struct pcie_port *pp = &pci->pp;
118 struct device *dev = &pdev->dev;
121 pp->irq = platform_get_irq(pdev, 1);
125 if (IS_ENABLED(CONFIG_PCI_MSI)) {
126 pp->msi_irq = platform_get_irq(pdev, 0);
131 pp->ops = &dw_plat_pcie_host_ops;
133 ret = dw_pcie_host_init(pp);
135 dev_err(dev, "Failed to initialize host\n");
142 static int dw_plat_add_pcie_ep(struct dw_plat_pcie *dw_plat_pcie,
143 struct platform_device *pdev)
146 struct dw_pcie_ep *ep;
147 struct resource *res;
148 struct device *dev = &pdev->dev;
149 struct dw_pcie *pci = dw_plat_pcie->pci;
152 ep->ops = &pcie_ep_ops;
154 pci->dbi_base2 = devm_platform_ioremap_resource_byname(pdev, "dbi2");
155 if (IS_ERR(pci->dbi_base2))
156 return PTR_ERR(pci->dbi_base2);
158 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
162 ep->phys_base = res->start;
163 ep->addr_size = resource_size(res);
165 ret = dw_pcie_ep_init(ep);
167 dev_err(dev, "Failed to initialize endpoint\n");
173 static int dw_plat_pcie_probe(struct platform_device *pdev)
175 struct device *dev = &pdev->dev;
176 struct dw_plat_pcie *dw_plat_pcie;
178 struct resource *res; /* Resource from DT */
180 const struct of_device_id *match;
181 const struct dw_plat_pcie_of_data *data;
182 enum dw_pcie_device_mode mode;
184 match = of_match_device(dw_plat_pcie_of_match, dev);
188 data = (struct dw_plat_pcie_of_data *)match->data;
189 mode = (enum dw_pcie_device_mode)data->mode;
191 dw_plat_pcie = devm_kzalloc(dev, sizeof(*dw_plat_pcie), GFP_KERNEL);
195 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
200 pci->ops = &dw_pcie_ops;
202 dw_plat_pcie->pci = pci;
203 dw_plat_pcie->mode = mode;
205 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
207 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
209 pci->dbi_base = devm_ioremap_resource(dev, res);
210 if (IS_ERR(pci->dbi_base))
211 return PTR_ERR(pci->dbi_base);
213 platform_set_drvdata(pdev, dw_plat_pcie);
215 switch (dw_plat_pcie->mode) {
216 case DW_PCIE_RC_TYPE:
217 if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_HOST))
220 ret = dw_plat_add_pcie_port(dw_plat_pcie, pdev);
224 case DW_PCIE_EP_TYPE:
225 if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_EP))
228 ret = dw_plat_add_pcie_ep(dw_plat_pcie, pdev);
233 dev_err(dev, "INVALID device type %d\n", dw_plat_pcie->mode);
239 static const struct dw_plat_pcie_of_data dw_plat_pcie_rc_of_data = {
240 .mode = DW_PCIE_RC_TYPE,
243 static const struct dw_plat_pcie_of_data dw_plat_pcie_ep_of_data = {
244 .mode = DW_PCIE_EP_TYPE,
247 static const struct of_device_id dw_plat_pcie_of_match[] = {
249 .compatible = "snps,dw-pcie",
250 .data = &dw_plat_pcie_rc_of_data,
253 .compatible = "snps,dw-pcie-ep",
254 .data = &dw_plat_pcie_ep_of_data,
259 static struct platform_driver dw_plat_pcie_driver = {
262 .of_match_table = dw_plat_pcie_of_match,
263 .suppress_bind_attrs = true,
265 .probe = dw_plat_pcie_probe,
267 builtin_platform_driver(dw_plat_pcie_driver);