2 * PPC64 Huge TLB Page Support for hash based MMUs (POWER4 and later)
4 * Copyright (C) 2003 David Gibson, IBM Corporation.
6 * Based on the IA-32 version:
11 #include <linux/hugetlb.h>
12 #include <asm/pgtable.h>
13 #include <asm/pgalloc.h>
14 #include <asm/cacheflush.h>
15 #include <asm/machdep.h>
17 int __hash_page_huge(unsigned long ea, unsigned long access, unsigned long vsid,
18 pte_t *ptep, unsigned long trap, int local, int ssize,
19 unsigned int shift, unsigned int mmu_psize)
22 unsigned long old_pte, new_pte;
23 unsigned long rflags, pa, sz;
26 BUG_ON(shift != mmu_psize_defs[mmu_psize].shift);
28 /* Search the Linux page table for a match with va */
29 vpn = hpt_vpn(ea, vsid, ssize);
31 /* At this point, we have a pte (old_pte) which can be used to build
32 * or update an HPTE. There are 2 cases:
34 * 1. There is a valid (present) pte with no associated HPTE (this is
35 * the most common case)
36 * 2. There is a valid (present) pte with an associated HPTE. The
37 * current values of the pp bits in the HPTE prevent access
38 * because we are doing software DIRTY bit management and the
39 * page is currently not DIRTY.
44 old_pte = pte_val(*ptep);
45 /* If PTE busy, retry the access */
46 if (unlikely(old_pte & _PAGE_BUSY))
48 /* If PTE permissions don't match, take page fault */
49 if (unlikely(access & ~old_pte))
51 /* Try to lock the PTE, add ACCESSED and DIRTY if it was
53 new_pte = old_pte | _PAGE_BUSY | _PAGE_ACCESSED;
54 if (access & _PAGE_RW)
55 new_pte |= _PAGE_DIRTY;
56 } while(old_pte != __cmpxchg_u64((unsigned long *)ptep,
59 rflags = 0x2 | (!(new_pte & _PAGE_RW));
60 /* _PAGE_EXEC -> HW_NO_EXEC since it's inverted */
61 rflags |= ((new_pte & _PAGE_EXEC) ? 0 : HPTE_R_N);
62 sz = ((1UL) << shift);
63 if (!cpu_has_feature(CPU_FTR_COHERENT_ICACHE))
64 /* No CPU has hugepages but lacks no execute, so we
65 * don't need to worry about that case */
66 rflags = hash_page_do_lazy_icache(rflags, __pte(old_pte), trap);
68 /* Check if pte already has an hpte (case 2) */
69 if (unlikely(old_pte & _PAGE_HASHPTE)) {
70 /* There MIGHT be an HPTE for this pte */
71 unsigned long hash, slot;
73 hash = hpt_hash(vpn, shift, ssize);
74 if (old_pte & _PAGE_F_SECOND)
76 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
77 slot += (old_pte & _PAGE_F_GIX) >> 12;
79 if (ppc_md.hpte_updatepp(slot, rflags, vpn, mmu_psize,
81 old_pte &= ~_PAGE_HPTEFLAGS;
84 if (likely(!(old_pte & _PAGE_HASHPTE))) {
85 unsigned long hash = hpt_hash(vpn, shift, ssize);
86 unsigned long hpte_group;
88 pa = pte_pfn(__pte(old_pte)) << PAGE_SHIFT;
91 hpte_group = ((hash & htab_hash_mask) *
92 HPTES_PER_GROUP) & ~0x7UL;
94 /* clear HPTE slot informations in new PTE */
95 #ifdef CONFIG_PPC_64K_PAGES
96 new_pte = (new_pte & ~_PAGE_HPTEFLAGS) | _PAGE_HPTE_SUB0;
98 new_pte = (new_pte & ~_PAGE_HPTEFLAGS) | _PAGE_HASHPTE;
100 /* Add in WIMG bits */
101 rflags |= (new_pte & (_PAGE_WRITETHRU | _PAGE_NO_CACHE |
102 _PAGE_COHERENT | _PAGE_GUARDED));
104 /* Insert into the hash table, primary slot */
105 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, 0,
108 /* Primary is full, try the secondary */
109 if (unlikely(slot == -1)) {
110 hpte_group = ((~hash & htab_hash_mask) *
111 HPTES_PER_GROUP) & ~0x7UL;
112 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
117 hpte_group = ((hash & htab_hash_mask) *
118 HPTES_PER_GROUP)&~0x7UL;
120 ppc_md.hpte_remove(hpte_group);
126 * Hypervisor failure. Restore old pte and return -1
127 * similar to __hash_page_*
129 if (unlikely(slot == -2)) {
130 *ptep = __pte(old_pte);
131 hash_failure_debug(ea, access, vsid, trap, ssize,
136 new_pte |= (slot << 12) & (_PAGE_F_SECOND | _PAGE_F_GIX);
140 * No need to use ldarx/stdcx here
142 *ptep = __pte(new_pte & ~_PAGE_BUSY);