2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
24 #include <linux/firmware.h>
27 #include "amdgpu_ucode.h"
28 #include "amdgpu_trace.h"
32 #include "oss/oss_3_0_d.h"
33 #include "oss/oss_3_0_sh_mask.h"
35 #include "gmc/gmc_8_1_d.h"
36 #include "gmc/gmc_8_1_sh_mask.h"
38 #include "gca/gfx_8_0_d.h"
39 #include "gca/gfx_8_0_enum.h"
40 #include "gca/gfx_8_0_sh_mask.h"
42 #include "bif/bif_5_0_d.h"
43 #include "bif/bif_5_0_sh_mask.h"
45 #include "tonga_sdma_pkt_open.h"
47 static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48 static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49 static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50 static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
52 MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53 MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54 MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55 MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
56 MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57 MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
59 static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
61 SDMA0_REGISTER_OFFSET,
65 static const u32 golden_settings_tonga_a11[] =
67 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
68 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
69 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
70 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
71 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
72 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
73 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
74 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
75 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
76 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
79 static const u32 tonga_mgcg_cgcg_init[] =
81 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
82 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
85 static const u32 golden_settings_fiji_a10[] =
87 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
88 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
89 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
90 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
91 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
92 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
93 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
94 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
97 static const u32 fiji_mgcg_cgcg_init[] =
99 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
100 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
103 static const u32 cz_golden_settings_a11[] =
105 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
106 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
107 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
108 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
109 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
110 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
111 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
112 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
113 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
114 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
115 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
116 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
119 static const u32 cz_mgcg_cgcg_init[] =
121 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
122 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
127 * Starting with CIK, the GPU has new asynchronous
128 * DMA engines. These engines are used for compute
129 * and gfx. There are two DMA engines (SDMA0, SDMA1)
130 * and each one supports 1 ring buffer used for gfx
131 * and 2 queues used for compute.
133 * The programming model is very similar to the CP
134 * (ring buffer, IBs, etc.), but sDMA has it's own
135 * packet format that is different from the PM4 format
136 * used by the CP. sDMA supports copying data, writing
137 * embedded data, solid fills, and a number of other
138 * things. It also has support for tiling/detiling of
142 static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
144 switch (adev->asic_type) {
146 amdgpu_program_register_sequence(adev,
148 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
149 amdgpu_program_register_sequence(adev,
150 golden_settings_fiji_a10,
151 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
154 amdgpu_program_register_sequence(adev,
155 tonga_mgcg_cgcg_init,
156 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
157 amdgpu_program_register_sequence(adev,
158 golden_settings_tonga_a11,
159 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
162 amdgpu_program_register_sequence(adev,
164 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
165 amdgpu_program_register_sequence(adev,
166 cz_golden_settings_a11,
167 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
175 * sdma_v3_0_init_microcode - load ucode images from disk
177 * @adev: amdgpu_device pointer
179 * Use the firmware interface to load the ucode images into
180 * the driver (not loaded into hw).
181 * Returns 0 on success, error on failure.
183 static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
185 const char *chip_name;
188 struct amdgpu_firmware_info *info = NULL;
189 const struct common_firmware_header *header = NULL;
190 const struct sdma_firmware_header_v1_0 *hdr;
194 switch (adev->asic_type) {
202 chip_name = "carrizo";
207 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
209 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
211 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
212 err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
215 err = amdgpu_ucode_validate(adev->sdma[i].fw);
218 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
219 adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
220 adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
221 if (adev->sdma[i].feature_version >= 20)
222 adev->sdma[i].burst_nop = true;
224 if (adev->firmware.smu_load) {
225 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
226 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
227 info->fw = adev->sdma[i].fw;
228 header = (const struct common_firmware_header *)info->fw->data;
229 adev->firmware.fw_size +=
230 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
236 "sdma_v3_0: Failed to load firmware \"%s\"\n",
238 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
239 release_firmware(adev->sdma[i].fw);
240 adev->sdma[i].fw = NULL;
247 * sdma_v3_0_ring_get_rptr - get the current read pointer
249 * @ring: amdgpu ring pointer
251 * Get the current rptr from the hardware (VI+).
253 static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
257 /* XXX check if swapping is necessary on BE */
258 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
264 * sdma_v3_0_ring_get_wptr - get the current write pointer
266 * @ring: amdgpu ring pointer
268 * Get the current wptr from the hardware (VI+).
270 static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
272 struct amdgpu_device *adev = ring->adev;
275 if (ring->use_doorbell) {
276 /* XXX check if swapping is necessary on BE */
277 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
279 int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
281 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
288 * sdma_v3_0_ring_set_wptr - commit the write pointer
290 * @ring: amdgpu ring pointer
292 * Write the wptr back to the hardware (VI+).
294 static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
296 struct amdgpu_device *adev = ring->adev;
298 if (ring->use_doorbell) {
299 /* XXX check if swapping is necessary on BE */
300 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
301 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
303 int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
305 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
309 static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
311 struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ring);
314 for (i = 0; i < count; i++)
315 if (sdma && sdma->burst_nop && (i == 0))
316 amdgpu_ring_write(ring, ring->nop |
317 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
319 amdgpu_ring_write(ring, ring->nop);
323 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
325 * @ring: amdgpu ring pointer
326 * @ib: IB object to schedule
328 * Schedule an IB in the DMA ring (VI).
330 static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
331 struct amdgpu_ib *ib)
333 u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
334 u32 next_rptr = ring->wptr + 5;
336 while ((next_rptr & 7) != 2)
340 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
341 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
342 amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
343 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
344 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
345 amdgpu_ring_write(ring, next_rptr);
347 /* IB packet must end on a 8 DW boundary */
348 sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
350 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
351 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
352 /* base must be 32 byte aligned */
353 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
354 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
355 amdgpu_ring_write(ring, ib->length_dw);
356 amdgpu_ring_write(ring, 0);
357 amdgpu_ring_write(ring, 0);
362 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
364 * @ring: amdgpu ring pointer
366 * Emit an hdp flush packet on the requested DMA ring.
368 static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
370 u32 ref_and_mask = 0;
372 if (ring == &ring->adev->sdma[0].ring)
373 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
375 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
377 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
378 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
379 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
380 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
381 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
382 amdgpu_ring_write(ring, ref_and_mask); /* reference */
383 amdgpu_ring_write(ring, ref_and_mask); /* mask */
384 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
385 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
389 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
391 * @ring: amdgpu ring pointer
392 * @fence: amdgpu fence object
394 * Add a DMA fence packet to the ring to write
395 * the fence seq number and DMA trap packet to generate
396 * an interrupt if needed (VI).
398 static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
401 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
402 /* write the fence */
403 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
404 amdgpu_ring_write(ring, lower_32_bits(addr));
405 amdgpu_ring_write(ring, upper_32_bits(addr));
406 amdgpu_ring_write(ring, lower_32_bits(seq));
408 /* optionally write high bits as well */
411 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
412 amdgpu_ring_write(ring, lower_32_bits(addr));
413 amdgpu_ring_write(ring, upper_32_bits(addr));
414 amdgpu_ring_write(ring, upper_32_bits(seq));
417 /* generate an interrupt */
418 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
419 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
424 * sdma_v3_0_ring_emit_semaphore - emit a semaphore on the dma ring
426 * @ring: amdgpu_ring structure holding ring information
427 * @semaphore: amdgpu semaphore object
428 * @emit_wait: wait or signal semaphore
430 * Add a DMA semaphore packet to the ring wait on or signal
433 static bool sdma_v3_0_ring_emit_semaphore(struct amdgpu_ring *ring,
434 struct amdgpu_semaphore *semaphore,
437 u64 addr = semaphore->gpu_addr;
438 u32 sig = emit_wait ? 0 : 1;
440 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
441 SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
442 amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
443 amdgpu_ring_write(ring, upper_32_bits(addr));
449 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
451 * @adev: amdgpu_device pointer
453 * Stop the gfx async dma ring buffers (VI).
455 static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
457 struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
458 struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
459 u32 rb_cntl, ib_cntl;
462 if ((adev->mman.buffer_funcs_ring == sdma0) ||
463 (adev->mman.buffer_funcs_ring == sdma1))
464 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
466 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
467 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
468 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
469 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
470 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
471 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
472 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
474 sdma0->ready = false;
475 sdma1->ready = false;
479 * sdma_v3_0_rlc_stop - stop the compute async dma engines
481 * @adev: amdgpu_device pointer
483 * Stop the compute async dma queues (VI).
485 static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
491 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
493 * @adev: amdgpu_device pointer
494 * @enable: enable/disable the DMA MEs context switch.
496 * Halt or unhalt the async dma engines context switch (VI).
498 static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
503 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
504 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
506 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
507 AUTO_CTXSW_ENABLE, 1);
509 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
510 AUTO_CTXSW_ENABLE, 0);
511 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
516 * sdma_v3_0_enable - stop the async dma engines
518 * @adev: amdgpu_device pointer
519 * @enable: enable/disable the DMA MEs.
521 * Halt or unhalt the async dma engines (VI).
523 static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
528 if (enable == false) {
529 sdma_v3_0_gfx_stop(adev);
530 sdma_v3_0_rlc_stop(adev);
533 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
534 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
536 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
538 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
539 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
544 * sdma_v3_0_gfx_resume - setup and start the async dma engines
546 * @adev: amdgpu_device pointer
548 * Set up the gfx DMA ring buffers and enable them (VI).
549 * Returns 0 for success, error for failure.
551 static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
553 struct amdgpu_ring *ring;
554 u32 rb_cntl, ib_cntl;
560 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
561 ring = &adev->sdma[i].ring;
562 wb_offset = (ring->rptr_offs * 4);
564 mutex_lock(&adev->srbm_mutex);
565 for (j = 0; j < 16; j++) {
566 vi_srbm_select(adev, 0, 0, 0, j);
568 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
569 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
571 vi_srbm_select(adev, 0, 0, 0, 0);
572 mutex_unlock(&adev->srbm_mutex);
574 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
576 /* Set ring buffer size in dwords */
577 rb_bufsz = order_base_2(ring->ring_size / 4);
578 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
579 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
581 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
582 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
583 RPTR_WRITEBACK_SWAP_ENABLE, 1);
585 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
587 /* Initialize the ring buffer's read and write pointers */
588 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
589 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
591 /* set the wb address whether it's enabled or not */
592 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
593 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
594 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
595 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
597 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
599 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
600 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
603 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
605 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
607 if (ring->use_doorbell) {
608 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
609 OFFSET, ring->doorbell_index);
610 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
612 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
614 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
617 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
618 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
620 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
621 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
623 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
626 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
630 r = amdgpu_ring_test_ring(ring);
636 if (adev->mman.buffer_funcs_ring == ring)
637 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
644 * sdma_v3_0_rlc_resume - setup and start the async dma engines
646 * @adev: amdgpu_device pointer
648 * Set up the compute DMA queues and enable them (VI).
649 * Returns 0 for success, error for failure.
651 static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
658 * sdma_v3_0_load_microcode - load the sDMA ME ucode
660 * @adev: amdgpu_device pointer
662 * Loads the sDMA0/1 ucode.
663 * Returns 0 for success, -EINVAL if the ucode is not available.
665 static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
667 const struct sdma_firmware_header_v1_0 *hdr;
668 const __le32 *fw_data;
672 if (!adev->sdma[0].fw || !adev->sdma[1].fw)
676 sdma_v3_0_enable(adev, false);
678 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
679 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
680 amdgpu_ucode_print_sdma_hdr(&hdr->header);
681 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
682 fw_data = (const __le32 *)
683 (adev->sdma[i].fw->data +
684 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
685 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
686 for (j = 0; j < fw_size; j++)
687 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
688 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
695 * sdma_v3_0_start - setup and start the async dma engines
697 * @adev: amdgpu_device pointer
699 * Set up the DMA engines and enable them (VI).
700 * Returns 0 for success, error for failure.
702 static int sdma_v3_0_start(struct amdgpu_device *adev)
706 if (!adev->firmware.smu_load) {
707 r = sdma_v3_0_load_microcode(adev);
711 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
712 AMDGPU_UCODE_ID_SDMA0);
715 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
716 AMDGPU_UCODE_ID_SDMA1);
722 sdma_v3_0_enable(adev, true);
723 /* enable sdma ring preemption */
724 sdma_v3_0_ctx_switch_enable(adev, true);
726 /* start the gfx rings and rlc compute queues */
727 r = sdma_v3_0_gfx_resume(adev);
730 r = sdma_v3_0_rlc_resume(adev);
738 * sdma_v3_0_ring_test_ring - simple async dma engine test
740 * @ring: amdgpu_ring structure holding ring information
742 * Test the DMA engine by writing using it to write an
743 * value to memory. (VI).
744 * Returns 0 for success, error for failure.
746 static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
748 struct amdgpu_device *adev = ring->adev;
755 r = amdgpu_wb_get(adev, &index);
757 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
761 gpu_addr = adev->wb.gpu_addr + (index * 4);
763 adev->wb.wb[index] = cpu_to_le32(tmp);
765 r = amdgpu_ring_lock(ring, 5);
767 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
768 amdgpu_wb_free(adev, index);
772 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
773 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
774 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
775 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
776 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
777 amdgpu_ring_write(ring, 0xDEADBEEF);
778 amdgpu_ring_unlock_commit(ring);
780 for (i = 0; i < adev->usec_timeout; i++) {
781 tmp = le32_to_cpu(adev->wb.wb[index]);
782 if (tmp == 0xDEADBEEF)
787 if (i < adev->usec_timeout) {
788 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
790 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
794 amdgpu_wb_free(adev, index);
800 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
802 * @ring: amdgpu_ring structure holding ring information
804 * Test a simple IB in the DMA ring (VI).
805 * Returns 0 on success, error on failure.
807 static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
809 struct amdgpu_device *adev = ring->adev;
811 struct fence *f = NULL;
818 r = amdgpu_wb_get(adev, &index);
820 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
824 gpu_addr = adev->wb.gpu_addr + (index * 4);
826 adev->wb.wb[index] = cpu_to_le32(tmp);
827 memset(&ib, 0, sizeof(ib));
828 r = amdgpu_ib_get(ring, NULL, 256, &ib);
830 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
834 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
835 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
836 ib.ptr[1] = lower_32_bits(gpu_addr);
837 ib.ptr[2] = upper_32_bits(gpu_addr);
838 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
839 ib.ptr[4] = 0xDEADBEEF;
840 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
841 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
842 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
845 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
846 AMDGPU_FENCE_OWNER_UNDEFINED,
851 r = fence_wait(f, false);
853 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
856 for (i = 0; i < adev->usec_timeout; i++) {
857 tmp = le32_to_cpu(adev->wb.wb[index]);
858 if (tmp == 0xDEADBEEF)
862 if (i < adev->usec_timeout) {
863 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
867 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
872 amdgpu_ib_free(adev, &ib);
874 amdgpu_wb_free(adev, index);
879 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
881 * @ib: indirect buffer to fill with commands
882 * @pe: addr of the page entry
883 * @src: src addr to copy from
884 * @count: number of page entries to update
886 * Update PTEs by copying them from the GART using sDMA (CIK).
888 static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
889 uint64_t pe, uint64_t src,
893 unsigned bytes = count * 8;
894 if (bytes > 0x1FFFF8)
897 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
898 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
899 ib->ptr[ib->length_dw++] = bytes;
900 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
901 ib->ptr[ib->length_dw++] = lower_32_bits(src);
902 ib->ptr[ib->length_dw++] = upper_32_bits(src);
903 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
904 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
913 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
915 * @ib: indirect buffer to fill with commands
916 * @pe: addr of the page entry
917 * @addr: dst addr to write into pe
918 * @count: number of page entries to update
919 * @incr: increase next addr by incr bytes
920 * @flags: access flags
922 * Update PTEs by writing them manually using sDMA (CIK).
924 static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
926 uint64_t addr, unsigned count,
927 uint32_t incr, uint32_t flags)
937 /* for non-physically contiguous pages (system) */
938 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
939 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
940 ib->ptr[ib->length_dw++] = pe;
941 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
942 ib->ptr[ib->length_dw++] = ndw;
943 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
944 if (flags & AMDGPU_PTE_SYSTEM) {
945 value = amdgpu_vm_map_gart(ib->ring->adev, addr);
946 value &= 0xFFFFFFFFFFFFF000ULL;
947 } else if (flags & AMDGPU_PTE_VALID) {
954 ib->ptr[ib->length_dw++] = value;
955 ib->ptr[ib->length_dw++] = upper_32_bits(value);
961 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
963 * @ib: indirect buffer to fill with commands
964 * @pe: addr of the page entry
965 * @addr: dst addr to write into pe
966 * @count: number of page entries to update
967 * @incr: increase next addr by incr bytes
968 * @flags: access flags
970 * Update the page tables using sDMA (CIK).
972 static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
974 uint64_t addr, unsigned count,
975 uint32_t incr, uint32_t flags)
985 if (flags & AMDGPU_PTE_VALID)
990 /* for physically contiguous pages (vram) */
991 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
992 ib->ptr[ib->length_dw++] = pe; /* dst addr */
993 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
994 ib->ptr[ib->length_dw++] = flags; /* mask */
995 ib->ptr[ib->length_dw++] = 0;
996 ib->ptr[ib->length_dw++] = value; /* value */
997 ib->ptr[ib->length_dw++] = upper_32_bits(value);
998 ib->ptr[ib->length_dw++] = incr; /* increment size */
999 ib->ptr[ib->length_dw++] = 0;
1000 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
1009 * sdma_v3_0_vm_pad_ib - pad the IB to the required number of dw
1011 * @ib: indirect buffer to fill with padding
1014 static void sdma_v3_0_vm_pad_ib(struct amdgpu_ib *ib)
1016 struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ib->ring);
1020 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1021 for (i = 0; i < pad_count; i++)
1022 if (sdma && sdma->burst_nop && (i == 0))
1023 ib->ptr[ib->length_dw++] =
1024 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1025 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1027 ib->ptr[ib->length_dw++] =
1028 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
1032 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1034 * @ring: amdgpu_ring pointer
1035 * @vm: amdgpu_vm pointer
1037 * Update the page table base and flush the VM TLB
1040 static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1041 unsigned vm_id, uint64_t pd_addr)
1043 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1044 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1046 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1048 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1050 amdgpu_ring_write(ring, pd_addr >> 12);
1053 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1054 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1055 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1056 amdgpu_ring_write(ring, 1 << vm_id);
1058 /* wait for flush */
1059 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1060 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1061 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1062 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1063 amdgpu_ring_write(ring, 0);
1064 amdgpu_ring_write(ring, 0); /* reference */
1065 amdgpu_ring_write(ring, 0); /* mask */
1066 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1067 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1070 static int sdma_v3_0_early_init(void *handle)
1072 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1074 sdma_v3_0_set_ring_funcs(adev);
1075 sdma_v3_0_set_buffer_funcs(adev);
1076 sdma_v3_0_set_vm_pte_funcs(adev);
1077 sdma_v3_0_set_irq_funcs(adev);
1082 static int sdma_v3_0_sw_init(void *handle)
1084 struct amdgpu_ring *ring;
1086 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1088 /* SDMA trap event */
1089 r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
1093 /* SDMA Privileged inst */
1094 r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
1098 /* SDMA Privileged inst */
1099 r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
1103 r = sdma_v3_0_init_microcode(adev);
1105 DRM_ERROR("Failed to load sdma firmware!\n");
1109 ring = &adev->sdma[0].ring;
1110 ring->ring_obj = NULL;
1111 ring->use_doorbell = true;
1112 ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE0;
1114 ring = &adev->sdma[1].ring;
1115 ring->ring_obj = NULL;
1116 ring->use_doorbell = true;
1117 ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE1;
1119 ring = &adev->sdma[0].ring;
1120 sprintf(ring->name, "sdma0");
1121 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1122 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1123 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
1124 AMDGPU_RING_TYPE_SDMA);
1128 ring = &adev->sdma[1].ring;
1129 sprintf(ring->name, "sdma1");
1130 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1131 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1132 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
1133 AMDGPU_RING_TYPE_SDMA);
1140 static int sdma_v3_0_sw_fini(void *handle)
1142 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1144 amdgpu_ring_fini(&adev->sdma[0].ring);
1145 amdgpu_ring_fini(&adev->sdma[1].ring);
1150 static int sdma_v3_0_hw_init(void *handle)
1153 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1155 sdma_v3_0_init_golden_registers(adev);
1157 r = sdma_v3_0_start(adev);
1164 static int sdma_v3_0_hw_fini(void *handle)
1166 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1168 sdma_v3_0_ctx_switch_enable(adev, false);
1169 sdma_v3_0_enable(adev, false);
1174 static int sdma_v3_0_suspend(void *handle)
1176 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1178 return sdma_v3_0_hw_fini(adev);
1181 static int sdma_v3_0_resume(void *handle)
1183 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1185 return sdma_v3_0_hw_init(adev);
1188 static bool sdma_v3_0_is_idle(void *handle)
1190 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1191 u32 tmp = RREG32(mmSRBM_STATUS2);
1193 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1194 SRBM_STATUS2__SDMA1_BUSY_MASK))
1200 static int sdma_v3_0_wait_for_idle(void *handle)
1204 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1206 for (i = 0; i < adev->usec_timeout; i++) {
1207 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1208 SRBM_STATUS2__SDMA1_BUSY_MASK);
1217 static void sdma_v3_0_print_status(void *handle)
1220 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1222 dev_info(adev->dev, "VI SDMA registers\n");
1223 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1224 RREG32(mmSRBM_STATUS2));
1225 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
1226 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1227 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1228 dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
1229 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1230 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1231 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1232 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1233 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1234 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1235 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1236 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1237 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1238 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1239 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1240 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1241 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1242 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1243 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1244 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1245 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1246 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1247 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1248 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1249 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1250 dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
1251 i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
1252 mutex_lock(&adev->srbm_mutex);
1253 for (j = 0; j < 16; j++) {
1254 vi_srbm_select(adev, 0, 0, 0, j);
1255 dev_info(adev->dev, " VM %d:\n", j);
1256 dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
1257 i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1258 dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
1259 i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1261 vi_srbm_select(adev, 0, 0, 0, 0);
1262 mutex_unlock(&adev->srbm_mutex);
1266 static int sdma_v3_0_soft_reset(void *handle)
1268 u32 srbm_soft_reset = 0;
1269 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1270 u32 tmp = RREG32(mmSRBM_STATUS2);
1272 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1274 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1275 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1276 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1277 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1279 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1281 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1282 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1283 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1284 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1287 if (srbm_soft_reset) {
1288 sdma_v3_0_print_status((void *)adev);
1290 tmp = RREG32(mmSRBM_SOFT_RESET);
1291 tmp |= srbm_soft_reset;
1292 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1293 WREG32(mmSRBM_SOFT_RESET, tmp);
1294 tmp = RREG32(mmSRBM_SOFT_RESET);
1298 tmp &= ~srbm_soft_reset;
1299 WREG32(mmSRBM_SOFT_RESET, tmp);
1300 tmp = RREG32(mmSRBM_SOFT_RESET);
1302 /* Wait a little for things to settle down */
1305 sdma_v3_0_print_status((void *)adev);
1311 static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1312 struct amdgpu_irq_src *source,
1314 enum amdgpu_interrupt_state state)
1319 case AMDGPU_SDMA_IRQ_TRAP0:
1321 case AMDGPU_IRQ_STATE_DISABLE:
1322 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1323 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1324 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1326 case AMDGPU_IRQ_STATE_ENABLE:
1327 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1328 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1329 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1335 case AMDGPU_SDMA_IRQ_TRAP1:
1337 case AMDGPU_IRQ_STATE_DISABLE:
1338 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1339 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1340 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1342 case AMDGPU_IRQ_STATE_ENABLE:
1343 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1344 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1345 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1357 static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1358 struct amdgpu_irq_src *source,
1359 struct amdgpu_iv_entry *entry)
1361 u8 instance_id, queue_id;
1363 instance_id = (entry->ring_id & 0x3) >> 0;
1364 queue_id = (entry->ring_id & 0xc) >> 2;
1365 DRM_DEBUG("IH: SDMA trap\n");
1366 switch (instance_id) {
1370 amdgpu_fence_process(&adev->sdma[0].ring);
1383 amdgpu_fence_process(&adev->sdma[1].ring);
1397 static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1398 struct amdgpu_irq_src *source,
1399 struct amdgpu_iv_entry *entry)
1401 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1402 schedule_work(&adev->reset_work);
1406 static int sdma_v3_0_set_clockgating_state(void *handle,
1407 enum amd_clockgating_state state)
1412 static int sdma_v3_0_set_powergating_state(void *handle,
1413 enum amd_powergating_state state)
1418 const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
1419 .early_init = sdma_v3_0_early_init,
1421 .sw_init = sdma_v3_0_sw_init,
1422 .sw_fini = sdma_v3_0_sw_fini,
1423 .hw_init = sdma_v3_0_hw_init,
1424 .hw_fini = sdma_v3_0_hw_fini,
1425 .suspend = sdma_v3_0_suspend,
1426 .resume = sdma_v3_0_resume,
1427 .is_idle = sdma_v3_0_is_idle,
1428 .wait_for_idle = sdma_v3_0_wait_for_idle,
1429 .soft_reset = sdma_v3_0_soft_reset,
1430 .print_status = sdma_v3_0_print_status,
1431 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1432 .set_powergating_state = sdma_v3_0_set_powergating_state,
1436 * sdma_v3_0_ring_is_lockup - Check if the DMA engine is locked up
1438 * @ring: amdgpu_ring structure holding ring information
1440 * Check if the async DMA engine is locked up (VI).
1441 * Returns true if the engine appears to be locked up, false if not.
1443 static bool sdma_v3_0_ring_is_lockup(struct amdgpu_ring *ring)
1446 if (sdma_v3_0_is_idle(ring->adev)) {
1447 amdgpu_ring_lockup_update(ring);
1450 return amdgpu_ring_test_lockup(ring);
1453 static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1454 .get_rptr = sdma_v3_0_ring_get_rptr,
1455 .get_wptr = sdma_v3_0_ring_get_wptr,
1456 .set_wptr = sdma_v3_0_ring_set_wptr,
1458 .emit_ib = sdma_v3_0_ring_emit_ib,
1459 .emit_fence = sdma_v3_0_ring_emit_fence,
1460 .emit_semaphore = sdma_v3_0_ring_emit_semaphore,
1461 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
1462 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
1463 .test_ring = sdma_v3_0_ring_test_ring,
1464 .test_ib = sdma_v3_0_ring_test_ib,
1465 .is_lockup = sdma_v3_0_ring_is_lockup,
1466 .insert_nop = sdma_v3_0_ring_insert_nop,
1469 static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1471 adev->sdma[0].ring.funcs = &sdma_v3_0_ring_funcs;
1472 adev->sdma[1].ring.funcs = &sdma_v3_0_ring_funcs;
1475 static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1476 .set = sdma_v3_0_set_trap_irq_state,
1477 .process = sdma_v3_0_process_trap_irq,
1480 static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1481 .process = sdma_v3_0_process_illegal_inst_irq,
1484 static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1486 adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1487 adev->sdma_trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1488 adev->sdma_illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
1492 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1494 * @ring: amdgpu_ring structure holding ring information
1495 * @src_offset: src GPU address
1496 * @dst_offset: dst GPU address
1497 * @byte_count: number of bytes to xfer
1499 * Copy GPU buffers using the DMA engine (VI).
1500 * Used by the amdgpu ttm implementation to move pages if
1501 * registered as the asic copy callback.
1503 static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
1504 uint64_t src_offset,
1505 uint64_t dst_offset,
1506 uint32_t byte_count)
1508 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1509 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1510 ib->ptr[ib->length_dw++] = byte_count;
1511 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1512 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1513 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1514 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1515 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1519 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1521 * @ring: amdgpu_ring structure holding ring information
1522 * @src_data: value to write to buffer
1523 * @dst_offset: dst GPU address
1524 * @byte_count: number of bytes to xfer
1526 * Fill GPU buffers using the DMA engine (VI).
1528 static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
1530 uint64_t dst_offset,
1531 uint32_t byte_count)
1533 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1534 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1535 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1536 ib->ptr[ib->length_dw++] = src_data;
1537 ib->ptr[ib->length_dw++] = byte_count;
1540 static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1541 .copy_max_bytes = 0x1fffff,
1543 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1545 .fill_max_bytes = 0x1fffff,
1547 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1550 static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1552 if (adev->mman.buffer_funcs == NULL) {
1553 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
1554 adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
1558 static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1559 .copy_pte = sdma_v3_0_vm_copy_pte,
1560 .write_pte = sdma_v3_0_vm_write_pte,
1561 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
1562 .pad_ib = sdma_v3_0_vm_pad_ib,
1565 static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1567 if (adev->vm_manager.vm_pte_funcs == NULL) {
1568 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
1569 adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
1570 adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;