1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2017 MediaTek Inc.
8 #include <linux/delay.h>
9 #include <linux/mfd/syscon.h>
11 #include <linux/of_address.h>
12 #include <linux/of_device.h>
13 #include <linux/platform_device.h>
14 #include <linux/slab.h>
19 #include <dt-bindings/clock/mt2712-clk.h>
21 static DEFINE_SPINLOCK(mt2712_clk_lock);
23 static const struct mtk_fixed_clk top_fixed_clks[] = {
24 FIXED_CLK(CLK_TOP_VPLL3_DPIX, "vpll3_dpix", NULL, 200000000),
25 FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", NULL, 200000000),
26 FIXED_CLK(CLK_TOP_LTEPLL_FS26M, "ltepll_fs26m", NULL, 26000000),
27 FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", NULL, 350000000),
28 FIXED_CLK(CLK_TOP_DSI0_LNTC, "dsi0_lntc", NULL, 143000000),
29 FIXED_CLK(CLK_TOP_DSI1_LNTC, "dsi1_lntc", NULL, 143000000),
30 FIXED_CLK(CLK_TOP_LVDSTX3_CLKDIG_CTS, "lvdstx3", NULL, 140000000),
31 FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx", NULL, 140000000),
32 FIXED_CLK(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", NULL, 32768),
33 FIXED_CLK(CLK_TOP_CLKRTC_INT, "clkrtc_int", NULL, 32747),
34 FIXED_CLK(CLK_TOP_CSI0, "csi0", NULL, 26000000),
35 FIXED_CLK(CLK_TOP_CVBSPLL, "cvbspll", NULL, 108000000),
38 static const struct mtk_fixed_factor top_early_divs[] = {
39 FACTOR(CLK_TOP_SYS_26M, "sys_26m", "clk26m", 1,
41 FACTOR(CLK_TOP_CLK26M_D2, "clk26m_d2", "sys_26m", 1,
45 static const struct mtk_fixed_factor top_divs[] = {
46 FACTOR(CLK_TOP_ARMCA35PLL, "armca35pll_ck", "armca35pll", 1,
48 FACTOR(CLK_TOP_ARMCA35PLL_600M, "armca35pll_600m", "armca35pll_ck", 1,
50 FACTOR(CLK_TOP_ARMCA35PLL_400M, "armca35pll_400m", "armca35pll_ck", 1,
52 FACTOR(CLK_TOP_ARMCA72PLL, "armca72pll_ck", "armca72pll", 1,
54 FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1,
56 FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "syspll_ck", 1,
58 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1,
60 FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1,
62 FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1,
64 FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1,
66 FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "syspll_ck", 1,
68 FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1,
70 FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1,
72 FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "syspll_ck", 1,
74 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1,
76 FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1,
78 FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "syspll_ck", 1,
80 FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1,
82 FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1,
84 FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1,
86 FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_ck", 1,
88 FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_ck", 1,
90 FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll_ck", 1,
92 FACTOR(CLK_TOP_UNIVPLL_D104, "univpll_d104", "univpll_ck", 1,
94 FACTOR(CLK_TOP_UNIVPLL_D208, "univpll_d208", "univpll_ck", 1,
96 FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll_ck", 1,
98 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1,
100 FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1,
102 FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1,
104 FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_ck", 1,
106 FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1,
108 FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1,
110 FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1,
112 FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_ck", 1,
114 FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1,
116 FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1,
118 FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1,
120 FACTOR(CLK_TOP_F_MP0_PLL1, "f_mp0_pll1_ck", "univpll_d2", 1,
122 FACTOR(CLK_TOP_F_MP0_PLL2, "f_mp0_pll2_ck", "univpll1_d2", 1,
124 FACTOR(CLK_TOP_F_BIG_PLL1, "f_big_pll1_ck", "univpll_d2", 1,
126 FACTOR(CLK_TOP_F_BIG_PLL2, "f_big_pll2_ck", "univpll1_d2", 1,
128 FACTOR(CLK_TOP_F_BUS_PLL1, "f_bus_pll1_ck", "univpll_d2", 1,
130 FACTOR(CLK_TOP_F_BUS_PLL2, "f_bus_pll2_ck", "univpll1_d2", 1,
132 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1,
134 FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1,
136 FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1,
138 FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1,
140 FACTOR(CLK_TOP_APLL1_D16, "apll1_d16", "apll1_ck", 1,
142 FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1,
144 FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1,
146 FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2_ck", 1,
148 FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2_ck", 1,
150 FACTOR(CLK_TOP_APLL2_D16, "apll2_d16", "apll2_ck", 1,
152 FACTOR(CLK_TOP_LVDSPLL, "lvdspll_ck", "lvdspll", 1,
154 FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll_ck", 1,
156 FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll_ck", 1,
158 FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll_ck", 1,
160 FACTOR(CLK_TOP_LVDSPLL2, "lvdspll2_ck", "lvdspll2", 1,
162 FACTOR(CLK_TOP_LVDSPLL2_D2, "lvdspll2_d2", "lvdspll2_ck", 1,
164 FACTOR(CLK_TOP_LVDSPLL2_D4, "lvdspll2_d4", "lvdspll2_ck", 1,
166 FACTOR(CLK_TOP_LVDSPLL2_D8, "lvdspll2_d8", "lvdspll2_ck", 1,
168 FACTOR(CLK_TOP_ETHERPLL_125M, "etherpll_125m", "etherpll", 1,
170 FACTOR(CLK_TOP_ETHERPLL_50M, "etherpll_50m", "etherpll", 1,
172 FACTOR(CLK_TOP_CVBS, "cvbs", "cvbspll", 1,
174 FACTOR(CLK_TOP_CVBS_D2, "cvbs_d2", "cvbs", 1,
176 FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1,
178 FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll_ck", 1,
180 FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1,
182 FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll_ck", 1,
184 FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1,
186 FACTOR(CLK_TOP_VCODECPLL_D2, "vcodecpll_d2", "vcodecpll_ck", 1,
188 FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1,
190 FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1,
192 FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_ck", 1,
194 FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_ck", 1,
196 FACTOR(CLK_TOP_TVDPLL_429M, "tvdpll_429m", "tvdpll", 1,
198 FACTOR(CLK_TOP_TVDPLL_429M_D2, "tvdpll_429m_d2", "tvdpll_429m", 1,
200 FACTOR(CLK_TOP_TVDPLL_429M_D4, "tvdpll_429m_d4", "tvdpll_429m", 1,
202 FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1,
204 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1,
206 FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll_ck", 1,
208 FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1,
210 FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2_ck", 1,
212 FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2_ck", 1,
214 FACTOR(CLK_TOP_D2A_ULCLK_6P5M, "d2a_ulclk_6p5m", "clk26m", 1,
216 FACTOR(CLK_TOP_APLL1_D3, "apll1_d3", "apll1_ck", 1,
218 FACTOR(CLK_TOP_APLL2_D3, "apll2_d3", "apll2_ck", 1,
222 static const char * const axi_parents[] = {
232 static const char * const mem_parents[] = {
237 static const char * const mm_parents[] = {
248 static const char * const pwm_parents[] = {
255 static const char * const vdec_parents[] = {
268 static const char * const venc_parents[] = {
280 static const char * const mfg_parents[] = {
299 static const char * const camtg_parents[] = {
313 static const char * const uart_parents[] = {
318 static const char * const spi_parents[] = {
327 static const char * const usb20_parents[] = {
333 static const char * const usb30_parents[] = {
340 static const char * const msdc50_0_h_parents[] = {
349 static const char * const msdc50_0_parents[] = {
363 static const char * const msdc30_1_parents[] = {
373 static const char * const msdc30_3_parents[] = {
389 static const char * const audio_parents[] = {
396 static const char * const aud_intbus_parents[] = {
406 static const char * const pmicspi_parents[] = {
416 static const char * const dpilvds1_parents[] = {
425 static const char * const atb_parents[] = {
432 static const char * const nr_parents[] = {
443 static const char * const nfi2x_parents[] = {
457 static const char * const irda_parents[] = {
464 static const char * const cci400_parents[] = {
475 static const char * const aud_1_parents[] = {
482 static const char * const aud_2_parents[] = {
489 static const char * const mem_mfg_parents[] = {
495 static const char * const axi_mfg_parents[] = {
501 static const char * const scam_parents[] = {
508 static const char * const nfiecc_parents[] = {
518 static const char * const pe2_mac_p0_parents[] = {
527 static const char * const dpilvds_parents[] = {
536 static const char * const hdcp_parents[] = {
543 static const char * const hdcp_24m_parents[] = {
550 static const char * const rtc_parents[] = {
557 static const char * const spinor_parents[] = {
570 static const char * const apll_parents[] = {
586 static const char * const a1sys_hp_parents[] = {
595 static const char * const a2sys_hp_parents[] = {
604 static const char * const asm_l_parents[] = {
611 static const char * const i2so1_parents[] = {
617 static const char * const ether_125m_parents[] = {
623 static const char * const ether_50m_parents[] = {
630 static const char * const jpgdec_parents[] = {
643 static const char * const spislv_parents[] = {
654 static const char * const ether_parents[] = {
660 static const char * const di_parents[] = {
671 static const char * const tvd_parents[] = {
677 static const char * const i2c_parents[] = {
685 static const char * const msdc0p_aes_parents[] = {
692 static const char * const cmsys_parents[] = {
700 static const char * const gcpu_parents[] = {
710 static const char * const aud_apll1_parents[] = {
715 static const char * const aud_apll2_parents[] = {
720 static const char * const apll1_ref_parents[] = {
731 static const char * const audull_vtx_parents[] = {
736 static struct mtk_composite top_muxes[] = {
738 MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x040, 0, 3,
740 MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x040, 8, 1,
741 15, CLK_IS_CRITICAL),
742 MUX_GATE(CLK_TOP_MM_SEL, "mm_sel",
743 mm_parents, 0x040, 24, 3, 31),
745 MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel",
746 pwm_parents, 0x050, 0, 2, 7),
747 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel",
748 vdec_parents, 0x050, 8, 4, 15),
749 MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel",
750 venc_parents, 0x050, 16, 4, 23),
751 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel",
752 mfg_parents, 0x050, 24, 4, 31),
754 MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel",
755 camtg_parents, 0x060, 0, 4, 7),
756 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel",
757 uart_parents, 0x060, 8, 1, 15),
758 MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel",
759 spi_parents, 0x060, 16, 3, 23),
760 MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel",
761 usb20_parents, 0x060, 24, 2, 31),
763 MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel",
764 usb30_parents, 0x070, 0, 2, 7),
765 MUX_GATE(CLK_TOP_MSDC50_0_HCLK_SEL, "msdc50_0_h_sel",
766 msdc50_0_h_parents, 0x070, 8, 3, 15),
767 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
768 msdc50_0_parents, 0x070, 16, 4, 23),
769 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
770 msdc30_1_parents, 0x070, 24, 3, 31),
772 MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel",
773 msdc30_1_parents, 0x080, 0, 3, 7),
774 MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel",
775 msdc30_3_parents, 0x080, 8, 4, 15),
776 MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel",
777 audio_parents, 0x080, 16, 2, 23),
778 MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
779 aud_intbus_parents, 0x080, 24, 3, 31),
781 MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel",
782 pmicspi_parents, 0x090, 0, 3, 7),
783 MUX_GATE(CLK_TOP_DPILVDS1_SEL, "dpilvds1_sel",
784 dpilvds1_parents, 0x090, 8, 3, 15),
785 MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel",
786 atb_parents, 0x090, 16, 2, 23),
787 MUX_GATE(CLK_TOP_NR_SEL, "nr_sel",
788 nr_parents, 0x090, 24, 3, 31),
790 MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel",
791 nfi2x_parents, 0x0a0, 0, 4, 7),
792 MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel",
793 irda_parents, 0x0a0, 8, 2, 15),
794 MUX_GATE(CLK_TOP_CCI400_SEL, "cci400_sel",
795 cci400_parents, 0x0a0, 16, 3, 23),
796 MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel",
797 aud_1_parents, 0x0a0, 24, 2, 31),
799 MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel",
800 aud_2_parents, 0x0b0, 0, 2, 7),
801 MUX_GATE(CLK_TOP_MEM_MFG_IN_AS_SEL, "mem_mfg_sel",
802 mem_mfg_parents, 0x0b0, 8, 2, 15),
803 MUX_GATE(CLK_TOP_AXI_MFG_IN_AS_SEL, "axi_mfg_sel",
804 axi_mfg_parents, 0x0b0, 16, 2, 23),
805 MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel",
806 scam_parents, 0x0b0, 24, 2, 31),
808 MUX_GATE(CLK_TOP_NFIECC_SEL, "nfiecc_sel",
809 nfiecc_parents, 0x0c0, 0, 3, 7),
810 MUX_GATE(CLK_TOP_PE2_MAC_P0_SEL, "pe2_mac_p0_sel",
811 pe2_mac_p0_parents, 0x0c0, 8, 3, 15),
812 MUX_GATE(CLK_TOP_PE2_MAC_P1_SEL, "pe2_mac_p1_sel",
813 pe2_mac_p0_parents, 0x0c0, 16, 3, 23),
814 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel",
815 dpilvds_parents, 0x0c0, 24, 3, 31),
817 MUX_GATE(CLK_TOP_MSDC50_3_HCLK_SEL, "msdc50_3_h_sel",
818 msdc50_0_h_parents, 0x0d0, 0, 3, 7),
819 MUX_GATE(CLK_TOP_HDCP_SEL, "hdcp_sel",
820 hdcp_parents, 0x0d0, 8, 2, 15),
821 MUX_GATE(CLK_TOP_HDCP_24M_SEL, "hdcp_24m_sel",
822 hdcp_24m_parents, 0x0d0, 16, 2, 23),
823 MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x0d0, 24, 2,
824 31, CLK_IS_CRITICAL),
826 MUX_GATE(CLK_TOP_SPINOR_SEL, "spinor_sel",
827 spinor_parents, 0x500, 0, 4, 7),
828 MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel",
829 apll_parents, 0x500, 8, 4, 15),
830 MUX_GATE(CLK_TOP_APLL2_SEL, "apll2_sel",
831 apll_parents, 0x500, 16, 4, 23),
832 MUX_GATE(CLK_TOP_A1SYS_HP_SEL, "a1sys_hp_sel",
833 a1sys_hp_parents, 0x500, 24, 3, 31),
835 MUX_GATE(CLK_TOP_A2SYS_HP_SEL, "a2sys_hp_sel",
836 a2sys_hp_parents, 0x510, 0, 3, 7),
837 MUX_GATE(CLK_TOP_ASM_L_SEL, "asm_l_sel",
838 asm_l_parents, 0x510, 8, 2, 15),
839 MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel",
840 asm_l_parents, 0x510, 16, 2, 23),
841 MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel",
842 asm_l_parents, 0x510, 24, 2, 31),
844 MUX_GATE(CLK_TOP_I2SO1_SEL, "i2so1_sel",
845 i2so1_parents, 0x520, 0, 2, 7),
846 MUX_GATE(CLK_TOP_I2SO2_SEL, "i2so2_sel",
847 i2so1_parents, 0x520, 8, 2, 15),
848 MUX_GATE(CLK_TOP_I2SO3_SEL, "i2so3_sel",
849 i2so1_parents, 0x520, 16, 2, 23),
850 MUX_GATE(CLK_TOP_TDMO0_SEL, "tdmo0_sel",
851 i2so1_parents, 0x520, 24, 2, 31),
853 MUX_GATE(CLK_TOP_TDMO1_SEL, "tdmo1_sel",
854 i2so1_parents, 0x530, 0, 2, 7),
855 MUX_GATE(CLK_TOP_I2SI1_SEL, "i2si1_sel",
856 i2so1_parents, 0x530, 8, 2, 15),
857 MUX_GATE(CLK_TOP_I2SI2_SEL, "i2si2_sel",
858 i2so1_parents, 0x530, 16, 2, 23),
859 MUX_GATE(CLK_TOP_I2SI3_SEL, "i2si3_sel",
860 i2so1_parents, 0x530, 24, 2, 31),
862 MUX_GATE(CLK_TOP_ETHER_125M_SEL, "ether_125m_sel",
863 ether_125m_parents, 0x540, 0, 2, 7),
864 MUX_GATE(CLK_TOP_ETHER_50M_SEL, "ether_50m_sel",
865 ether_50m_parents, 0x540, 8, 2, 15),
866 MUX_GATE(CLK_TOP_JPGDEC_SEL, "jpgdec_sel",
867 jpgdec_parents, 0x540, 16, 4, 23),
868 MUX_GATE(CLK_TOP_SPISLV_SEL, "spislv_sel",
869 spislv_parents, 0x540, 24, 3, 31),
871 MUX_GATE(CLK_TOP_ETHER_50M_RMII_SEL, "ether_sel",
872 ether_parents, 0x550, 0, 2, 7),
873 MUX_GATE(CLK_TOP_CAM2TG_SEL, "cam2tg_sel",
874 camtg_parents, 0x550, 8, 4, 15),
875 MUX_GATE(CLK_TOP_DI_SEL, "di_sel",
876 di_parents, 0x550, 16, 3, 23),
877 MUX_GATE(CLK_TOP_TVD_SEL, "tvd_sel",
878 tvd_parents, 0x550, 24, 2, 31),
880 MUX_GATE(CLK_TOP_I2C_SEL, "i2c_sel",
881 i2c_parents, 0x560, 0, 3, 7),
882 MUX_GATE(CLK_TOP_PWM_INFRA_SEL, "pwm_infra_sel",
883 pwm_parents, 0x560, 8, 2, 15),
884 MUX_GATE(CLK_TOP_MSDC0P_AES_SEL, "msdc0p_aes_sel",
885 msdc0p_aes_parents, 0x560, 16, 2, 23),
886 MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel",
887 cmsys_parents, 0x560, 24, 3, 31),
889 MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel",
890 gcpu_parents, 0x570, 0, 3, 7),
892 MUX(CLK_TOP_AUD_APLL1_SEL, "aud_apll1_sel",
893 aud_apll1_parents, 0x134, 0, 1),
894 MUX(CLK_TOP_AUD_APLL2_SEL, "aud_apll2_sel",
895 aud_apll2_parents, 0x134, 1, 1),
896 MUX(CLK_TOP_DA_AUDULL_VTX_6P5M_SEL, "audull_vtx_sel",
897 audull_vtx_parents, 0x134, 31, 1),
898 MUX(CLK_TOP_APLL1_REF_SEL, "apll1_ref_sel",
899 apll1_ref_parents, 0x134, 4, 3),
900 MUX(CLK_TOP_APLL2_REF_SEL, "apll2_ref_sel",
901 apll1_ref_parents, 0x134, 7, 3),
904 static const char * const mcu_mp0_parents[] = {
911 static const char * const mcu_mp2_parents[] = {
918 static const char * const mcu_bus_parents[] = {
925 static struct mtk_composite mcu_muxes[] = {
926 /* mp0_pll_divider_cfg */
927 MUX_GATE_FLAGS(CLK_MCU_MP0_SEL, "mcu_mp0_sel", mcu_mp0_parents, 0x7A0,
928 9, 2, -1, CLK_IS_CRITICAL),
929 /* mp2_pll_divider_cfg */
930 MUX_GATE_FLAGS(CLK_MCU_MP2_SEL, "mcu_mp2_sel", mcu_mp2_parents, 0x7A8,
931 9, 2, -1, CLK_IS_CRITICAL),
932 /* bus_pll_divider_cfg */
933 MUX_GATE_FLAGS(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0,
934 9, 2, -1, CLK_IS_CRITICAL),
937 static const struct mtk_clk_divider top_adj_divs[] = {
938 DIV_ADJ(CLK_TOP_APLL_DIV0, "apll_div0", "i2so1_sel", 0x124, 0, 8),
939 DIV_ADJ(CLK_TOP_APLL_DIV1, "apll_div1", "i2so2_sel", 0x124, 8, 8),
940 DIV_ADJ(CLK_TOP_APLL_DIV2, "apll_div2", "i2so3_sel", 0x124, 16, 8),
941 DIV_ADJ(CLK_TOP_APLL_DIV3, "apll_div3", "tdmo0_sel", 0x124, 24, 8),
942 DIV_ADJ(CLK_TOP_APLL_DIV4, "apll_div4", "tdmo1_sel", 0x128, 0, 8),
943 DIV_ADJ(CLK_TOP_APLL_DIV5, "apll_div5", "i2si1_sel", 0x128, 8, 8),
944 DIV_ADJ(CLK_TOP_APLL_DIV6, "apll_div6", "i2si2_sel", 0x128, 16, 8),
945 DIV_ADJ(CLK_TOP_APLL_DIV7, "apll_div7", "i2si3_sel", 0x128, 24, 8),
948 static const struct mtk_gate_regs top0_cg_regs = {
954 static const struct mtk_gate_regs top1_cg_regs = {
960 #define GATE_TOP0(_id, _name, _parent, _shift) { \
963 .parent_name = _parent, \
964 .regs = &top0_cg_regs, \
966 .ops = &mtk_clk_gate_ops_no_setclr, \
969 #define GATE_TOP1(_id, _name, _parent, _shift) { \
972 .parent_name = _parent, \
973 .regs = &top1_cg_regs, \
975 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
978 static const struct mtk_gate top_clks[] = {
980 GATE_TOP0(CLK_TOP_APLL_DIV_PDN0, "apll_div_pdn0", "i2so1_sel", 0),
981 GATE_TOP0(CLK_TOP_APLL_DIV_PDN1, "apll_div_pdn1", "i2so2_sel", 1),
982 GATE_TOP0(CLK_TOP_APLL_DIV_PDN2, "apll_div_pdn2", "i2so3_sel", 2),
983 GATE_TOP0(CLK_TOP_APLL_DIV_PDN3, "apll_div_pdn3", "tdmo0_sel", 3),
984 GATE_TOP0(CLK_TOP_APLL_DIV_PDN4, "apll_div_pdn4", "tdmo1_sel", 4),
985 GATE_TOP0(CLK_TOP_APLL_DIV_PDN5, "apll_div_pdn5", "i2si1_sel", 5),
986 GATE_TOP0(CLK_TOP_APLL_DIV_PDN6, "apll_div_pdn6", "i2si2_sel", 6),
987 GATE_TOP0(CLK_TOP_APLL_DIV_PDN7, "apll_div_pdn7", "i2si3_sel", 7),
989 GATE_TOP1(CLK_TOP_NFI2X_EN, "nfi2x_en", "nfi2x_sel", 0),
990 GATE_TOP1(CLK_TOP_NFIECC_EN, "nfiecc_en", "nfiecc_sel", 1),
991 GATE_TOP1(CLK_TOP_NFI1X_CK_EN, "nfi1x_ck_en", "nfi2x_sel", 2),
994 static const struct mtk_gate_regs infra_cg_regs = {
1000 #define GATE_INFRA(_id, _name, _parent, _shift) { \
1003 .parent_name = _parent, \
1004 .regs = &infra_cg_regs, \
1006 .ops = &mtk_clk_gate_ops_setclr, \
1009 static const struct mtk_gate infra_clks[] = {
1010 GATE_INFRA(CLK_INFRA_DBGCLK, "infra_dbgclk", "axi_sel", 0),
1011 GATE_INFRA(CLK_INFRA_GCE, "infra_gce", "axi_sel", 6),
1012 GATE_INFRA(CLK_INFRA_M4U, "infra_m4u", "mem_sel", 8),
1013 GATE_INFRA(CLK_INFRA_KP, "infra_kp", "axi_sel", 16),
1014 GATE_INFRA(CLK_INFRA_AO_SPI0, "infra_ao_spi0", "spi_sel", 24),
1015 GATE_INFRA(CLK_INFRA_AO_SPI1, "infra_ao_spi1", "spislv_sel", 25),
1016 GATE_INFRA(CLK_INFRA_AO_UART5, "infra_ao_uart5", "axi_sel", 26),
1019 static const struct mtk_gate_regs peri0_cg_regs = {
1025 static const struct mtk_gate_regs peri1_cg_regs = {
1031 static const struct mtk_gate_regs peri2_cg_regs = {
1037 #define GATE_PERI0(_id, _name, _parent, _shift) { \
1040 .parent_name = _parent, \
1041 .regs = &peri0_cg_regs, \
1043 .ops = &mtk_clk_gate_ops_setclr, \
1046 #define GATE_PERI1(_id, _name, _parent, _shift) { \
1049 .parent_name = _parent, \
1050 .regs = &peri1_cg_regs, \
1052 .ops = &mtk_clk_gate_ops_setclr, \
1055 #define GATE_PERI2(_id, _name, _parent, _shift) { \
1058 .parent_name = _parent, \
1059 .regs = &peri2_cg_regs, \
1061 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
1064 static const struct mtk_gate peri_clks[] = {
1066 GATE_PERI0(CLK_PERI_NFI, "per_nfi",
1068 GATE_PERI0(CLK_PERI_THERM, "per_therm",
1070 GATE_PERI0(CLK_PERI_PWM0, "per_pwm0",
1072 GATE_PERI0(CLK_PERI_PWM1, "per_pwm1",
1074 GATE_PERI0(CLK_PERI_PWM2, "per_pwm2",
1076 GATE_PERI0(CLK_PERI_PWM3, "per_pwm3",
1078 GATE_PERI0(CLK_PERI_PWM4, "per_pwm4",
1080 GATE_PERI0(CLK_PERI_PWM5, "per_pwm5",
1082 GATE_PERI0(CLK_PERI_PWM6, "per_pwm6",
1084 GATE_PERI0(CLK_PERI_PWM7, "per_pwm7",
1086 GATE_PERI0(CLK_PERI_PWM, "per_pwm",
1088 GATE_PERI0(CLK_PERI_AP_DMA, "per_ap_dma",
1090 GATE_PERI0(CLK_PERI_MSDC30_0, "per_msdc30_0",
1091 "msdc50_0_sel", 14),
1092 GATE_PERI0(CLK_PERI_MSDC30_1, "per_msdc30_1",
1093 "msdc30_1_sel", 15),
1094 GATE_PERI0(CLK_PERI_MSDC30_2, "per_msdc30_2",
1095 "msdc30_2_sel", 16),
1096 GATE_PERI0(CLK_PERI_MSDC30_3, "per_msdc30_3",
1097 "msdc30_3_sel", 17),
1098 GATE_PERI0(CLK_PERI_UART0, "per_uart0",
1100 GATE_PERI0(CLK_PERI_UART1, "per_uart1",
1102 GATE_PERI0(CLK_PERI_UART2, "per_uart2",
1104 GATE_PERI0(CLK_PERI_UART3, "per_uart3",
1106 GATE_PERI0(CLK_PERI_I2C0, "per_i2c0",
1108 GATE_PERI0(CLK_PERI_I2C1, "per_i2c1",
1110 GATE_PERI0(CLK_PERI_I2C2, "per_i2c2",
1112 GATE_PERI0(CLK_PERI_I2C3, "per_i2c3",
1114 GATE_PERI0(CLK_PERI_I2C4, "per_i2c4",
1116 GATE_PERI0(CLK_PERI_AUXADC, "per_auxadc",
1117 "ltepll_fs26m", 29),
1118 GATE_PERI0(CLK_PERI_SPI0, "per_spi0",
1121 GATE_PERI1(CLK_PERI_SPI, "per_spi",
1123 GATE_PERI1(CLK_PERI_I2C5, "per_i2c5",
1125 GATE_PERI1(CLK_PERI_SPI2, "per_spi2",
1127 GATE_PERI1(CLK_PERI_SPI3, "per_spi3",
1129 GATE_PERI1(CLK_PERI_SPI5, "per_spi5",
1131 GATE_PERI1(CLK_PERI_UART4, "per_uart4",
1133 GATE_PERI1(CLK_PERI_SFLASH, "per_sflash",
1135 GATE_PERI1(CLK_PERI_GMAC, "per_gmac",
1137 GATE_PERI1(CLK_PERI_PCIE0, "per_pcie0",
1139 GATE_PERI1(CLK_PERI_PCIE1, "per_pcie1",
1141 GATE_PERI1(CLK_PERI_GMAC_PCLK, "per_gmac_pclk",
1144 GATE_PERI2(CLK_PERI_MSDC50_0_EN, "per_msdc50_0_en",
1146 GATE_PERI2(CLK_PERI_MSDC30_1_EN, "per_msdc30_1_en",
1148 GATE_PERI2(CLK_PERI_MSDC30_2_EN, "per_msdc30_2_en",
1150 GATE_PERI2(CLK_PERI_MSDC30_3_EN, "per_msdc30_3_en",
1152 GATE_PERI2(CLK_PERI_MSDC50_0_HCLK_EN, "per_msdc50_0_h",
1153 "msdc50_0_h_sel", 4),
1154 GATE_PERI2(CLK_PERI_MSDC50_3_HCLK_EN, "per_msdc50_3_h",
1155 "msdc50_3_h_sel", 5),
1156 GATE_PERI2(CLK_PERI_MSDC30_0_QTR_EN, "per_msdc30_0_q",
1158 GATE_PERI2(CLK_PERI_MSDC30_3_QTR_EN, "per_msdc30_3_q",
1162 #define MT2712_PLL_FMAX (3000UL * MHZ)
1164 #define CON0_MT2712_RST_BAR BIT(24)
1166 #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
1167 _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
1168 _tuner_en_bit, _pcw_reg, _pcw_shift, \
1173 .pwr_reg = _pwr_reg, \
1174 .en_mask = _en_mask, \
1176 .rst_bar_mask = CON0_MT2712_RST_BAR, \
1177 .fmax = MT2712_PLL_FMAX, \
1178 .pcwbits = _pcwbits, \
1179 .pd_reg = _pd_reg, \
1180 .pd_shift = _pd_shift, \
1181 .tuner_reg = _tuner_reg, \
1182 .tuner_en_reg = _tuner_en_reg, \
1183 .tuner_en_bit = _tuner_en_bit, \
1184 .pcw_reg = _pcw_reg, \
1185 .pcw_shift = _pcw_shift, \
1186 .div_table = _div_table, \
1189 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
1190 _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
1191 _tuner_en_bit, _pcw_reg, _pcw_shift) \
1192 PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1193 _pcwbits, _pd_reg, _pd_shift, _tuner_reg, \
1194 _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
1197 static const struct mtk_pll_div_table armca35pll_div_table[] = {
1198 { .div = 0, .freq = MT2712_PLL_FMAX },
1199 { .div = 1, .freq = 1202500000 },
1200 { .div = 2, .freq = 500500000 },
1201 { .div = 3, .freq = 315250000 },
1202 { .div = 4, .freq = 157625000 },
1206 static const struct mtk_pll_div_table armca72pll_div_table[] = {
1207 { .div = 0, .freq = MT2712_PLL_FMAX },
1208 { .div = 1, .freq = 994500000 },
1209 { .div = 2, .freq = 520000000 },
1210 { .div = 3, .freq = 315250000 },
1211 { .div = 4, .freq = 157625000 },
1215 static const struct mtk_pll_div_table mmpll_div_table[] = {
1216 { .div = 0, .freq = MT2712_PLL_FMAX },
1217 { .div = 1, .freq = 1001000000 },
1218 { .div = 2, .freq = 601250000 },
1219 { .div = 3, .freq = 250250000 },
1220 { .div = 4, .freq = 125125000 },
1224 static const struct mtk_pll_data plls[] = {
1225 PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0230, 0x023C, 0xf0000101,
1226 HAVE_RST_BAR, 31, 0x0230, 4, 0, 0, 0, 0x0234, 0),
1227 PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0240, 0x024C, 0xfe000101,
1228 HAVE_RST_BAR, 31, 0x0240, 4, 0, 0, 0, 0x0244, 0),
1229 PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x0320, 0x032C, 0xc0000101,
1230 0, 31, 0x0320, 4, 0, 0, 0, 0x0324, 0),
1231 PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x0280, 0x028C, 0x00000101,
1232 0, 31, 0x0280, 4, 0, 0, 0, 0x0284, 0),
1233 PLL(CLK_APMIXED_APLL1, "apll1", 0x0330, 0x0340, 0x00000101,
1234 0, 31, 0x0330, 4, 0x0338, 0x0014, 0, 0x0334, 0),
1235 PLL(CLK_APMIXED_APLL2, "apll2", 0x0350, 0x0360, 0x00000101,
1236 0, 31, 0x0350, 4, 0x0358, 0x0014, 1, 0x0354, 0),
1237 PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x0370, 0x037c, 0x00000101,
1238 0, 31, 0x0370, 4, 0, 0, 0, 0x0374, 0),
1239 PLL(CLK_APMIXED_LVDSPLL2, "lvdspll2", 0x0390, 0x039C, 0x00000101,
1240 0, 31, 0x0390, 4, 0, 0, 0, 0x0394, 0),
1241 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0270, 0x027C, 0x00000101,
1242 0, 31, 0x0270, 4, 0, 0, 0, 0x0274, 0),
1243 PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x0410, 0x041C, 0x00000101,
1244 0, 31, 0x0410, 4, 0, 0, 0, 0x0414, 0),
1245 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0290, 0x029C, 0xc0000101,
1246 0, 31, 0x0290, 4, 0, 0, 0, 0x0294, 0),
1247 PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0250, 0x0260, 0x00000101,
1248 0, 31, 0x0250, 4, 0, 0, 0, 0x0254, 0,
1250 PLL_B(CLK_APMIXED_ARMCA35PLL, "armca35pll", 0x0100, 0x0110, 0xf0000101,
1251 HAVE_RST_BAR, 31, 0x0100, 4, 0, 0, 0, 0x0104, 0,
1252 armca35pll_div_table),
1253 PLL_B(CLK_APMIXED_ARMCA72PLL, "armca72pll", 0x0210, 0x0220, 0x00000101,
1254 0, 31, 0x0210, 4, 0, 0, 0, 0x0214, 0,
1255 armca72pll_div_table),
1256 PLL(CLK_APMIXED_ETHERPLL, "etherpll", 0x0300, 0x030C, 0xc0000101,
1257 0, 31, 0x0300, 4, 0, 0, 0, 0x0304, 0),
1260 static int clk_mt2712_apmixed_probe(struct platform_device *pdev)
1262 struct clk_onecell_data *clk_data;
1264 struct device_node *node = pdev->dev.of_node;
1266 clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1268 mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1270 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1273 pr_err("%s(): could not register clock provider: %d\n",
1279 static struct clk_onecell_data *top_clk_data;
1281 static void clk_mt2712_top_init_early(struct device_node *node)
1285 if (!top_clk_data) {
1286 top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1288 for (i = 0; i < CLK_TOP_NR_CLK; i++)
1289 top_clk_data->clks[i] = ERR_PTR(-EPROBE_DEFER);
1292 mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1295 r = of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1297 pr_err("%s(): could not register clock provider: %d\n",
1301 CLK_OF_DECLARE_DRIVER(mt2712_topckgen, "mediatek,mt2712-topckgen",
1302 clk_mt2712_top_init_early);
1304 static int clk_mt2712_top_probe(struct platform_device *pdev)
1307 struct device_node *node = pdev->dev.of_node;
1309 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1311 base = devm_ioremap_resource(&pdev->dev, res);
1313 pr_err("%s(): ioremap failed\n", __func__);
1314 return PTR_ERR(base);
1317 if (!top_clk_data) {
1318 top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1320 for (i = 0; i < CLK_TOP_NR_CLK; i++) {
1321 if (top_clk_data->clks[i] == ERR_PTR(-EPROBE_DEFER))
1322 top_clk_data->clks[i] = ERR_PTR(-ENOENT);
1326 mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
1328 mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1330 mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), top_clk_data);
1331 mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
1332 &mt2712_clk_lock, top_clk_data);
1333 mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs), base,
1334 &mt2712_clk_lock, top_clk_data);
1335 mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
1338 r = of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1341 pr_err("%s(): could not register clock provider: %d\n",
1347 static int clk_mt2712_infra_probe(struct platform_device *pdev)
1349 struct clk_onecell_data *clk_data;
1351 struct device_node *node = pdev->dev.of_node;
1353 clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1355 mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1358 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1361 pr_err("%s(): could not register clock provider: %d\n",
1364 mtk_register_reset_controller(node, 2, 0x30);
1369 static int clk_mt2712_peri_probe(struct platform_device *pdev)
1371 struct clk_onecell_data *clk_data;
1373 struct device_node *node = pdev->dev.of_node;
1375 clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
1377 mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
1380 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1383 pr_err("%s(): could not register clock provider: %d\n",
1386 mtk_register_reset_controller(node, 2, 0);
1391 static int clk_mt2712_mcu_probe(struct platform_device *pdev)
1393 struct clk_onecell_data *clk_data;
1395 struct device_node *node = pdev->dev.of_node;
1397 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1399 base = devm_ioremap_resource(&pdev->dev, res);
1401 pr_err("%s(): ioremap failed\n", __func__);
1402 return PTR_ERR(base);
1405 clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
1407 mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes), base,
1408 &mt2712_clk_lock, clk_data);
1410 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1413 pr_err("%s(): could not register clock provider: %d\n",
1419 static const struct of_device_id of_match_clk_mt2712[] = {
1421 .compatible = "mediatek,mt2712-apmixedsys",
1422 .data = clk_mt2712_apmixed_probe,
1424 .compatible = "mediatek,mt2712-topckgen",
1425 .data = clk_mt2712_top_probe,
1427 .compatible = "mediatek,mt2712-infracfg",
1428 .data = clk_mt2712_infra_probe,
1430 .compatible = "mediatek,mt2712-pericfg",
1431 .data = clk_mt2712_peri_probe,
1433 .compatible = "mediatek,mt2712-mcucfg",
1434 .data = clk_mt2712_mcu_probe,
1440 static int clk_mt2712_probe(struct platform_device *pdev)
1442 int (*clk_probe)(struct platform_device *);
1445 clk_probe = of_device_get_match_data(&pdev->dev);
1449 r = clk_probe(pdev);
1452 "could not register clock provider: %s: %d\n",
1458 static struct platform_driver clk_mt2712_drv = {
1459 .probe = clk_mt2712_probe,
1461 .name = "clk-mt2712",
1462 .of_match_table = of_match_clk_mt2712,
1466 static int __init clk_mt2712_init(void)
1468 return platform_driver_register(&clk_mt2712_drv);
1471 arch_initcall(clk_mt2712_init);