2 * Copyright 2023 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #ifndef __AMDGPU_ACA_H__
25 #define __AMDGPU_ACA_H__
27 #include <linux/list.h>
30 struct ras_query_context;
32 #define ACA_MAX_REGS_COUNT (16)
34 #define ACA_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> l)
35 #define ACA_REG__STATUS__VAL(x) ACA_REG_FIELD(x, 63, 63)
36 #define ACA_REG__STATUS__OVERFLOW(x) ACA_REG_FIELD(x, 62, 62)
37 #define ACA_REG__STATUS__UC(x) ACA_REG_FIELD(x, 61, 61)
38 #define ACA_REG__STATUS__EN(x) ACA_REG_FIELD(x, 60, 60)
39 #define ACA_REG__STATUS__MISCV(x) ACA_REG_FIELD(x, 59, 59)
40 #define ACA_REG__STATUS__ADDRV(x) ACA_REG_FIELD(x, 58, 58)
41 #define ACA_REG__STATUS__PCC(x) ACA_REG_FIELD(x, 57, 57)
42 #define ACA_REG__STATUS__ERRCOREIDVAL(x) ACA_REG_FIELD(x, 56, 56)
43 #define ACA_REG__STATUS__TCC(x) ACA_REG_FIELD(x, 55, 55)
44 #define ACA_REG__STATUS__SYNDV(x) ACA_REG_FIELD(x, 53, 53)
45 #define ACA_REG__STATUS__CECC(x) ACA_REG_FIELD(x, 46, 46)
46 #define ACA_REG__STATUS__UECC(x) ACA_REG_FIELD(x, 45, 45)
47 #define ACA_REG__STATUS__DEFERRED(x) ACA_REG_FIELD(x, 44, 44)
48 #define ACA_REG__STATUS__POISON(x) ACA_REG_FIELD(x, 43, 43)
49 #define ACA_REG__STATUS__SCRUB(x) ACA_REG_FIELD(x, 40, 40)
50 #define ACA_REG__STATUS__ERRCOREID(x) ACA_REG_FIELD(x, 37, 32)
51 #define ACA_REG__STATUS__ADDRLSB(x) ACA_REG_FIELD(x, 29, 24)
52 #define ACA_REG__STATUS__ERRORCODEEXT(x) ACA_REG_FIELD(x, 21, 16)
53 #define ACA_REG__STATUS__ERRORCODE(x) ACA_REG_FIELD(x, 15, 0)
55 #define ACA_REG__IPID__MCATYPE(x) ACA_REG_FIELD(x, 63, 48)
56 #define ACA_REG__IPID__INSTANCEIDHI(x) ACA_REG_FIELD(x, 47, 44)
57 #define ACA_REG__IPID__HARDWAREID(x) ACA_REG_FIELD(x, 43, 32)
58 #define ACA_REG__IPID__INSTANCEIDLO(x) ACA_REG_FIELD(x, 31, 0)
60 #define ACA_REG__MISC0__VALID(x) ACA_REG_FIELD(x, 63, 63)
61 #define ACA_REG__MISC0__OVRFLW(x) ACA_REG_FIELD(x, 48, 48)
62 #define ACA_REG__MISC0__ERRCNT(x) ACA_REG_FIELD(x, 43, 32)
64 #define ACA_REG__SYND__ERRORINFORMATION(x) ACA_REG_FIELD(x, 17, 0)
66 /* NOTE: The following codes refers to the smu header file */
67 #define ACA_EXTERROR_CODE_CE 0x3a
68 #define ACA_EXTERROR_CODE_FAULT 0x3b
70 #define ACA_ERROR_UE_MASK BIT_MASK(ACA_ERROR_TYPE_UE)
71 #define ACA_ERROR_CE_MASK BIT_MASK(ACA_ERROR_TYPE_CE)
72 #define ACA_ERROR_DEFERRED_MASK BIT_MASK(ACA_ERROR_TYPE_DEFERRED)
76 ACA_REG_IDX_STATUS = 1,
78 ACA_REG_IDX_MISC0 = 3,
79 ACA_REG_IDX_CONFG = 4,
82 ACA_REG_IDX_DESTAT = 8,
83 ACA_REG_IDX_DEADDR = 9,
84 ACA_REG_IDX_CTL_MASK = 10,
85 ACA_REG_IDX_COUNT = 16,
89 ACA_HWIP_TYPE_UNKNOW = -1,
90 ACA_HWIP_TYPE_PSP = 0,
93 ACA_HWIP_TYPE_PCS_XGMI,
98 ACA_ERROR_TYPE_INVALID = -1,
99 ACA_ERROR_TYPE_UE = 0,
101 ACA_ERROR_TYPE_DEFERRED,
112 enum aca_smu_type type;
113 u64 regs[ACA_MAX_REGS_COUNT];
116 struct aca_bank_node {
117 struct aca_bank bank;
118 struct list_head node;
121 struct aca_bank_info {
128 struct aca_bank_error {
129 struct list_head node;
130 struct aca_bank_info info;
135 struct list_head list;
137 enum aca_error_type type;
141 struct aca_handle_manager {
142 struct list_head list;
146 struct aca_error_cache {
147 struct aca_error errors[ACA_ERROR_TYPE_COUNT];
151 struct list_head node;
152 enum aca_hwip_type hwip;
153 struct amdgpu_device *adev;
154 struct aca_handle_manager *mgr;
155 struct aca_error_cache error_cache;
156 const struct aca_bank_ops *bank_ops;
157 struct device_attribute aca_attr;
164 struct aca_bank_ops {
165 int (*aca_bank_parser)(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type, void *data);
166 bool (*aca_bank_is_valid)(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type,
170 struct aca_smu_funcs {
171 int max_ue_bank_count;
172 int max_ce_bank_count;
173 int (*set_debug_mode)(struct amdgpu_device *adev, bool enable);
174 int (*get_valid_aca_count)(struct amdgpu_device *adev, enum aca_smu_type type, u32 *count);
175 int (*get_valid_aca_bank)(struct amdgpu_device *adev, enum aca_smu_type type, int idx, struct aca_bank *bank);
176 int (*parse_error_code)(struct amdgpu_device *adev, struct aca_bank *bank);
180 struct aca_handle_manager mgr;
181 const struct aca_smu_funcs *smu_funcs;
182 atomic_t ue_update_flag;
187 enum aca_hwip_type hwip;
188 const struct aca_bank_ops *bank_ops;
192 int amdgpu_aca_init(struct amdgpu_device *adev);
193 void amdgpu_aca_fini(struct amdgpu_device *adev);
194 int amdgpu_aca_reset(struct amdgpu_device *adev);
195 void amdgpu_aca_set_smu_funcs(struct amdgpu_device *adev, const struct aca_smu_funcs *smu_funcs);
196 bool amdgpu_aca_is_enabled(struct amdgpu_device *adev);
198 int aca_bank_info_decode(struct aca_bank *bank, struct aca_bank_info *info);
199 int aca_bank_check_error_codes(struct amdgpu_device *adev, struct aca_bank *bank, int *err_codes, int size);
201 int amdgpu_aca_add_handle(struct amdgpu_device *adev, struct aca_handle *handle,
202 const char *name, const struct aca_info *aca_info, void *data);
203 void amdgpu_aca_remove_handle(struct aca_handle *handle);
204 int amdgpu_aca_get_error_data(struct amdgpu_device *adev, struct aca_handle *handle,
205 enum aca_error_type type, struct ras_err_data *err_data,
206 struct ras_query_context *qctx);
207 int amdgpu_aca_smu_set_debug_mode(struct amdgpu_device *adev, bool en);
208 void amdgpu_aca_smu_debugfs_init(struct amdgpu_device *adev, struct dentry *root);
209 int aca_error_cache_log_bank_error(struct aca_handle *handle, struct aca_bank_info *info,
210 enum aca_error_type type, u64 count);