1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __ASM_QSPINLOCK_PARAVIRT_H
3 #define __ASM_QSPINLOCK_PARAVIRT_H
7 void __lockfunc __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked);
10 * For x86-64, PV_CALLEE_SAVE_REGS_THUNK() saves and restores 8 64-bit
11 * registers. For i386, however, only 1 32-bit register needs to be saved
12 * and restored. So an optimized version of __pv_queued_spin_unlock() is
13 * hand-coded for 64-bit, but it isn't worthwhile to do it for 32-bit.
17 __PV_CALLEE_SAVE_REGS_THUNK(__pv_queued_spin_unlock_slowpath, ".spinlock.text");
18 #define __pv_queued_spin_unlock __pv_queued_spin_unlock
21 * Optimized assembly version of __raw_callee_save___pv_queued_spin_unlock
22 * which combines the registers saving trunk and the body of the following
23 * C code. Note that it puts the code in the .spinlock.text section which
24 * is equivalent to adding __lockfunc in the C code:
26 * void __lockfunc __pv_queued_spin_unlock(struct qspinlock *lock)
28 * u8 lockval = _Q_LOCKED_VAL;
30 * if (try_cmpxchg(&lock->locked, &lockval, 0))
32 * pv_queued_spin_unlock_slowpath(lock, lockval);
36 * rdi = lock (first argument)
37 * rsi = lockval (second argument)
38 * rdx = internal variable (set to 0)
40 #define PV_UNLOCK_ASM \
43 "mov $" __stringify(_Q_LOCKED_VAL) ",%eax\n\t" \
45 LOCK_PREFIX "cmpxchg %dl,(%rdi)\n\t" \
52 "movzbl %al,%esi\n\t" \
53 "call __raw_callee_save___pv_queued_spin_unlock_slowpath\n\t" \
58 DEFINE_ASM_FUNC(__raw_callee_save___pv_queued_spin_unlock,
59 PV_UNLOCK_ASM, .spinlock.text);
61 #else /* CONFIG_64BIT */
63 extern void __lockfunc __pv_queued_spin_unlock(struct qspinlock *lock);
64 __PV_CALLEE_SAVE_REGS_THUNK(__pv_queued_spin_unlock, ".spinlock.text");
66 #endif /* CONFIG_64BIT */