2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
10 #ifndef __LINUX_MTD_SPI_NOR_H
11 #define __LINUX_MTD_SPI_NOR_H
13 #include <linux/bitops.h>
14 #include <linux/mtd/cfi.h>
15 #include <linux/mtd/mtd.h>
20 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
21 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
23 #define SNOR_MFR_ATMEL CFI_MFR_ATMEL
24 #define SNOR_MFR_GIGADEVICE 0xc8
25 #define SNOR_MFR_INTEL CFI_MFR_INTEL
26 #define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
27 #define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
28 #define SNOR_MFR_SPANSION CFI_MFR_AMD
29 #define SNOR_MFR_SST CFI_MFR_SST
30 #define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
33 * Note on opcode nomenclature: some opcodes have a format like
34 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35 * of I/O lines used for the opcode, address, and data (respectively). The
36 * FUNCTION has an optional suffix of '4', to represent an opcode which
37 * requires a 4-byte (32-bit) address.
41 #define SPINOR_OP_WREN 0x06 /* Write enable */
42 #define SPINOR_OP_RDSR 0x05 /* Read status register */
43 #define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
44 #define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
45 #define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
46 #define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
47 #define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
48 #define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
49 #define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
50 #define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
51 #define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
52 #define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
53 #define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
54 #define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
55 #define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
56 #define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
57 #define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
58 #define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
59 #define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
60 #define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
61 #define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
62 #define SPINOR_OP_RDCR 0x35 /* Read configuration register */
63 #define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
64 #define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
65 #define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
66 #define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
68 /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
69 #define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
70 #define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
71 #define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
72 #define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
73 #define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
74 #define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
75 #define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
76 #define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
77 #define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
78 #define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
79 #define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
80 #define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
82 /* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
83 #define SPINOR_OP_READ_1_1_1_DTR 0x0d
84 #define SPINOR_OP_READ_1_2_2_DTR 0xbd
85 #define SPINOR_OP_READ_1_4_4_DTR 0xed
87 #define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
88 #define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
89 #define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
91 /* Used for SST flashes only. */
92 #define SPINOR_OP_BP 0x02 /* Byte program */
93 #define SPINOR_OP_WRDI 0x04 /* Write disable */
94 #define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
96 /* Used for S3AN flashes only */
97 #define SPINOR_OP_XSE 0x50 /* Sector erase */
98 #define SPINOR_OP_XPP 0x82 /* Page program */
99 #define SPINOR_OP_XRDSR 0xd7 /* Read status register */
101 #define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
102 #define XSR_RDY BIT(7) /* Ready */
105 /* Used for Macronix and Winbond flashes. */
106 #define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
107 #define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
109 /* Used for Spansion flashes only. */
110 #define SPINOR_OP_BRWR 0x17 /* Bank register write */
111 #define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
113 /* Used for Micron flashes only. */
114 #define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
115 #define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
117 /* Status Register bits. */
118 #define SR_WIP BIT(0) /* Write in progress */
119 #define SR_WEL BIT(1) /* Write enable latch */
120 /* meaning of other SR_* bits may differ between vendors */
121 #define SR_BP0 BIT(2) /* Block protect 0 */
122 #define SR_BP1 BIT(3) /* Block protect 1 */
123 #define SR_BP2 BIT(4) /* Block protect 2 */
124 #define SR_TB BIT(5) /* Top/Bottom protect */
125 #define SR_SRWD BIT(7) /* SR write protect */
126 /* Spansion/Cypress specific status bits */
127 #define SR_E_ERR BIT(5)
128 #define SR_P_ERR BIT(6)
130 #define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
132 /* Enhanced Volatile Configuration Register bits */
133 #define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
135 /* Flag Status Register bits */
136 #define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
137 #define FSR_E_ERR BIT(5) /* Erase operation status */
138 #define FSR_P_ERR BIT(4) /* Program operation status */
139 #define FSR_PT_ERR BIT(1) /* Protection error bit */
141 /* Configuration Register bits. */
142 #define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
144 /* Status Register 2 bits. */
145 #define SR2_QUAD_EN_BIT7 BIT(7)
147 /* Supported SPI protocols */
148 #define SNOR_PROTO_INST_MASK GENMASK(23, 16)
149 #define SNOR_PROTO_INST_SHIFT 16
150 #define SNOR_PROTO_INST(_nbits) \
151 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
152 SNOR_PROTO_INST_MASK)
154 #define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
155 #define SNOR_PROTO_ADDR_SHIFT 8
156 #define SNOR_PROTO_ADDR(_nbits) \
157 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
158 SNOR_PROTO_ADDR_MASK)
160 #define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
161 #define SNOR_PROTO_DATA_SHIFT 0
162 #define SNOR_PROTO_DATA(_nbits) \
163 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
164 SNOR_PROTO_DATA_MASK)
166 #define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
168 #define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
169 (SNOR_PROTO_INST(_inst_nbits) | \
170 SNOR_PROTO_ADDR(_addr_nbits) | \
171 SNOR_PROTO_DATA(_data_nbits))
172 #define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
173 (SNOR_PROTO_IS_DTR | \
174 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
176 enum spi_nor_protocol {
177 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
178 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
179 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
180 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
181 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
182 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
183 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
184 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
185 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
186 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
188 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
189 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
190 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
191 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
194 static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
196 return !!(proto & SNOR_PROTO_IS_DTR);
199 static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
201 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
202 SNOR_PROTO_INST_SHIFT;
205 static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
207 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
208 SNOR_PROTO_ADDR_SHIFT;
211 static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
213 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
214 SNOR_PROTO_DATA_SHIFT;
217 static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
219 return spi_nor_get_protocol_data_nbits(proto);
222 #define SPI_NOR_MAX_CMD_SIZE 8
224 SPI_NOR_OPS_READ = 0,
231 enum spi_nor_option_flags {
232 SNOR_F_USE_FSR = BIT(0),
233 SNOR_F_HAS_SR_TB = BIT(1),
234 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
235 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
236 SNOR_F_READY_XSR_RDY = BIT(4),
237 SNOR_F_USE_CLSR = BIT(5),
241 * struct flash_info - Forward declaration of a structure used internally by
247 * struct spi_nor - Structure for defining a the SPI NOR layer
248 * @mtd: point to a mtd_info structure
249 * @lock: the lock for the read/write/erase/lock/unlock operations
250 * @dev: point to a spi device, or a spi nor controller device.
251 * @info: spi-nor part JDEC MFR id and other info
252 * @page_size: the page size of the SPI NOR
253 * @addr_width: number of address bytes
254 * @erase_opcode: the opcode for erasing a sector
255 * @read_opcode: the read opcode
256 * @read_dummy: the dummy needed by the read operation
257 * @program_opcode: the program opcode
258 * @sst_write_second: used by the SST write operation
259 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
260 * @read_proto: the SPI protocol for read operations
261 * @write_proto: the SPI protocol for write operations
262 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
263 * @cmd_buf: used by the write_reg
264 * @prepare: [OPTIONAL] do some preparations for the
265 * read/write/erase/lock/unlock operations
266 * @unprepare: [OPTIONAL] do some post work after the
267 * read/write/erase/lock/unlock operations
268 * @read_reg: [DRIVER-SPECIFIC] read out the register
269 * @write_reg: [DRIVER-SPECIFIC] write data to the register
270 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
271 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
272 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
273 * at the offset @offs; if not provided by the driver,
274 * spi-nor will send the erase opcode via write_reg()
275 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
276 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
277 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
278 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
280 * @priv: the private data
286 const struct flash_info *info;
293 enum spi_nor_protocol read_proto;
294 enum spi_nor_protocol write_proto;
295 enum spi_nor_protocol reg_proto;
296 bool sst_write_second;
298 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
300 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
301 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
302 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
303 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
305 ssize_t (*read)(struct spi_nor *nor, loff_t from,
306 size_t len, u_char *read_buf);
307 ssize_t (*write)(struct spi_nor *nor, loff_t to,
308 size_t len, const u_char *write_buf);
309 int (*erase)(struct spi_nor *nor, loff_t offs);
311 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
312 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
313 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
314 int (*quad_enable)(struct spi_nor *nor);
319 static inline void spi_nor_set_flash_node(struct spi_nor *nor,
320 struct device_node *np)
322 mtd_set_of_node(&nor->mtd, np);
325 static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
327 return mtd_get_of_node(&nor->mtd);
331 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
332 * supported by the SPI controller (bus master).
333 * @mask: the bitmask listing all the supported hw capabilies
335 struct spi_nor_hwcaps {
340 *(Fast) Read capabilities.
341 * MUST be ordered by priority: the higher bit position, the higher priority.
342 * As a matter of performances, it is relevant to use Octo SPI protocols first,
343 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
346 #define SNOR_HWCAPS_READ_MASK GENMASK(14, 0)
347 #define SNOR_HWCAPS_READ BIT(0)
348 #define SNOR_HWCAPS_READ_FAST BIT(1)
349 #define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
351 #define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
352 #define SNOR_HWCAPS_READ_1_1_2 BIT(3)
353 #define SNOR_HWCAPS_READ_1_2_2 BIT(4)
354 #define SNOR_HWCAPS_READ_2_2_2 BIT(5)
355 #define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
357 #define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
358 #define SNOR_HWCAPS_READ_1_1_4 BIT(7)
359 #define SNOR_HWCAPS_READ_1_4_4 BIT(8)
360 #define SNOR_HWCAPS_READ_4_4_4 BIT(9)
361 #define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
363 #define SNOR_HWCPAS_READ_OCTO GENMASK(14, 11)
364 #define SNOR_HWCAPS_READ_1_1_8 BIT(11)
365 #define SNOR_HWCAPS_READ_1_8_8 BIT(12)
366 #define SNOR_HWCAPS_READ_8_8_8 BIT(13)
367 #define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
370 * Page Program capabilities.
371 * MUST be ordered by priority: the higher bit position, the higher priority.
372 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
373 * legacy SPI 1-1-1 protocol.
374 * Note that Dual Page Programs are not supported because there is no existing
375 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
376 * implements such commands.
378 #define SNOR_HWCAPS_PP_MASK GENMASK(22, 16)
379 #define SNOR_HWCAPS_PP BIT(16)
381 #define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
382 #define SNOR_HWCAPS_PP_1_1_4 BIT(17)
383 #define SNOR_HWCAPS_PP_1_4_4 BIT(18)
384 #define SNOR_HWCAPS_PP_4_4_4 BIT(19)
386 #define SNOR_HWCAPS_PP_OCTO GENMASK(22, 20)
387 #define SNOR_HWCAPS_PP_1_1_8 BIT(20)
388 #define SNOR_HWCAPS_PP_1_8_8 BIT(21)
389 #define SNOR_HWCAPS_PP_8_8_8 BIT(22)
392 * spi_nor_scan() - scan the SPI NOR
393 * @nor: the spi_nor structure
394 * @name: the chip type name
395 * @hwcaps: the hardware capabilities supported by the controller driver
397 * The drivers can use this fuction to scan the SPI NOR.
398 * In the scanning, it will try to get all the necessary information to
399 * fill the mtd_info{} and the spi_nor{}.
401 * The chip type name can be provided through the @name parameter.
403 * Return: 0 for success, others for failure.
405 int spi_nor_scan(struct spi_nor *nor, const char *name,
406 const struct spi_nor_hwcaps *hwcaps);
409 * spi_nor_restore_addr_mode() - restore the status of SPI NOR
410 * @nor: the spi_nor structure
412 void spi_nor_restore(struct spi_nor *nor);