2 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 #define pr_fmt(fmt) "GICv3: " fmt
20 #include <linux/acpi.h>
21 #include <linux/cpu.h>
22 #include <linux/cpu_pm.h>
23 #include <linux/delay.h>
24 #include <linux/interrupt.h>
25 #include <linux/irqdomain.h>
27 #include <linux/of_address.h>
28 #include <linux/of_irq.h>
29 #include <linux/percpu.h>
30 #include <linux/slab.h>
32 #include <linux/irqchip.h>
33 #include <linux/irqchip/arm-gic-common.h>
34 #include <linux/irqchip/arm-gic-v3.h>
35 #include <linux/irqchip/irq-partition-percpu.h>
37 #include <asm/cputype.h>
38 #include <asm/exception.h>
39 #include <asm/smp_plat.h>
42 #include "irq-gic-common.h"
44 struct redist_region {
45 void __iomem *redist_base;
46 phys_addr_t phys_base;
50 struct gic_chip_data {
51 struct fwnode_handle *fwnode;
52 void __iomem *dist_base;
53 struct redist_region *redist_regions;
55 struct irq_domain *domain;
57 u32 nr_redist_regions;
60 struct partition_desc *ppi_descs[16];
63 static struct gic_chip_data gic_data __read_mostly;
64 static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
66 static struct gic_kvm_info gic_v3_kvm_info;
67 static DEFINE_PER_CPU(bool, has_rss);
69 #define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4)
70 #define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
71 #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
72 #define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
74 /* Our default, arbitrary priority value. Linux only uses one anyway. */
75 #define DEFAULT_PMR_VALUE 0xf0
77 static inline unsigned int gic_irq(struct irq_data *d)
82 static inline int gic_irq_in_rdist(struct irq_data *d)
84 return gic_irq(d) < 32;
87 static inline void __iomem *gic_dist_base(struct irq_data *d)
89 if (gic_irq_in_rdist(d)) /* SGI+PPI -> SGI_base for this CPU */
90 return gic_data_rdist_sgi_base();
92 if (d->hwirq <= 1023) /* SPI -> dist_base */
93 return gic_data.dist_base;
98 static void gic_do_wait_for_rwp(void __iomem *base)
100 u32 count = 1000000; /* 1s! */
102 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) {
105 pr_err_ratelimited("RWP timeout, gone fishing\n");
113 /* Wait for completion of a distributor change */
114 static void gic_dist_wait_for_rwp(void)
116 gic_do_wait_for_rwp(gic_data.dist_base);
119 /* Wait for completion of a redistributor change */
120 static void gic_redist_wait_for_rwp(void)
122 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
127 static u64 __maybe_unused gic_read_iar(void)
129 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
130 return gic_read_iar_cavium_thunderx();
132 return gic_read_iar_common();
136 static void gic_enable_redist(bool enable)
139 u32 count = 1000000; /* 1s! */
142 rbase = gic_data_rdist_rd_base();
144 val = readl_relaxed(rbase + GICR_WAKER);
146 /* Wake up this CPU redistributor */
147 val &= ~GICR_WAKER_ProcessorSleep;
149 val |= GICR_WAKER_ProcessorSleep;
150 writel_relaxed(val, rbase + GICR_WAKER);
152 if (!enable) { /* Check that GICR_WAKER is writeable */
153 val = readl_relaxed(rbase + GICR_WAKER);
154 if (!(val & GICR_WAKER_ProcessorSleep))
155 return; /* No PM support in this redistributor */
159 val = readl_relaxed(rbase + GICR_WAKER);
160 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
166 pr_err_ratelimited("redistributor failed to %s...\n",
167 enable ? "wakeup" : "sleep");
171 * Routines to disable, enable, EOI and route interrupts
173 static int gic_peek_irq(struct irq_data *d, u32 offset)
175 u32 mask = 1 << (gic_irq(d) % 32);
178 if (gic_irq_in_rdist(d))
179 base = gic_data_rdist_sgi_base();
181 base = gic_data.dist_base;
183 return !!(readl_relaxed(base + offset + (gic_irq(d) / 32) * 4) & mask);
186 static void gic_poke_irq(struct irq_data *d, u32 offset)
188 u32 mask = 1 << (gic_irq(d) % 32);
189 void (*rwp_wait)(void);
192 if (gic_irq_in_rdist(d)) {
193 base = gic_data_rdist_sgi_base();
194 rwp_wait = gic_redist_wait_for_rwp;
196 base = gic_data.dist_base;
197 rwp_wait = gic_dist_wait_for_rwp;
200 writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4);
204 static void gic_mask_irq(struct irq_data *d)
206 gic_poke_irq(d, GICD_ICENABLER);
209 static void gic_eoimode1_mask_irq(struct irq_data *d)
213 * When masking a forwarded interrupt, make sure it is
214 * deactivated as well.
216 * This ensures that an interrupt that is getting
217 * disabled/masked will not get "stuck", because there is
218 * noone to deactivate it (guest is being terminated).
220 if (irqd_is_forwarded_to_vcpu(d))
221 gic_poke_irq(d, GICD_ICACTIVER);
224 static void gic_unmask_irq(struct irq_data *d)
226 gic_poke_irq(d, GICD_ISENABLER);
229 static int gic_irq_set_irqchip_state(struct irq_data *d,
230 enum irqchip_irq_state which, bool val)
234 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
238 case IRQCHIP_STATE_PENDING:
239 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
242 case IRQCHIP_STATE_ACTIVE:
243 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
246 case IRQCHIP_STATE_MASKED:
247 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
254 gic_poke_irq(d, reg);
258 static int gic_irq_get_irqchip_state(struct irq_data *d,
259 enum irqchip_irq_state which, bool *val)
261 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
265 case IRQCHIP_STATE_PENDING:
266 *val = gic_peek_irq(d, GICD_ISPENDR);
269 case IRQCHIP_STATE_ACTIVE:
270 *val = gic_peek_irq(d, GICD_ISACTIVER);
273 case IRQCHIP_STATE_MASKED:
274 *val = !gic_peek_irq(d, GICD_ISENABLER);
284 static void gic_eoi_irq(struct irq_data *d)
286 gic_write_eoir(gic_irq(d));
289 static void gic_eoimode1_eoi_irq(struct irq_data *d)
292 * No need to deactivate an LPI, or an interrupt that
293 * is is getting forwarded to a vcpu.
295 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
297 gic_write_dir(gic_irq(d));
300 static int gic_set_type(struct irq_data *d, unsigned int type)
302 unsigned int irq = gic_irq(d);
303 void (*rwp_wait)(void);
306 /* Interrupt configuration for SGIs can't be changed */
310 /* SPIs have restrictions on the supported types */
311 if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
312 type != IRQ_TYPE_EDGE_RISING)
315 if (gic_irq_in_rdist(d)) {
316 base = gic_data_rdist_sgi_base();
317 rwp_wait = gic_redist_wait_for_rwp;
319 base = gic_data.dist_base;
320 rwp_wait = gic_dist_wait_for_rwp;
323 return gic_configure_irq(irq, type, base, rwp_wait);
326 static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
329 irqd_set_forwarded_to_vcpu(d);
331 irqd_clr_forwarded_to_vcpu(d);
335 static u64 gic_mpidr_to_affinity(unsigned long mpidr)
339 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
340 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
341 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
342 MPIDR_AFFINITY_LEVEL(mpidr, 0));
347 static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
352 irqnr = gic_read_iar();
354 if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) {
357 if (static_branch_likely(&supports_deactivate_key))
358 gic_write_eoir(irqnr);
362 err = handle_domain_irq(gic_data.domain, irqnr, regs);
364 WARN_ONCE(true, "Unexpected interrupt received!\n");
365 if (static_branch_likely(&supports_deactivate_key)) {
367 gic_write_dir(irqnr);
369 gic_write_eoir(irqnr);
375 gic_write_eoir(irqnr);
376 if (static_branch_likely(&supports_deactivate_key))
377 gic_write_dir(irqnr);
380 * Unlike GICv2, we don't need an smp_rmb() here.
381 * The control dependency from gic_read_iar to
382 * the ISB in gic_write_eoir is enough to ensure
383 * that any shared data read by handle_IPI will
384 * be read after the ACK.
386 handle_IPI(irqnr, regs);
388 WARN_ONCE(true, "Unexpected SGI received!\n");
392 } while (irqnr != ICC_IAR1_EL1_SPURIOUS);
395 static void __init gic_dist_init(void)
399 void __iomem *base = gic_data.dist_base;
401 /* Disable the distributor */
402 writel_relaxed(0, base + GICD_CTLR);
403 gic_dist_wait_for_rwp();
406 * Configure SPIs as non-secure Group-1. This will only matter
407 * if the GIC only has a single security state. This will not
408 * do the right thing if the kernel is running in secure mode,
409 * but that's not the intended use case anyway.
411 for (i = 32; i < gic_data.irq_nr; i += 32)
412 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
414 gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp);
416 /* Enable distributor with ARE, Group1 */
417 writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
421 * Set all global interrupts to the boot CPU only. ARE must be
424 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
425 for (i = 32; i < gic_data.irq_nr; i++)
426 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
429 static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
434 for (i = 0; i < gic_data.nr_redist_regions; i++) {
435 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
439 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
440 if (reg != GIC_PIDR2_ARCH_GICv3 &&
441 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
442 pr_warn("No redistributor present @%p\n", ptr);
447 typer = gic_read_typer(ptr + GICR_TYPER);
448 ret = fn(gic_data.redist_regions + i, ptr);
452 if (gic_data.redist_regions[i].single_redist)
455 if (gic_data.redist_stride) {
456 ptr += gic_data.redist_stride;
458 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
459 if (typer & GICR_TYPER_VLPIS)
460 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
462 } while (!(typer & GICR_TYPER_LAST));
465 return ret ? -ENODEV : 0;
468 static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
470 unsigned long mpidr = cpu_logical_map(smp_processor_id());
475 * Convert affinity to a 32bit value that can be matched to
476 * GICR_TYPER bits [63:32].
478 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
479 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
480 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
481 MPIDR_AFFINITY_LEVEL(mpidr, 0));
483 typer = gic_read_typer(ptr + GICR_TYPER);
484 if ((typer >> 32) == aff) {
485 u64 offset = ptr - region->redist_base;
486 gic_data_rdist_rd_base() = ptr;
487 gic_data_rdist()->phys_base = region->phys_base + offset;
489 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
490 smp_processor_id(), mpidr,
491 (int)(region - gic_data.redist_regions),
492 &gic_data_rdist()->phys_base);
500 static int gic_populate_rdist(void)
502 if (gic_iterate_rdists(__gic_populate_rdist) == 0)
505 /* We couldn't even deal with ourselves... */
506 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
508 (unsigned long)cpu_logical_map(smp_processor_id()));
512 static int __gic_update_vlpi_properties(struct redist_region *region,
515 u64 typer = gic_read_typer(ptr + GICR_TYPER);
516 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
517 gic_data.rdists.has_direct_lpi &= !!(typer & GICR_TYPER_DirectLPIS);
522 static void gic_update_vlpi_properties(void)
524 gic_iterate_rdists(__gic_update_vlpi_properties);
525 pr_info("%sVLPI support, %sdirect LPI support\n",
526 !gic_data.rdists.has_vlpis ? "no " : "",
527 !gic_data.rdists.has_direct_lpi ? "no " : "");
530 static void gic_cpu_sys_reg_init(void)
532 int i, cpu = smp_processor_id();
533 u64 mpidr = cpu_logical_map(cpu);
534 u64 need_rss = MPIDR_RS(mpidr);
539 * Need to check that the SRE bit has actually been set. If
540 * not, it means that SRE is disabled at EL2. We're going to
541 * die painfully, and there is nothing we can do about it.
543 * Kindly inform the luser.
545 if (!gic_enable_sre())
546 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
548 pribits = gic_read_ctlr();
549 pribits &= ICC_CTLR_EL1_PRI_BITS_MASK;
550 pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT;
554 * Let's find out if Group0 is under control of EL3 or not by
555 * setting the highest possible, non-zero priority in PMR.
557 * If SCR_EL3.FIQ is set, the priority gets shifted down in
558 * order for the CPU interface to set bit 7, and keep the
559 * actual priority in the non-secure range. In the process, it
560 * looses the least significant bit and the actual priority
561 * becomes 0x80. Reading it back returns 0, indicating that
562 * we're don't have access to Group0.
564 write_gicreg(BIT(8 - pribits), ICC_PMR_EL1);
565 val = read_gicreg(ICC_PMR_EL1);
568 /* Set priority mask register */
569 write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1);
572 * Some firmwares hand over to the kernel with the BPR changed from
573 * its reset value (and with a value large enough to prevent
574 * any pre-emptive interrupts from working at all). Writing a zero
575 * to BPR restores is reset value.
579 if (static_branch_likely(&supports_deactivate_key)) {
580 /* EOI drops priority only (mode 1) */
581 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
583 /* EOI deactivates interrupt too (mode 0) */
584 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
587 /* Always whack Group0 before Group1 */
592 write_gicreg(0, ICC_AP0R3_EL1);
593 write_gicreg(0, ICC_AP0R2_EL1);
595 write_gicreg(0, ICC_AP0R1_EL1);
598 write_gicreg(0, ICC_AP0R0_EL1);
607 write_gicreg(0, ICC_AP1R3_EL1);
608 write_gicreg(0, ICC_AP1R2_EL1);
610 write_gicreg(0, ICC_AP1R1_EL1);
613 write_gicreg(0, ICC_AP1R0_EL1);
618 /* ... and let's hit the road... */
621 /* Keep the RSS capability status in per_cpu variable */
622 per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS);
624 /* Check all the CPUs have capable of sending SGIs to other CPUs */
625 for_each_online_cpu(i) {
626 bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu);
628 need_rss |= MPIDR_RS(cpu_logical_map(i));
629 if (need_rss && (!have_rss))
630 pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n",
631 cpu, (unsigned long)mpidr,
632 i, (unsigned long)cpu_logical_map(i));
636 * GIC spec says, when ICC_CTLR_EL1.RSS==1 and GICD_TYPER.RSS==0,
637 * writing ICC_ASGI1R_EL1 register with RS != 0 is a CONSTRAINED
638 * UNPREDICTABLE choice of :
639 * - The write is ignored.
640 * - The RS field is treated as 0.
642 if (need_rss && (!gic_data.has_rss))
643 pr_crit_once("RSS is required but GICD doesn't support it\n");
646 static bool gicv3_nolpi;
648 static int __init gicv3_nolpi_cfg(char *buf)
650 return strtobool(buf, &gicv3_nolpi);
652 early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg);
654 static int gic_dist_supports_lpis(void)
656 return !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) && !gicv3_nolpi;
659 static void gic_cpu_init(void)
663 /* Register ourselves with the rest of the world */
664 if (gic_populate_rdist())
667 gic_enable_redist(true);
669 rbase = gic_data_rdist_sgi_base();
671 /* Configure SGIs/PPIs as non-secure Group-1 */
672 writel_relaxed(~0, rbase + GICR_IGROUPR0);
674 gic_cpu_config(rbase, gic_redist_wait_for_rwp);
676 /* Give LPIs a spin */
677 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
680 /* initialise system registers */
681 gic_cpu_sys_reg_init();
686 #define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT)
687 #define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL)
689 static int gic_starting_cpu(unsigned int cpu)
695 static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
696 unsigned long cluster_id)
698 int next_cpu, cpu = *base_cpu;
699 unsigned long mpidr = cpu_logical_map(cpu);
702 while (cpu < nr_cpu_ids) {
703 tlist |= 1 << (mpidr & 0xf);
705 next_cpu = cpumask_next(cpu, mask);
706 if (next_cpu >= nr_cpu_ids)
710 mpidr = cpu_logical_map(cpu);
712 if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) {
722 #define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
723 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
724 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
726 static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
730 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
731 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
732 irq << ICC_SGI1R_SGI_ID_SHIFT |
733 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
734 MPIDR_TO_SGI_RS(cluster_id) |
735 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
737 pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
738 gic_write_sgi1r(val);
741 static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
745 if (WARN_ON(irq >= 16))
749 * Ensure that stores to Normal memory are visible to the
750 * other CPUs before issuing the IPI.
754 for_each_cpu(cpu, mask) {
755 u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(cpu_logical_map(cpu));
758 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
759 gic_send_sgi(cluster_id, tlist, irq);
762 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
766 static void gic_smp_init(void)
768 set_smp_cross_call(gic_raise_softirq);
769 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
770 "irqchip/arm/gicv3:starting",
771 gic_starting_cpu, NULL);
774 static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
783 cpu = cpumask_first(mask_val);
785 cpu = cpumask_any_and(mask_val, cpu_online_mask);
787 if (cpu >= nr_cpu_ids)
790 if (gic_irq_in_rdist(d))
793 /* If interrupt was enabled, disable it first */
794 enabled = gic_peek_irq(d, GICD_ISENABLER);
798 reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8);
799 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
801 gic_write_irouter(val, reg);
804 * If the interrupt was enabled, enabled it again. Otherwise,
805 * just wait for the distributor to have digested our changes.
810 gic_dist_wait_for_rwp();
812 irq_data_update_effective_affinity(d, cpumask_of(cpu));
814 return IRQ_SET_MASK_OK_DONE;
817 #define gic_set_affinity NULL
818 #define gic_smp_init() do { } while(0)
822 /* Check whether it's single security state view */
823 static bool gic_dist_security_disabled(void)
825 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
828 static int gic_cpu_pm_notifier(struct notifier_block *self,
829 unsigned long cmd, void *v)
831 if (cmd == CPU_PM_EXIT) {
832 if (gic_dist_security_disabled())
833 gic_enable_redist(true);
834 gic_cpu_sys_reg_init();
835 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
837 gic_enable_redist(false);
842 static struct notifier_block gic_cpu_pm_notifier_block = {
843 .notifier_call = gic_cpu_pm_notifier,
846 static void gic_cpu_pm_init(void)
848 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
852 static inline void gic_cpu_pm_init(void) { }
853 #endif /* CONFIG_CPU_PM */
855 static struct irq_chip gic_chip = {
857 .irq_mask = gic_mask_irq,
858 .irq_unmask = gic_unmask_irq,
859 .irq_eoi = gic_eoi_irq,
860 .irq_set_type = gic_set_type,
861 .irq_set_affinity = gic_set_affinity,
862 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
863 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
864 .flags = IRQCHIP_SET_TYPE_MASKED,
867 static struct irq_chip gic_eoimode1_chip = {
869 .irq_mask = gic_eoimode1_mask_irq,
870 .irq_unmask = gic_unmask_irq,
871 .irq_eoi = gic_eoimode1_eoi_irq,
872 .irq_set_type = gic_set_type,
873 .irq_set_affinity = gic_set_affinity,
874 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
875 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
876 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
877 .flags = IRQCHIP_SET_TYPE_MASKED,
880 #define GIC_ID_NR (1U << gic_data.rdists.id_bits)
882 static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
885 struct irq_chip *chip = &gic_chip;
887 if (static_branch_likely(&supports_deactivate_key))
888 chip = &gic_eoimode1_chip;
890 /* SGIs are private to the core kernel */
894 if (hw >= gic_data.irq_nr && hw < 8192)
902 irq_set_percpu_devid(irq);
903 irq_domain_set_info(d, irq, hw, chip, d->host_data,
904 handle_percpu_devid_irq, NULL, NULL);
905 irq_set_status_flags(irq, IRQ_NOAUTOEN);
908 if (hw >= 32 && hw < gic_data.irq_nr) {
909 irq_domain_set_info(d, irq, hw, chip, d->host_data,
910 handle_fasteoi_irq, NULL, NULL);
912 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq)));
915 if (hw >= 8192 && hw < GIC_ID_NR) {
916 if (!gic_dist_supports_lpis())
918 irq_domain_set_info(d, irq, hw, chip, d->host_data,
919 handle_fasteoi_irq, NULL, NULL);
925 #define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1)
927 static int gic_irq_domain_translate(struct irq_domain *d,
928 struct irq_fwspec *fwspec,
929 unsigned long *hwirq,
932 if (is_of_node(fwspec->fwnode)) {
933 if (fwspec->param_count < 3)
936 switch (fwspec->param[0]) {
938 *hwirq = fwspec->param[1] + 32;
941 case GIC_IRQ_TYPE_PARTITION:
942 *hwirq = fwspec->param[1] + 16;
944 case GIC_IRQ_TYPE_LPI: /* LPI */
945 *hwirq = fwspec->param[1];
951 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
954 * Make it clear that broken DTs are... broken.
955 * Partitionned PPIs are an unfortunate exception.
957 WARN_ON(*type == IRQ_TYPE_NONE &&
958 fwspec->param[0] != GIC_IRQ_TYPE_PARTITION);
962 if (is_fwnode_irqchip(fwspec->fwnode)) {
963 if(fwspec->param_count != 2)
966 *hwirq = fwspec->param[0];
967 *type = fwspec->param[1];
969 WARN_ON(*type == IRQ_TYPE_NONE);
976 static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
977 unsigned int nr_irqs, void *arg)
980 irq_hw_number_t hwirq;
981 unsigned int type = IRQ_TYPE_NONE;
982 struct irq_fwspec *fwspec = arg;
984 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
988 for (i = 0; i < nr_irqs; i++) {
989 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
997 static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
998 unsigned int nr_irqs)
1002 for (i = 0; i < nr_irqs; i++) {
1003 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
1004 irq_set_handler(virq + i, NULL);
1005 irq_domain_reset_irq_data(d);
1009 static int gic_irq_domain_select(struct irq_domain *d,
1010 struct irq_fwspec *fwspec,
1011 enum irq_domain_bus_token bus_token)
1014 if (fwspec->fwnode != d->fwnode)
1017 /* If this is not DT, then we have a single domain */
1018 if (!is_of_node(fwspec->fwnode))
1022 * If this is a PPI and we have a 4th (non-null) parameter,
1023 * then we need to match the partition domain.
1025 if (fwspec->param_count >= 4 &&
1026 fwspec->param[0] == 1 && fwspec->param[3] != 0)
1027 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
1029 return d == gic_data.domain;
1032 static const struct irq_domain_ops gic_irq_domain_ops = {
1033 .translate = gic_irq_domain_translate,
1034 .alloc = gic_irq_domain_alloc,
1035 .free = gic_irq_domain_free,
1036 .select = gic_irq_domain_select,
1039 static int partition_domain_translate(struct irq_domain *d,
1040 struct irq_fwspec *fwspec,
1041 unsigned long *hwirq,
1044 struct device_node *np;
1047 np = of_find_node_by_phandle(fwspec->param[3]);
1051 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
1052 of_node_to_fwnode(np));
1057 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1062 static const struct irq_domain_ops partition_domain_ops = {
1063 .translate = partition_domain_translate,
1064 .select = gic_irq_domain_select,
1067 static int __init gic_init_bases(void __iomem *dist_base,
1068 struct redist_region *rdist_regs,
1069 u32 nr_redist_regions,
1071 struct fwnode_handle *handle)
1077 if (!is_hyp_mode_available())
1078 static_branch_disable(&supports_deactivate_key);
1080 if (static_branch_likely(&supports_deactivate_key))
1081 pr_info("GIC: Using split EOI/Deactivate mode\n");
1083 gic_data.fwnode = handle;
1084 gic_data.dist_base = dist_base;
1085 gic_data.redist_regions = rdist_regs;
1086 gic_data.nr_redist_regions = nr_redist_regions;
1087 gic_data.redist_stride = redist_stride;
1090 * Find out how many interrupts are supported.
1091 * The GIC only supports up to 1020 interrupt sources (SGI+PPI+SPI)
1093 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
1094 gic_data.rdists.id_bits = GICD_TYPER_ID_BITS(typer);
1095 gic_irqs = GICD_TYPER_IRQS(typer);
1096 if (gic_irqs > 1020)
1098 gic_data.irq_nr = gic_irqs;
1100 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
1102 irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED);
1103 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
1104 gic_data.rdists.has_vlpis = true;
1105 gic_data.rdists.has_direct_lpi = true;
1107 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
1112 gic_data.has_rss = !!(typer & GICD_TYPER_RSS);
1113 pr_info("Distributor has %sRange Selector support\n",
1114 gic_data.has_rss ? "" : "no ");
1116 if (typer & GICD_TYPER_MBIS) {
1117 err = mbi_init(handle, gic_data.domain);
1119 pr_err("Failed to initialize MBIs\n");
1122 set_handle_irq(gic_handle_irq);
1124 gic_update_vlpi_properties();
1126 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis())
1127 its_init(handle, &gic_data.rdists, gic_data.domain);
1137 if (gic_data.domain)
1138 irq_domain_remove(gic_data.domain);
1139 free_percpu(gic_data.rdists.rdist);
1143 static int __init gic_validate_dist_version(void __iomem *dist_base)
1145 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1147 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1153 /* Create all possible partitions at boot time */
1154 static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
1156 struct device_node *parts_node, *child_part;
1157 int part_idx = 0, i;
1159 struct partition_affinity *parts;
1161 parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
1165 nr_parts = of_get_child_count(parts_node);
1170 parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL);
1171 if (WARN_ON(!parts))
1174 for_each_child_of_node(parts_node, child_part) {
1175 struct partition_affinity *part;
1178 part = &parts[part_idx];
1180 part->partition_id = of_node_to_fwnode(child_part);
1182 pr_info("GIC: PPI partition %s[%d] { ",
1183 child_part->name, part_idx);
1185 n = of_property_count_elems_of_size(child_part, "affinity",
1189 for (i = 0; i < n; i++) {
1192 struct device_node *cpu_node;
1194 err = of_property_read_u32_index(child_part, "affinity",
1199 cpu_node = of_find_node_by_phandle(cpu_phandle);
1200 if (WARN_ON(!cpu_node))
1203 cpu = of_cpu_node_to_id(cpu_node);
1204 if (WARN_ON(cpu < 0))
1207 pr_cont("%pOF[%d] ", cpu_node, cpu);
1209 cpumask_set_cpu(cpu, &part->mask);
1216 for (i = 0; i < 16; i++) {
1218 struct partition_desc *desc;
1219 struct irq_fwspec ppi_fwspec = {
1220 .fwnode = gic_data.fwnode,
1223 [0] = GIC_IRQ_TYPE_PARTITION,
1225 [2] = IRQ_TYPE_NONE,
1229 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1232 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1233 irq, &partition_domain_ops);
1237 gic_data.ppi_descs[i] = desc;
1241 of_node_put(parts_node);
1244 static void __init gic_of_setup_kvm_info(struct device_node *node)
1250 gic_v3_kvm_info.type = GIC_V3;
1252 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1253 if (!gic_v3_kvm_info.maint_irq)
1256 if (of_property_read_u32(node, "#redistributor-regions",
1260 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1261 ret = of_address_to_resource(node, gicv_idx, &r);
1263 gic_v3_kvm_info.vcpu = r;
1265 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
1266 gic_set_kvm_info(&gic_v3_kvm_info);
1269 static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1271 void __iomem *dist_base;
1272 struct redist_region *rdist_regs;
1274 u32 nr_redist_regions;
1277 dist_base = of_iomap(node, 0);
1279 pr_err("%pOF: unable to map gic dist registers\n", node);
1283 err = gic_validate_dist_version(dist_base);
1285 pr_err("%pOF: no distributor detected, giving up\n", node);
1286 goto out_unmap_dist;
1289 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1290 nr_redist_regions = 1;
1292 rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs),
1296 goto out_unmap_dist;
1299 for (i = 0; i < nr_redist_regions; i++) {
1300 struct resource res;
1303 ret = of_address_to_resource(node, 1 + i, &res);
1304 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1305 if (ret || !rdist_regs[i].redist_base) {
1306 pr_err("%pOF: couldn't map region %d\n", node, i);
1308 goto out_unmap_rdist;
1310 rdist_regs[i].phys_base = res.start;
1313 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1316 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
1317 redist_stride, &node->fwnode);
1319 goto out_unmap_rdist;
1321 gic_populate_ppi_partitions(node);
1323 if (static_branch_likely(&supports_deactivate_key))
1324 gic_of_setup_kvm_info(node);
1328 for (i = 0; i < nr_redist_regions; i++)
1329 if (rdist_regs[i].redist_base)
1330 iounmap(rdist_regs[i].redist_base);
1337 IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
1342 void __iomem *dist_base;
1343 struct redist_region *redist_regs;
1344 u32 nr_redist_regions;
1348 phys_addr_t vcpu_base;
1349 } acpi_data __initdata;
1352 gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
1354 static int count = 0;
1356 acpi_data.redist_regs[count].phys_base = phys_base;
1357 acpi_data.redist_regs[count].redist_base = redist_base;
1358 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
1363 gic_acpi_parse_madt_redist(struct acpi_subtable_header *header,
1364 const unsigned long end)
1366 struct acpi_madt_generic_redistributor *redist =
1367 (struct acpi_madt_generic_redistributor *)header;
1368 void __iomem *redist_base;
1370 redist_base = ioremap(redist->base_address, redist->length);
1372 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
1376 gic_acpi_register_redist(redist->base_address, redist_base);
1381 gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header,
1382 const unsigned long end)
1384 struct acpi_madt_generic_interrupt *gicc =
1385 (struct acpi_madt_generic_interrupt *)header;
1386 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1387 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
1388 void __iomem *redist_base;
1390 /* GICC entry which has !ACPI_MADT_ENABLED is not unusable so skip */
1391 if (!(gicc->flags & ACPI_MADT_ENABLED))
1394 redist_base = ioremap(gicc->gicr_base_address, size);
1398 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
1402 static int __init gic_acpi_collect_gicr_base(void)
1404 acpi_tbl_entry_handler redist_parser;
1405 enum acpi_madt_type type;
1407 if (acpi_data.single_redist) {
1408 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
1409 redist_parser = gic_acpi_parse_madt_gicc;
1411 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
1412 redist_parser = gic_acpi_parse_madt_redist;
1415 /* Collect redistributor base addresses in GICR entries */
1416 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
1419 pr_info("No valid GICR entries exist\n");
1423 static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header,
1424 const unsigned long end)
1426 /* Subtable presence means that redist exists, that's it */
1430 static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header,
1431 const unsigned long end)
1433 struct acpi_madt_generic_interrupt *gicc =
1434 (struct acpi_madt_generic_interrupt *)header;
1437 * If GICC is enabled and has valid gicr base address, then it means
1438 * GICR base is presented via GICC
1440 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address)
1444 * It's perfectly valid firmware can pass disabled GICC entry, driver
1445 * should not treat as errors, skip the entry instead of probe fail.
1447 if (!(gicc->flags & ACPI_MADT_ENABLED))
1453 static int __init gic_acpi_count_gicr_regions(void)
1458 * Count how many redistributor regions we have. It is not allowed
1459 * to mix redistributor description, GICR and GICC subtables have to be
1460 * mutually exclusive.
1462 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1463 gic_acpi_match_gicr, 0);
1465 acpi_data.single_redist = false;
1469 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1470 gic_acpi_match_gicc, 0);
1472 acpi_data.single_redist = true;
1477 static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
1478 struct acpi_probe_entry *ape)
1480 struct acpi_madt_generic_distributor *dist;
1483 dist = (struct acpi_madt_generic_distributor *)header;
1484 if (dist->version != ape->driver_data)
1487 /* We need to do that exercise anyway, the sooner the better */
1488 count = gic_acpi_count_gicr_regions();
1492 acpi_data.nr_redist_regions = count;
1496 static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header,
1497 const unsigned long end)
1499 struct acpi_madt_generic_interrupt *gicc =
1500 (struct acpi_madt_generic_interrupt *)header;
1502 static int first_madt = true;
1504 /* Skip unusable CPUs */
1505 if (!(gicc->flags & ACPI_MADT_ENABLED))
1508 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1509 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1514 acpi_data.maint_irq = gicc->vgic_interrupt;
1515 acpi_data.maint_irq_mode = maint_irq_mode;
1516 acpi_data.vcpu_base = gicc->gicv_base_address;
1522 * The maintenance interrupt and GICV should be the same for every CPU
1524 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
1525 (acpi_data.maint_irq_mode != maint_irq_mode) ||
1526 (acpi_data.vcpu_base != gicc->gicv_base_address))
1532 static bool __init gic_acpi_collect_virt_info(void)
1536 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1537 gic_acpi_parse_virt_madt_gicc, 0);
1542 #define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
1543 #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1544 #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1546 static void __init gic_acpi_setup_kvm_info(void)
1550 if (!gic_acpi_collect_virt_info()) {
1551 pr_warn("Unable to get hardware information used for virtualization\n");
1555 gic_v3_kvm_info.type = GIC_V3;
1557 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1558 acpi_data.maint_irq_mode,
1563 gic_v3_kvm_info.maint_irq = irq;
1565 if (acpi_data.vcpu_base) {
1566 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
1568 vcpu->flags = IORESOURCE_MEM;
1569 vcpu->start = acpi_data.vcpu_base;
1570 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1573 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
1574 gic_set_kvm_info(&gic_v3_kvm_info);
1578 gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end)
1580 struct acpi_madt_generic_distributor *dist;
1581 struct fwnode_handle *domain_handle;
1585 /* Get distributor base address */
1586 dist = (struct acpi_madt_generic_distributor *)header;
1587 acpi_data.dist_base = ioremap(dist->base_address,
1588 ACPI_GICV3_DIST_MEM_SIZE);
1589 if (!acpi_data.dist_base) {
1590 pr_err("Unable to map GICD registers\n");
1594 err = gic_validate_dist_version(acpi_data.dist_base);
1596 pr_err("No distributor detected at @%p, giving up\n",
1597 acpi_data.dist_base);
1598 goto out_dist_unmap;
1601 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
1602 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
1603 if (!acpi_data.redist_regs) {
1605 goto out_dist_unmap;
1608 err = gic_acpi_collect_gicr_base();
1610 goto out_redist_unmap;
1612 domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base);
1613 if (!domain_handle) {
1615 goto out_redist_unmap;
1618 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
1619 acpi_data.nr_redist_regions, 0, domain_handle);
1621 goto out_fwhandle_free;
1623 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
1625 if (static_branch_likely(&supports_deactivate_key))
1626 gic_acpi_setup_kvm_info();
1631 irq_domain_free_fwnode(domain_handle);
1633 for (i = 0; i < acpi_data.nr_redist_regions; i++)
1634 if (acpi_data.redist_regs[i].redist_base)
1635 iounmap(acpi_data.redist_regs[i].redist_base);
1636 kfree(acpi_data.redist_regs);
1638 iounmap(acpi_data.dist_base);
1641 IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1642 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
1644 IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1645 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
1647 IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1648 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,