4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
11 #include <linux/clk-provider.h>
12 #include <linux/clkdev.h>
13 #include <linux/clk/at91_pmc.h>
15 #include <linux/mfd/syscon.h>
16 #include <linux/regmap.h>
20 #define PLL_STATUS_MASK(id) (1 << (1 + (id)))
21 #define PLL_REG(id) (AT91_CKGR_PLLAR + ((id) * 4))
22 #define PLL_DIV_MASK 0xff
23 #define PLL_DIV_MAX PLL_DIV_MASK
24 #define PLL_DIV(reg) ((reg) & PLL_DIV_MASK)
25 #define PLL_MUL(reg, layout) (((reg) >> (layout)->mul_shift) & \
28 #define PLL_MUL_MASK(layout) ((layout)->mul_mask)
29 #define PLL_MUL_MAX(layout) (PLL_MUL_MASK(layout) + 1)
30 #define PLL_ICPR_SHIFT(id) ((id) * 16)
31 #define PLL_ICPR_MASK(id) (0xffff << PLL_ICPR_SHIFT(id))
32 #define PLL_MAX_COUNT 0x3f
33 #define PLL_COUNT_SHIFT 8
34 #define PLL_OUT_SHIFT 14
37 struct clk_pll_characteristics {
38 struct clk_range input;
40 struct clk_range *output;
45 struct clk_pll_layout {
51 #define to_clk_pll(hw) container_of(hw, struct clk_pll, hw)
55 struct regmap *regmap;
60 const struct clk_pll_layout *layout;
61 const struct clk_pll_characteristics *characteristics;
64 static inline bool clk_pll_ready(struct regmap *regmap, int id)
68 regmap_read(regmap, AT91_PMC_SR, &status);
70 return status & PLL_STATUS_MASK(id) ? 1 : 0;
73 static int clk_pll_prepare(struct clk_hw *hw)
75 struct clk_pll *pll = to_clk_pll(hw);
76 struct regmap *regmap = pll->regmap;
77 const struct clk_pll_layout *layout = pll->layout;
78 const struct clk_pll_characteristics *characteristics =
81 u32 mask = PLL_STATUS_MASK(id);
82 int offset = PLL_REG(id);
89 regmap_read(regmap, offset, &pllr);
91 mul = PLL_MUL(pllr, layout);
93 regmap_read(regmap, AT91_PMC_SR, &status);
94 if ((status & mask) &&
95 (div == pll->div && mul == pll->mul))
98 if (characteristics->out)
99 out = characteristics->out[pll->range];
101 if (characteristics->icpll)
102 regmap_update_bits(regmap, AT91_PMC_PLLICPR, PLL_ICPR_MASK(id),
103 characteristics->icpll[pll->range] << PLL_ICPR_SHIFT(id));
105 regmap_update_bits(regmap, offset, layout->pllr_mask,
106 pll->div | (PLL_MAX_COUNT << PLL_COUNT_SHIFT) |
107 (out << PLL_OUT_SHIFT) |
108 ((pll->mul & layout->mul_mask) << layout->mul_shift));
110 while (!clk_pll_ready(regmap, pll->id))
116 static int clk_pll_is_prepared(struct clk_hw *hw)
118 struct clk_pll *pll = to_clk_pll(hw);
120 return clk_pll_ready(pll->regmap, pll->id);
123 static void clk_pll_unprepare(struct clk_hw *hw)
125 struct clk_pll *pll = to_clk_pll(hw);
126 unsigned int mask = pll->layout->pllr_mask;
128 regmap_update_bits(pll->regmap, PLL_REG(pll->id), mask, ~mask);
131 static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
132 unsigned long parent_rate)
134 struct clk_pll *pll = to_clk_pll(hw);
136 return (parent_rate / pll->div) * (pll->mul + 1);
139 static long clk_pll_get_best_div_mul(struct clk_pll *pll, unsigned long rate,
140 unsigned long parent_rate,
143 const struct clk_pll_layout *layout = pll->layout;
144 const struct clk_pll_characteristics *characteristics =
145 pll->characteristics;
146 unsigned long bestremainder = ULONG_MAX;
147 unsigned long maxdiv, mindiv, tmpdiv;
148 long bestrate = -ERANGE;
149 unsigned long bestdiv;
150 unsigned long bestmul;
153 /* Check if parent_rate is a valid input rate */
154 if (parent_rate < characteristics->input.min)
158 * Calculate minimum divider based on the minimum multiplier, the
159 * parent_rate and the requested rate.
160 * Should always be 2 according to the input and output characteristics
163 mindiv = (parent_rate * PLL_MUL_MIN) / rate;
167 if (parent_rate > characteristics->input.max) {
168 tmpdiv = DIV_ROUND_UP(parent_rate, characteristics->input.max);
169 if (tmpdiv > PLL_DIV_MAX)
177 * Calculate the maximum divider which is limited by PLL register
178 * layout (limited by the MUL or DIV field size).
180 maxdiv = DIV_ROUND_UP(parent_rate * PLL_MUL_MAX(layout), rate);
181 if (maxdiv > PLL_DIV_MAX)
182 maxdiv = PLL_DIV_MAX;
185 * Iterate over the acceptable divider values to find the best
186 * divider/multiplier pair (the one that generates the closest
187 * rate to the requested one).
189 for (tmpdiv = mindiv; tmpdiv <= maxdiv; tmpdiv++) {
190 unsigned long remainder;
191 unsigned long tmprate;
192 unsigned long tmpmul;
195 * Calculate the multiplier associated with the current
196 * divider that provide the closest rate to the requested one.
198 tmpmul = DIV_ROUND_CLOSEST(rate, parent_rate / tmpdiv);
199 tmprate = (parent_rate / tmpdiv) * tmpmul;
201 remainder = tmprate - rate;
203 remainder = rate - tmprate;
206 * Compare the remainder with the best remainder found until
207 * now and elect a new best multiplier/divider pair if the
208 * current remainder is smaller than the best one.
210 if (remainder < bestremainder) {
211 bestremainder = remainder;
218 * We've found a perfect match!
219 * Stop searching now and use this multiplier/divider pair.
225 /* We haven't found any multiplier/divider pair => return -ERANGE */
229 /* Check if bestrate is a valid output rate */
230 for (i = 0; i < characteristics->num_output; i++) {
231 if (bestrate >= characteristics->output[i].min &&
232 bestrate <= characteristics->output[i].max)
236 if (i >= characteristics->num_output)
249 static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
250 unsigned long *parent_rate)
252 struct clk_pll *pll = to_clk_pll(hw);
254 return clk_pll_get_best_div_mul(pll, rate, *parent_rate,
258 static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
259 unsigned long parent_rate)
261 struct clk_pll *pll = to_clk_pll(hw);
267 ret = clk_pll_get_best_div_mul(pll, rate, parent_rate,
279 static const struct clk_ops pll_ops = {
280 .prepare = clk_pll_prepare,
281 .unprepare = clk_pll_unprepare,
282 .is_prepared = clk_pll_is_prepared,
283 .recalc_rate = clk_pll_recalc_rate,
284 .round_rate = clk_pll_round_rate,
285 .set_rate = clk_pll_set_rate,
288 static struct clk_hw * __init
289 at91_clk_register_pll(struct regmap *regmap, const char *name,
290 const char *parent_name, u8 id,
291 const struct clk_pll_layout *layout,
292 const struct clk_pll_characteristics *characteristics)
296 struct clk_init_data init;
297 int offset = PLL_REG(id);
302 return ERR_PTR(-EINVAL);
304 pll = kzalloc(sizeof(*pll), GFP_KERNEL);
306 return ERR_PTR(-ENOMEM);
310 init.parent_names = &parent_name;
311 init.num_parents = 1;
312 init.flags = CLK_SET_RATE_GATE;
315 pll->hw.init = &init;
316 pll->layout = layout;
317 pll->characteristics = characteristics;
318 pll->regmap = regmap;
319 regmap_read(regmap, offset, &pllr);
320 pll->div = PLL_DIV(pllr);
321 pll->mul = PLL_MUL(pllr, layout);
324 ret = clk_hw_register(NULL, &pll->hw);
334 static const struct clk_pll_layout at91rm9200_pll_layout = {
335 .pllr_mask = 0x7FFFFFF,
340 static const struct clk_pll_layout at91sam9g45_pll_layout = {
341 .pllr_mask = 0xFFFFFF,
346 static const struct clk_pll_layout at91sam9g20_pllb_layout = {
347 .pllr_mask = 0x3FFFFF,
352 static const struct clk_pll_layout sama5d3_pll_layout = {
353 .pllr_mask = 0x1FFFFFF,
359 static struct clk_pll_characteristics * __init
360 of_at91_clk_pll_get_characteristics(struct device_node *np)
367 struct clk_range input;
368 struct clk_range *output;
371 struct clk_pll_characteristics *characteristics;
373 if (of_at91_get_clk_range(np, "atmel,clk-input-range", &input))
376 if (of_property_read_u32(np, "#atmel,pll-clk-output-range-cells",
380 if (num_cells < 2 || num_cells > 4)
383 if (!of_get_property(np, "atmel,pll-clk-output-ranges", &tmp))
385 num_output = tmp / (sizeof(u32) * num_cells);
387 characteristics = kzalloc(sizeof(*characteristics), GFP_KERNEL);
388 if (!characteristics)
391 output = kcalloc(num_output, sizeof(*output), GFP_KERNEL);
393 goto out_free_characteristics;
396 out = kcalloc(num_output, sizeof(*out), GFP_KERNEL);
398 goto out_free_output;
402 icpll = kcalloc(num_output, sizeof(*icpll), GFP_KERNEL);
404 goto out_free_output;
407 for (i = 0; i < num_output; i++) {
408 offset = i * num_cells;
409 if (of_property_read_u32_index(np,
410 "atmel,pll-clk-output-ranges",
412 goto out_free_output;
414 if (of_property_read_u32_index(np,
415 "atmel,pll-clk-output-ranges",
417 goto out_free_output;
423 if (of_property_read_u32_index(np,
424 "atmel,pll-clk-output-ranges",
426 goto out_free_output;
432 if (of_property_read_u32_index(np,
433 "atmel,pll-clk-output-ranges",
435 goto out_free_output;
439 characteristics->input = input;
440 characteristics->num_output = num_output;
441 characteristics->output = output;
442 characteristics->out = out;
443 characteristics->icpll = icpll;
444 return characteristics;
450 out_free_characteristics:
451 kfree(characteristics);
456 of_at91_clk_pll_setup(struct device_node *np,
457 const struct clk_pll_layout *layout)
461 struct regmap *regmap;
462 const char *parent_name;
463 const char *name = np->name;
464 struct clk_pll_characteristics *characteristics;
466 if (of_property_read_u32(np, "reg", &id))
469 parent_name = of_clk_get_parent_name(np, 0);
471 of_property_read_string(np, "clock-output-names", &name);
473 regmap = syscon_node_to_regmap(of_get_parent(np));
477 characteristics = of_at91_clk_pll_get_characteristics(np);
478 if (!characteristics)
481 hw = at91_clk_register_pll(regmap, name, parent_name, id, layout,
484 goto out_free_characteristics;
486 of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
489 out_free_characteristics:
490 kfree(characteristics);
493 static void __init of_at91rm9200_clk_pll_setup(struct device_node *np)
495 of_at91_clk_pll_setup(np, &at91rm9200_pll_layout);
497 CLK_OF_DECLARE(at91rm9200_clk_pll, "atmel,at91rm9200-clk-pll",
498 of_at91rm9200_clk_pll_setup);
500 static void __init of_at91sam9g45_clk_pll_setup(struct device_node *np)
502 of_at91_clk_pll_setup(np, &at91sam9g45_pll_layout);
504 CLK_OF_DECLARE(at91sam9g45_clk_pll, "atmel,at91sam9g45-clk-pll",
505 of_at91sam9g45_clk_pll_setup);
507 static void __init of_at91sam9g20_clk_pllb_setup(struct device_node *np)
509 of_at91_clk_pll_setup(np, &at91sam9g20_pllb_layout);
511 CLK_OF_DECLARE(at91sam9g20_clk_pllb, "atmel,at91sam9g20-clk-pllb",
512 of_at91sam9g20_clk_pllb_setup);
514 static void __init of_sama5d3_clk_pll_setup(struct device_node *np)
516 of_at91_clk_pll_setup(np, &sama5d3_pll_layout);
518 CLK_OF_DECLARE(sama5d3_clk_pll, "atmel,sama5d3-clk-pll",
519 of_sama5d3_clk_pll_setup);