]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c
drm/amd/display: remove outdated 8bpc comments
[linux.git] / drivers / gpu / drm / amd / display / amdgpu_dm / amdgpu_dm.c
1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25
26 /* The caprices of the preprocessor require that this be declared right here */
27 #define CREATE_TRACE_POINTS
28
29 #include "dm_services_types.h"
30 #include "dc.h"
31 #include "link_enc_cfg.h"
32 #include "dc/inc/core_types.h"
33 #include "dal_asic_id.h"
34 #include "dmub/dmub_srv.h"
35 #include "dc/inc/hw/dmcu.h"
36 #include "dc/inc/hw/abm.h"
37 #include "dc/dc_dmub_srv.h"
38 #include "dc/dc_edid_parser.h"
39 #include "dc/dc_stat.h"
40 #include "amdgpu_dm_trace.h"
41 #include "dpcd_defs.h"
42 #include "link/protocols/link_dpcd.h"
43 #include "link_service_types.h"
44 #include "link/protocols/link_dp_capability.h"
45 #include "link/protocols/link_ddc.h"
46
47 #include "vid.h"
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_pm.h"
58 #include "amdgpu_atombios.h"
59
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68
69 #include "ivsrcid/ivsrcid_vislands30.h"
70
71 #include <linux/backlight.h>
72 #include <linux/module.h>
73 #include <linux/moduleparam.h>
74 #include <linux/types.h>
75 #include <linux/pm_runtime.h>
76 #include <linux/pci.h>
77 #include <linux/firmware.h>
78 #include <linux/component.h>
79 #include <linux/dmi.h>
80
81 #include <drm/display/drm_dp_mst_helper.h>
82 #include <drm/display/drm_hdmi_helper.h>
83 #include <drm/drm_atomic.h>
84 #include <drm/drm_atomic_uapi.h>
85 #include <drm/drm_atomic_helper.h>
86 #include <drm/drm_blend.h>
87 #include <drm/drm_fourcc.h>
88 #include <drm/drm_edid.h>
89 #include <drm/drm_vblank.h>
90 #include <drm/drm_audio_component.h>
91 #include <drm/drm_gem_atomic_helper.h>
92 #include <drm/drm_plane_helper.h>
93
94 #include <acpi/video.h>
95
96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
97
98 #include "dcn/dcn_1_0_offset.h"
99 #include "dcn/dcn_1_0_sh_mask.h"
100 #include "soc15_hw_ip.h"
101 #include "soc15_common.h"
102 #include "vega10_ip_offset.h"
103
104 #include "gc/gc_11_0_0_offset.h"
105 #include "gc/gc_11_0_0_sh_mask.h"
106
107 #include "modules/inc/mod_freesync.h"
108 #include "modules/power/power_helpers.h"
109
110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
132
133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
137
138 #define FIRMWARE_RAVEN_DMCU             "amdgpu/raven_dmcu.bin"
139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
140
141 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
143
144 /* Number of bytes in PSP header for firmware. */
145 #define PSP_HEADER_BYTES 0x100
146
147 /* Number of bytes in PSP footer for firmware. */
148 #define PSP_FOOTER_BYTES 0x100
149
150 /**
151  * DOC: overview
152  *
153  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
154  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
155  * requests into DC requests, and DC responses into DRM responses.
156  *
157  * The root control structure is &struct amdgpu_display_manager.
158  */
159
160 /* basic init/fini API */
161 static int amdgpu_dm_init(struct amdgpu_device *adev);
162 static void amdgpu_dm_fini(struct amdgpu_device *adev);
163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
164
165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
166 {
167         switch (link->dpcd_caps.dongle_type) {
168         case DISPLAY_DONGLE_NONE:
169                 return DRM_MODE_SUBCONNECTOR_Native;
170         case DISPLAY_DONGLE_DP_VGA_CONVERTER:
171                 return DRM_MODE_SUBCONNECTOR_VGA;
172         case DISPLAY_DONGLE_DP_DVI_CONVERTER:
173         case DISPLAY_DONGLE_DP_DVI_DONGLE:
174                 return DRM_MODE_SUBCONNECTOR_DVID;
175         case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
176         case DISPLAY_DONGLE_DP_HDMI_DONGLE:
177                 return DRM_MODE_SUBCONNECTOR_HDMIA;
178         case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
179         default:
180                 return DRM_MODE_SUBCONNECTOR_Unknown;
181         }
182 }
183
184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
185 {
186         struct dc_link *link = aconnector->dc_link;
187         struct drm_connector *connector = &aconnector->base;
188         enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
189
190         if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
191                 return;
192
193         if (aconnector->dc_sink)
194                 subconnector = get_subconnector_type(link);
195
196         drm_object_property_set_value(&connector->base,
197                         connector->dev->mode_config.dp_subconnector_property,
198                         subconnector);
199 }
200
201 /*
202  * initializes drm_device display related structures, based on the information
203  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
204  * drm_encoder, drm_mode_config
205  *
206  * Returns 0 on success
207  */
208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
209 /* removes and deallocates the drm structures, created by the above function */
210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
211
212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
213                                     struct amdgpu_dm_connector *amdgpu_dm_connector,
214                                     u32 link_index,
215                                     struct amdgpu_encoder *amdgpu_encoder);
216 static int amdgpu_dm_encoder_init(struct drm_device *dev,
217                                   struct amdgpu_encoder *aencoder,
218                                   uint32_t link_index);
219
220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
221
222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
223
224 static int amdgpu_dm_atomic_check(struct drm_device *dev,
225                                   struct drm_atomic_state *state);
226
227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
228 static void handle_hpd_rx_irq(void *param);
229
230 static bool
231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
232                                  struct drm_crtc_state *new_crtc_state);
233 /*
234  * dm_vblank_get_counter
235  *
236  * @brief
237  * Get counter for number of vertical blanks
238  *
239  * @param
240  * struct amdgpu_device *adev - [in] desired amdgpu device
241  * int disp_idx - [in] which CRTC to get the counter from
242  *
243  * @return
244  * Counter for vertical blanks
245  */
246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
247 {
248         if (crtc >= adev->mode_info.num_crtc)
249                 return 0;
250         else {
251                 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
252
253                 if (acrtc->dm_irq_params.stream == NULL) {
254                         DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
255                                   crtc);
256                         return 0;
257                 }
258
259                 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
260         }
261 }
262
263 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
264                                   u32 *vbl, u32 *position)
265 {
266         u32 v_blank_start, v_blank_end, h_position, v_position;
267
268         if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
269                 return -EINVAL;
270         else {
271                 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
272
273                 if (acrtc->dm_irq_params.stream ==  NULL) {
274                         DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
275                                   crtc);
276                         return 0;
277                 }
278
279                 /*
280                  * TODO rework base driver to use values directly.
281                  * for now parse it back into reg-format
282                  */
283                 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
284                                          &v_blank_start,
285                                          &v_blank_end,
286                                          &h_position,
287                                          &v_position);
288
289                 *position = v_position | (h_position << 16);
290                 *vbl = v_blank_start | (v_blank_end << 16);
291         }
292
293         return 0;
294 }
295
296 static bool dm_is_idle(void *handle)
297 {
298         /* XXX todo */
299         return true;
300 }
301
302 static int dm_wait_for_idle(void *handle)
303 {
304         /* XXX todo */
305         return 0;
306 }
307
308 static bool dm_check_soft_reset(void *handle)
309 {
310         return false;
311 }
312
313 static int dm_soft_reset(void *handle)
314 {
315         /* XXX todo */
316         return 0;
317 }
318
319 static struct amdgpu_crtc *
320 get_crtc_by_otg_inst(struct amdgpu_device *adev,
321                      int otg_inst)
322 {
323         struct drm_device *dev = adev_to_drm(adev);
324         struct drm_crtc *crtc;
325         struct amdgpu_crtc *amdgpu_crtc;
326
327         if (WARN_ON(otg_inst == -1))
328                 return adev->mode_info.crtcs[0];
329
330         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
331                 amdgpu_crtc = to_amdgpu_crtc(crtc);
332
333                 if (amdgpu_crtc->otg_inst == otg_inst)
334                         return amdgpu_crtc;
335         }
336
337         return NULL;
338 }
339
340 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
341                                               struct dm_crtc_state *new_state)
342 {
343         if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
344                 return true;
345         else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
346                 return true;
347         else
348                 return false;
349 }
350
351 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update,
352                                         int planes_count)
353 {
354         int i, j;
355
356         for (i = 0, j = planes_count - 1; i < j; i++, j--)
357                 swap(array_of_surface_update[i], array_of_surface_update[j]);
358 }
359
360 /**
361  * update_planes_and_stream_adapter() - Send planes to be updated in DC
362  *
363  * DC has a generic way to update planes and stream via
364  * dc_update_planes_and_stream function; however, DM might need some
365  * adjustments and preparation before calling it. This function is a wrapper
366  * for the dc_update_planes_and_stream that does any required configuration
367  * before passing control to DC.
368  */
369 static inline bool update_planes_and_stream_adapter(struct dc *dc,
370                                                     int update_type,
371                                                     int planes_count,
372                                                     struct dc_stream_state *stream,
373                                                     struct dc_stream_update *stream_update,
374                                                     struct dc_surface_update *array_of_surface_update)
375 {
376         reverse_planes_order(array_of_surface_update, planes_count);
377
378         /*
379          * Previous frame finished and HW is ready for optimization.
380          */
381         if (update_type == UPDATE_TYPE_FAST)
382                 dc_post_update_surfaces_to_stream(dc);
383
384         return dc_update_planes_and_stream(dc,
385                                            array_of_surface_update,
386                                            planes_count,
387                                            stream,
388                                            stream_update);
389 }
390
391 /**
392  * dm_pflip_high_irq() - Handle pageflip interrupt
393  * @interrupt_params: ignored
394  *
395  * Handles the pageflip interrupt by notifying all interested parties
396  * that the pageflip has been completed.
397  */
398 static void dm_pflip_high_irq(void *interrupt_params)
399 {
400         struct amdgpu_crtc *amdgpu_crtc;
401         struct common_irq_params *irq_params = interrupt_params;
402         struct amdgpu_device *adev = irq_params->adev;
403         unsigned long flags;
404         struct drm_pending_vblank_event *e;
405         u32 vpos, hpos, v_blank_start, v_blank_end;
406         bool vrr_active;
407
408         amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
409
410         /* IRQ could occur when in initial stage */
411         /* TODO work and BO cleanup */
412         if (amdgpu_crtc == NULL) {
413                 DC_LOG_PFLIP("CRTC is null, returning.\n");
414                 return;
415         }
416
417         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
418
419         if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
420                 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
421                                                  amdgpu_crtc->pflip_status,
422                                                  AMDGPU_FLIP_SUBMITTED,
423                                                  amdgpu_crtc->crtc_id,
424                                                  amdgpu_crtc);
425                 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
426                 return;
427         }
428
429         /* page flip completed. */
430         e = amdgpu_crtc->event;
431         amdgpu_crtc->event = NULL;
432
433         WARN_ON(!e);
434
435         vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
436
437         /* Fixed refresh rate, or VRR scanout position outside front-porch? */
438         if (!vrr_active ||
439             !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
440                                       &v_blank_end, &hpos, &vpos) ||
441             (vpos < v_blank_start)) {
442                 /* Update to correct count and vblank timestamp if racing with
443                  * vblank irq. This also updates to the correct vblank timestamp
444                  * even in VRR mode, as scanout is past the front-porch atm.
445                  */
446                 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
447
448                 /* Wake up userspace by sending the pageflip event with proper
449                  * count and timestamp of vblank of flip completion.
450                  */
451                 if (e) {
452                         drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
453
454                         /* Event sent, so done with vblank for this flip */
455                         drm_crtc_vblank_put(&amdgpu_crtc->base);
456                 }
457         } else if (e) {
458                 /* VRR active and inside front-porch: vblank count and
459                  * timestamp for pageflip event will only be up to date after
460                  * drm_crtc_handle_vblank() has been executed from late vblank
461                  * irq handler after start of back-porch (vline 0). We queue the
462                  * pageflip event for send-out by drm_crtc_handle_vblank() with
463                  * updated timestamp and count, once it runs after us.
464                  *
465                  * We need to open-code this instead of using the helper
466                  * drm_crtc_arm_vblank_event(), as that helper would
467                  * call drm_crtc_accurate_vblank_count(), which we must
468                  * not call in VRR mode while we are in front-porch!
469                  */
470
471                 /* sequence will be replaced by real count during send-out. */
472                 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
473                 e->pipe = amdgpu_crtc->crtc_id;
474
475                 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
476                 e = NULL;
477         }
478
479         /* Keep track of vblank of this flip for flip throttling. We use the
480          * cooked hw counter, as that one incremented at start of this vblank
481          * of pageflip completion, so last_flip_vblank is the forbidden count
482          * for queueing new pageflips if vsync + VRR is enabled.
483          */
484         amdgpu_crtc->dm_irq_params.last_flip_vblank =
485                 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
486
487         amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
488         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
489
490         DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
491                      amdgpu_crtc->crtc_id, amdgpu_crtc,
492                      vrr_active, (int) !e);
493 }
494
495 static void dm_vupdate_high_irq(void *interrupt_params)
496 {
497         struct common_irq_params *irq_params = interrupt_params;
498         struct amdgpu_device *adev = irq_params->adev;
499         struct amdgpu_crtc *acrtc;
500         struct drm_device *drm_dev;
501         struct drm_vblank_crtc *vblank;
502         ktime_t frame_duration_ns, previous_timestamp;
503         unsigned long flags;
504         int vrr_active;
505
506         acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
507
508         if (acrtc) {
509                 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
510                 drm_dev = acrtc->base.dev;
511                 vblank = &drm_dev->vblank[acrtc->base.index];
512                 previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
513                 frame_duration_ns = vblank->time - previous_timestamp;
514
515                 if (frame_duration_ns > 0) {
516                         trace_amdgpu_refresh_rate_track(acrtc->base.index,
517                                                 frame_duration_ns,
518                                                 ktime_divns(NSEC_PER_SEC, frame_duration_ns));
519                         atomic64_set(&irq_params->previous_timestamp, vblank->time);
520                 }
521
522                 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n",
523                               acrtc->crtc_id,
524                               vrr_active);
525
526                 /* Core vblank handling is done here after end of front-porch in
527                  * vrr mode, as vblank timestamping will give valid results
528                  * while now done after front-porch. This will also deliver
529                  * page-flip completion events that have been queued to us
530                  * if a pageflip happened inside front-porch.
531                  */
532                 if (vrr_active) {
533                         amdgpu_dm_crtc_handle_vblank(acrtc);
534
535                         /* BTR processing for pre-DCE12 ASICs */
536                         if (acrtc->dm_irq_params.stream &&
537                             adev->family < AMDGPU_FAMILY_AI) {
538                                 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
539                                 mod_freesync_handle_v_update(
540                                     adev->dm.freesync_module,
541                                     acrtc->dm_irq_params.stream,
542                                     &acrtc->dm_irq_params.vrr_params);
543
544                                 dc_stream_adjust_vmin_vmax(
545                                     adev->dm.dc,
546                                     acrtc->dm_irq_params.stream,
547                                     &acrtc->dm_irq_params.vrr_params.adjust);
548                                 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
549                         }
550                 }
551         }
552 }
553
554 /**
555  * dm_crtc_high_irq() - Handles CRTC interrupt
556  * @interrupt_params: used for determining the CRTC instance
557  *
558  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
559  * event handler.
560  */
561 static void dm_crtc_high_irq(void *interrupt_params)
562 {
563         struct common_irq_params *irq_params = interrupt_params;
564         struct amdgpu_device *adev = irq_params->adev;
565         struct amdgpu_crtc *acrtc;
566         unsigned long flags;
567         int vrr_active;
568
569         acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
570         if (!acrtc)
571                 return;
572
573         vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
574
575         DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
576                       vrr_active, acrtc->dm_irq_params.active_planes);
577
578         /**
579          * Core vblank handling at start of front-porch is only possible
580          * in non-vrr mode, as only there vblank timestamping will give
581          * valid results while done in front-porch. Otherwise defer it
582          * to dm_vupdate_high_irq after end of front-porch.
583          */
584         if (!vrr_active)
585                 amdgpu_dm_crtc_handle_vblank(acrtc);
586
587         /**
588          * Following stuff must happen at start of vblank, for crc
589          * computation and below-the-range btr support in vrr mode.
590          */
591         amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
592
593         /* BTR updates need to happen before VUPDATE on Vega and above. */
594         if (adev->family < AMDGPU_FAMILY_AI)
595                 return;
596
597         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
598
599         if (acrtc->dm_irq_params.stream &&
600             acrtc->dm_irq_params.vrr_params.supported &&
601             acrtc->dm_irq_params.freesync_config.state ==
602                     VRR_STATE_ACTIVE_VARIABLE) {
603                 mod_freesync_handle_v_update(adev->dm.freesync_module,
604                                              acrtc->dm_irq_params.stream,
605                                              &acrtc->dm_irq_params.vrr_params);
606
607                 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
608                                            &acrtc->dm_irq_params.vrr_params.adjust);
609         }
610
611         /*
612          * If there aren't any active_planes then DCH HUBP may be clock-gated.
613          * In that case, pageflip completion interrupts won't fire and pageflip
614          * completion events won't get delivered. Prevent this by sending
615          * pending pageflip events from here if a flip is still pending.
616          *
617          * If any planes are enabled, use dm_pflip_high_irq() instead, to
618          * avoid race conditions between flip programming and completion,
619          * which could cause too early flip completion events.
620          */
621         if (adev->family >= AMDGPU_FAMILY_RV &&
622             acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
623             acrtc->dm_irq_params.active_planes == 0) {
624                 if (acrtc->event) {
625                         drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
626                         acrtc->event = NULL;
627                         drm_crtc_vblank_put(&acrtc->base);
628                 }
629                 acrtc->pflip_status = AMDGPU_FLIP_NONE;
630         }
631
632         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
633 }
634
635 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
636 /**
637  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
638  * DCN generation ASICs
639  * @interrupt_params: interrupt parameters
640  *
641  * Used to set crc window/read out crc value at vertical line 0 position
642  */
643 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
644 {
645         struct common_irq_params *irq_params = interrupt_params;
646         struct amdgpu_device *adev = irq_params->adev;
647         struct amdgpu_crtc *acrtc;
648
649         acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
650
651         if (!acrtc)
652                 return;
653
654         amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
655 }
656 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
657
658 /**
659  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
660  * @adev: amdgpu_device pointer
661  * @notify: dmub notification structure
662  *
663  * Dmub AUX or SET_CONFIG command completion processing callback
664  * Copies dmub notification to DM which is to be read by AUX command.
665  * issuing thread and also signals the event to wake up the thread.
666  */
667 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
668                                         struct dmub_notification *notify)
669 {
670         if (adev->dm.dmub_notify)
671                 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
672         if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
673                 complete(&adev->dm.dmub_aux_transfer_done);
674 }
675
676 /**
677  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
678  * @adev: amdgpu_device pointer
679  * @notify: dmub notification structure
680  *
681  * Dmub Hpd interrupt processing callback. Gets displayindex through the
682  * ink index and calls helper to do the processing.
683  */
684 static void dmub_hpd_callback(struct amdgpu_device *adev,
685                               struct dmub_notification *notify)
686 {
687         struct amdgpu_dm_connector *aconnector;
688         struct amdgpu_dm_connector *hpd_aconnector = NULL;
689         struct drm_connector *connector;
690         struct drm_connector_list_iter iter;
691         struct dc_link *link;
692         u8 link_index = 0;
693         struct drm_device *dev;
694
695         if (adev == NULL)
696                 return;
697
698         if (notify == NULL) {
699                 DRM_ERROR("DMUB HPD callback notification was NULL");
700                 return;
701         }
702
703         if (notify->link_index > adev->dm.dc->link_count) {
704                 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index);
705                 return;
706         }
707
708         link_index = notify->link_index;
709         link = adev->dm.dc->links[link_index];
710         dev = adev->dm.ddev;
711
712         drm_connector_list_iter_begin(dev, &iter);
713         drm_for_each_connector_iter(connector, &iter) {
714                 aconnector = to_amdgpu_dm_connector(connector);
715                 if (link && aconnector->dc_link == link) {
716                         if (notify->type == DMUB_NOTIFICATION_HPD)
717                                 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index);
718                         else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
719                                 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index);
720                         else
721                                 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n",
722                                                 notify->type, link_index);
723
724                         hpd_aconnector = aconnector;
725                         break;
726                 }
727         }
728         drm_connector_list_iter_end(&iter);
729
730         if (hpd_aconnector) {
731                 if (notify->type == DMUB_NOTIFICATION_HPD)
732                         handle_hpd_irq_helper(hpd_aconnector);
733                 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
734                         handle_hpd_rx_irq(hpd_aconnector);
735         }
736 }
737
738 /**
739  * register_dmub_notify_callback - Sets callback for DMUB notify
740  * @adev: amdgpu_device pointer
741  * @type: Type of dmub notification
742  * @callback: Dmub interrupt callback function
743  * @dmub_int_thread_offload: offload indicator
744  *
745  * API to register a dmub callback handler for a dmub notification
746  * Also sets indicator whether callback processing to be offloaded.
747  * to dmub interrupt handling thread
748  * Return: true if successfully registered, false if there is existing registration
749  */
750 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
751                                           enum dmub_notification_type type,
752                                           dmub_notify_interrupt_callback_t callback,
753                                           bool dmub_int_thread_offload)
754 {
755         if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
756                 adev->dm.dmub_callback[type] = callback;
757                 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
758         } else
759                 return false;
760
761         return true;
762 }
763
764 static void dm_handle_hpd_work(struct work_struct *work)
765 {
766         struct dmub_hpd_work *dmub_hpd_wrk;
767
768         dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
769
770         if (!dmub_hpd_wrk->dmub_notify) {
771                 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL");
772                 return;
773         }
774
775         if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
776                 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
777                 dmub_hpd_wrk->dmub_notify);
778         }
779
780         kfree(dmub_hpd_wrk->dmub_notify);
781         kfree(dmub_hpd_wrk);
782
783 }
784
785 #define DMUB_TRACE_MAX_READ 64
786 /**
787  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
788  * @interrupt_params: used for determining the Outbox instance
789  *
790  * Handles the Outbox Interrupt
791  * event handler.
792  */
793 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
794 {
795         struct dmub_notification notify;
796         struct common_irq_params *irq_params = interrupt_params;
797         struct amdgpu_device *adev = irq_params->adev;
798         struct amdgpu_display_manager *dm = &adev->dm;
799         struct dmcub_trace_buf_entry entry = { 0 };
800         u32 count = 0;
801         struct dmub_hpd_work *dmub_hpd_wrk;
802         struct dc_link *plink = NULL;
803
804         if (dc_enable_dmub_notifications(adev->dm.dc) &&
805                 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
806
807                 do {
808                         dc_stat_get_dmub_notification(adev->dm.dc, &notify);
809                         if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
810                                 DRM_ERROR("DM: notify type %d invalid!", notify.type);
811                                 continue;
812                         }
813                         if (!dm->dmub_callback[notify.type]) {
814                                 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type);
815                                 continue;
816                         }
817                         if (dm->dmub_thread_offload[notify.type] == true) {
818                                 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
819                                 if (!dmub_hpd_wrk) {
820                                         DRM_ERROR("Failed to allocate dmub_hpd_wrk");
821                                         return;
822                                 }
823                                 dmub_hpd_wrk->dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_ATOMIC);
824                                 if (!dmub_hpd_wrk->dmub_notify) {
825                                         kfree(dmub_hpd_wrk);
826                                         DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify");
827                                         return;
828                                 }
829                                 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
830                                 if (dmub_hpd_wrk->dmub_notify)
831                                         memcpy(dmub_hpd_wrk->dmub_notify, &notify, sizeof(struct dmub_notification));
832                                 dmub_hpd_wrk->adev = adev;
833                                 if (notify.type == DMUB_NOTIFICATION_HPD) {
834                                         plink = adev->dm.dc->links[notify.link_index];
835                                         if (plink) {
836                                                 plink->hpd_status =
837                                                         notify.hpd_status == DP_HPD_PLUG;
838                                         }
839                                 }
840                                 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
841                         } else {
842                                 dm->dmub_callback[notify.type](adev, &notify);
843                         }
844                 } while (notify.pending_notification);
845         }
846
847
848         do {
849                 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
850                         trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
851                                                         entry.param0, entry.param1);
852
853                         DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
854                                  entry.trace_code, entry.tick_count, entry.param0, entry.param1);
855                 } else
856                         break;
857
858                 count++;
859
860         } while (count <= DMUB_TRACE_MAX_READ);
861
862         if (count > DMUB_TRACE_MAX_READ)
863                 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ");
864 }
865
866 static int dm_set_clockgating_state(void *handle,
867                   enum amd_clockgating_state state)
868 {
869         return 0;
870 }
871
872 static int dm_set_powergating_state(void *handle,
873                   enum amd_powergating_state state)
874 {
875         return 0;
876 }
877
878 /* Prototypes of private functions */
879 static int dm_early_init(void* handle);
880
881 /* Allocate memory for FBC compressed data  */
882 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
883 {
884         struct drm_device *dev = connector->dev;
885         struct amdgpu_device *adev = drm_to_adev(dev);
886         struct dm_compressor_info *compressor = &adev->dm.compressor;
887         struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
888         struct drm_display_mode *mode;
889         unsigned long max_size = 0;
890
891         if (adev->dm.dc->fbc_compressor == NULL)
892                 return;
893
894         if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
895                 return;
896
897         if (compressor->bo_ptr)
898                 return;
899
900
901         list_for_each_entry(mode, &connector->modes, head) {
902                 if (max_size < mode->htotal * mode->vtotal)
903                         max_size = mode->htotal * mode->vtotal;
904         }
905
906         if (max_size) {
907                 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
908                             AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
909                             &compressor->gpu_addr, &compressor->cpu_addr);
910
911                 if (r)
912                         DRM_ERROR("DM: Failed to initialize FBC\n");
913                 else {
914                         adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
915                         DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
916                 }
917
918         }
919
920 }
921
922 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
923                                           int pipe, bool *enabled,
924                                           unsigned char *buf, int max_bytes)
925 {
926         struct drm_device *dev = dev_get_drvdata(kdev);
927         struct amdgpu_device *adev = drm_to_adev(dev);
928         struct drm_connector *connector;
929         struct drm_connector_list_iter conn_iter;
930         struct amdgpu_dm_connector *aconnector;
931         int ret = 0;
932
933         *enabled = false;
934
935         mutex_lock(&adev->dm.audio_lock);
936
937         drm_connector_list_iter_begin(dev, &conn_iter);
938         drm_for_each_connector_iter(connector, &conn_iter) {
939                 aconnector = to_amdgpu_dm_connector(connector);
940                 if (aconnector->audio_inst != port)
941                         continue;
942
943                 *enabled = true;
944                 ret = drm_eld_size(connector->eld);
945                 memcpy(buf, connector->eld, min(max_bytes, ret));
946
947                 break;
948         }
949         drm_connector_list_iter_end(&conn_iter);
950
951         mutex_unlock(&adev->dm.audio_lock);
952
953         DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
954
955         return ret;
956 }
957
958 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
959         .get_eld = amdgpu_dm_audio_component_get_eld,
960 };
961
962 static int amdgpu_dm_audio_component_bind(struct device *kdev,
963                                        struct device *hda_kdev, void *data)
964 {
965         struct drm_device *dev = dev_get_drvdata(kdev);
966         struct amdgpu_device *adev = drm_to_adev(dev);
967         struct drm_audio_component *acomp = data;
968
969         acomp->ops = &amdgpu_dm_audio_component_ops;
970         acomp->dev = kdev;
971         adev->dm.audio_component = acomp;
972
973         return 0;
974 }
975
976 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
977                                           struct device *hda_kdev, void *data)
978 {
979         struct drm_device *dev = dev_get_drvdata(kdev);
980         struct amdgpu_device *adev = drm_to_adev(dev);
981         struct drm_audio_component *acomp = data;
982
983         acomp->ops = NULL;
984         acomp->dev = NULL;
985         adev->dm.audio_component = NULL;
986 }
987
988 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
989         .bind   = amdgpu_dm_audio_component_bind,
990         .unbind = amdgpu_dm_audio_component_unbind,
991 };
992
993 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
994 {
995         int i, ret;
996
997         if (!amdgpu_audio)
998                 return 0;
999
1000         adev->mode_info.audio.enabled = true;
1001
1002         adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1003
1004         for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1005                 adev->mode_info.audio.pin[i].channels = -1;
1006                 adev->mode_info.audio.pin[i].rate = -1;
1007                 adev->mode_info.audio.pin[i].bits_per_sample = -1;
1008                 adev->mode_info.audio.pin[i].status_bits = 0;
1009                 adev->mode_info.audio.pin[i].category_code = 0;
1010                 adev->mode_info.audio.pin[i].connected = false;
1011                 adev->mode_info.audio.pin[i].id =
1012                         adev->dm.dc->res_pool->audios[i]->inst;
1013                 adev->mode_info.audio.pin[i].offset = 0;
1014         }
1015
1016         ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1017         if (ret < 0)
1018                 return ret;
1019
1020         adev->dm.audio_registered = true;
1021
1022         return 0;
1023 }
1024
1025 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1026 {
1027         if (!amdgpu_audio)
1028                 return;
1029
1030         if (!adev->mode_info.audio.enabled)
1031                 return;
1032
1033         if (adev->dm.audio_registered) {
1034                 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1035                 adev->dm.audio_registered = false;
1036         }
1037
1038         /* TODO: Disable audio? */
1039
1040         adev->mode_info.audio.enabled = false;
1041 }
1042
1043 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1044 {
1045         struct drm_audio_component *acomp = adev->dm.audio_component;
1046
1047         if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1048                 DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1049
1050                 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1051                                                  pin, -1);
1052         }
1053 }
1054
1055 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1056 {
1057         const struct dmcub_firmware_header_v1_0 *hdr;
1058         struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1059         struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1060         const struct firmware *dmub_fw = adev->dm.dmub_fw;
1061         struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1062         struct abm *abm = adev->dm.dc->res_pool->abm;
1063         struct dmub_srv_hw_params hw_params;
1064         enum dmub_status status;
1065         const unsigned char *fw_inst_const, *fw_bss_data;
1066         u32 i, fw_inst_const_size, fw_bss_data_size;
1067         bool has_hw_support;
1068
1069         if (!dmub_srv)
1070                 /* DMUB isn't supported on the ASIC. */
1071                 return 0;
1072
1073         if (!fb_info) {
1074                 DRM_ERROR("No framebuffer info for DMUB service.\n");
1075                 return -EINVAL;
1076         }
1077
1078         if (!dmub_fw) {
1079                 /* Firmware required for DMUB support. */
1080                 DRM_ERROR("No firmware provided for DMUB.\n");
1081                 return -EINVAL;
1082         }
1083
1084         status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1085         if (status != DMUB_STATUS_OK) {
1086                 DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
1087                 return -EINVAL;
1088         }
1089
1090         if (!has_hw_support) {
1091                 DRM_INFO("DMUB unsupported on ASIC\n");
1092                 return 0;
1093         }
1094
1095         /* Reset DMCUB if it was previously running - before we overwrite its memory. */
1096         status = dmub_srv_hw_reset(dmub_srv);
1097         if (status != DMUB_STATUS_OK)
1098                 DRM_WARN("Error resetting DMUB HW: %d\n", status);
1099
1100         hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1101
1102         fw_inst_const = dmub_fw->data +
1103                         le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1104                         PSP_HEADER_BYTES;
1105
1106         fw_bss_data = dmub_fw->data +
1107                       le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1108                       le32_to_cpu(hdr->inst_const_bytes);
1109
1110         /* Copy firmware and bios info into FB memory. */
1111         fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1112                              PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1113
1114         fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1115
1116         /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1117          * amdgpu_ucode_init_single_fw will load dmub firmware
1118          * fw_inst_const part to cw0; otherwise, the firmware back door load
1119          * will be done by dm_dmub_hw_init
1120          */
1121         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1122                 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1123                                 fw_inst_const_size);
1124         }
1125
1126         if (fw_bss_data_size)
1127                 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1128                        fw_bss_data, fw_bss_data_size);
1129
1130         /* Copy firmware bios info into FB memory. */
1131         memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1132                adev->bios_size);
1133
1134         /* Reset regions that need to be reset. */
1135         memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1136         fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1137
1138         memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1139                fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1140
1141         memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1142                fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1143
1144         /* Initialize hardware. */
1145         memset(&hw_params, 0, sizeof(hw_params));
1146         hw_params.fb_base = adev->gmc.fb_start;
1147         hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1148
1149         /* backdoor load firmware and trigger dmub running */
1150         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1151                 hw_params.load_inst_const = true;
1152
1153         if (dmcu)
1154                 hw_params.psp_version = dmcu->psp_version;
1155
1156         for (i = 0; i < fb_info->num_fb; ++i)
1157                 hw_params.fb[i] = &fb_info->fb[i];
1158
1159         switch (adev->ip_versions[DCE_HWIP][0]) {
1160         case IP_VERSION(3, 1, 3):
1161         case IP_VERSION(3, 1, 4):
1162                 hw_params.dpia_supported = true;
1163                 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1164                 break;
1165         default:
1166                 break;
1167         }
1168
1169         status = dmub_srv_hw_init(dmub_srv, &hw_params);
1170         if (status != DMUB_STATUS_OK) {
1171                 DRM_ERROR("Error initializing DMUB HW: %d\n", status);
1172                 return -EINVAL;
1173         }
1174
1175         /* Wait for firmware load to finish. */
1176         status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1177         if (status != DMUB_STATUS_OK)
1178                 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);
1179
1180         /* Init DMCU and ABM if available. */
1181         if (dmcu && abm) {
1182                 dmcu->funcs->dmcu_init(dmcu);
1183                 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1184         }
1185
1186         if (!adev->dm.dc->ctx->dmub_srv)
1187                 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1188         if (!adev->dm.dc->ctx->dmub_srv) {
1189                 DRM_ERROR("Couldn't allocate DC DMUB server!\n");
1190                 return -ENOMEM;
1191         }
1192
1193         DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
1194                  adev->dm.dmcub_fw_version);
1195
1196         return 0;
1197 }
1198
1199 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1200 {
1201         struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1202         enum dmub_status status;
1203         bool init;
1204
1205         if (!dmub_srv) {
1206                 /* DMUB isn't supported on the ASIC. */
1207                 return;
1208         }
1209
1210         status = dmub_srv_is_hw_init(dmub_srv, &init);
1211         if (status != DMUB_STATUS_OK)
1212                 DRM_WARN("DMUB hardware init check failed: %d\n", status);
1213
1214         if (status == DMUB_STATUS_OK && init) {
1215                 /* Wait for firmware load to finish. */
1216                 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1217                 if (status != DMUB_STATUS_OK)
1218                         DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);
1219         } else {
1220                 /* Perform the full hardware initialization. */
1221                 dm_dmub_hw_init(adev);
1222         }
1223 }
1224
1225 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1226 {
1227         u64 pt_base;
1228         u32 logical_addr_low;
1229         u32 logical_addr_high;
1230         u32 agp_base, agp_bot, agp_top;
1231         PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1232
1233         memset(pa_config, 0, sizeof(*pa_config));
1234
1235         agp_base = 0;
1236         agp_bot = adev->gmc.agp_start >> 24;
1237         agp_top = adev->gmc.agp_end >> 24;
1238
1239         /* AGP aperture is disabled */
1240         if (agp_bot == agp_top) {
1241                 logical_addr_low = adev->gmc.fb_start >> 18;
1242                 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1243                         /*
1244                          * Raven2 has a HW issue that it is unable to use the vram which
1245                          * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1246                          * workaround that increase system aperture high address (add 1)
1247                          * to get rid of the VM fault and hardware hang.
1248                          */
1249                         logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1250                 else
1251                         logical_addr_high = adev->gmc.fb_end >> 18;
1252         } else {
1253                 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1254                 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1255                         /*
1256                          * Raven2 has a HW issue that it is unable to use the vram which
1257                          * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1258                          * workaround that increase system aperture high address (add 1)
1259                          * to get rid of the VM fault and hardware hang.
1260                          */
1261                         logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1262                 else
1263                         logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1264         }
1265
1266         pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1267
1268         page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF;
1269         page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12);
1270         page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF;
1271         page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12);
1272         page_table_base.high_part = upper_32_bits(pt_base) & 0xF;
1273         page_table_base.low_part = lower_32_bits(pt_base);
1274
1275         pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1276         pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1277
1278         pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ;
1279         pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1280         pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1281
1282         pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1283         pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1284         pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1285
1286         pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1287         pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1288         pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1289
1290         pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1291
1292 }
1293
1294 static void force_connector_state(
1295         struct amdgpu_dm_connector *aconnector,
1296         enum drm_connector_force force_state)
1297 {
1298         struct drm_connector *connector = &aconnector->base;
1299
1300         mutex_lock(&connector->dev->mode_config.mutex);
1301         aconnector->base.force = force_state;
1302         mutex_unlock(&connector->dev->mode_config.mutex);
1303
1304         mutex_lock(&aconnector->hpd_lock);
1305         drm_kms_helper_connector_hotplug_event(connector);
1306         mutex_unlock(&aconnector->hpd_lock);
1307 }
1308
1309 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1310 {
1311         struct hpd_rx_irq_offload_work *offload_work;
1312         struct amdgpu_dm_connector *aconnector;
1313         struct dc_link *dc_link;
1314         struct amdgpu_device *adev;
1315         enum dc_connection_type new_connection_type = dc_connection_none;
1316         unsigned long flags;
1317         union test_response test_response;
1318
1319         memset(&test_response, 0, sizeof(test_response));
1320
1321         offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1322         aconnector = offload_work->offload_wq->aconnector;
1323
1324         if (!aconnector) {
1325                 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work");
1326                 goto skip;
1327         }
1328
1329         adev = drm_to_adev(aconnector->base.dev);
1330         dc_link = aconnector->dc_link;
1331
1332         mutex_lock(&aconnector->hpd_lock);
1333         if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1334                 DRM_ERROR("KMS: Failed to detect connector\n");
1335         mutex_unlock(&aconnector->hpd_lock);
1336
1337         if (new_connection_type == dc_connection_none)
1338                 goto skip;
1339
1340         if (amdgpu_in_reset(adev))
1341                 goto skip;
1342
1343         mutex_lock(&adev->dm.dc_lock);
1344         if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1345                 dc_link_dp_handle_automated_test(dc_link);
1346
1347                 if (aconnector->timing_changed) {
1348                         /* force connector disconnect and reconnect */
1349                         force_connector_state(aconnector, DRM_FORCE_OFF);
1350                         msleep(100);
1351                         force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1352                 }
1353
1354                 test_response.bits.ACK = 1;
1355
1356                 core_link_write_dpcd(
1357                 dc_link,
1358                 DP_TEST_RESPONSE,
1359                 &test_response.raw,
1360                 sizeof(test_response));
1361         }
1362         else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1363                         dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1364                         dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1365                 /* offload_work->data is from handle_hpd_rx_irq->
1366                  * schedule_hpd_rx_offload_work.this is defer handle
1367                  * for hpd short pulse. upon here, link status may be
1368                  * changed, need get latest link status from dpcd
1369                  * registers. if link status is good, skip run link
1370                  * training again.
1371                  */
1372                 union hpd_irq_data irq_data;
1373
1374                 memset(&irq_data, 0, sizeof(irq_data));
1375
1376                 /* before dc_link_dp_handle_link_loss, allow new link lost handle
1377                  * request be added to work queue if link lost at end of dc_link_
1378                  * dp_handle_link_loss
1379                  */
1380                 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1381                 offload_work->offload_wq->is_handling_link_loss = false;
1382                 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1383
1384                 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1385                         dc_link_check_link_loss_status(dc_link, &irq_data))
1386                         dc_link_dp_handle_link_loss(dc_link);
1387         }
1388         mutex_unlock(&adev->dm.dc_lock);
1389
1390 skip:
1391         kfree(offload_work);
1392
1393 }
1394
1395 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc)
1396 {
1397         int max_caps = dc->caps.max_links;
1398         int i = 0;
1399         struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1400
1401         hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1402
1403         if (!hpd_rx_offload_wq)
1404                 return NULL;
1405
1406
1407         for (i = 0; i < max_caps; i++) {
1408                 hpd_rx_offload_wq[i].wq =
1409                                     create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1410
1411                 if (hpd_rx_offload_wq[i].wq == NULL) {
1412                         DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!");
1413                         goto out_err;
1414                 }
1415
1416                 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1417         }
1418
1419         return hpd_rx_offload_wq;
1420
1421 out_err:
1422         for (i = 0; i < max_caps; i++) {
1423                 if (hpd_rx_offload_wq[i].wq)
1424                         destroy_workqueue(hpd_rx_offload_wq[i].wq);
1425         }
1426         kfree(hpd_rx_offload_wq);
1427         return NULL;
1428 }
1429
1430 struct amdgpu_stutter_quirk {
1431         u16 chip_vendor;
1432         u16 chip_device;
1433         u16 subsys_vendor;
1434         u16 subsys_device;
1435         u8 revision;
1436 };
1437
1438 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1439         /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1440         { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1441         { 0, 0, 0, 0, 0 },
1442 };
1443
1444 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1445 {
1446         const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1447
1448         while (p && p->chip_device != 0) {
1449                 if (pdev->vendor == p->chip_vendor &&
1450                     pdev->device == p->chip_device &&
1451                     pdev->subsystem_vendor == p->subsys_vendor &&
1452                     pdev->subsystem_device == p->subsys_device &&
1453                     pdev->revision == p->revision) {
1454                         return true;
1455                 }
1456                 ++p;
1457         }
1458         return false;
1459 }
1460
1461 static const struct dmi_system_id hpd_disconnect_quirk_table[] = {
1462         {
1463                 .matches = {
1464                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1465                         DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"),
1466                 },
1467         },
1468         {
1469                 .matches = {
1470                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1471                         DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"),
1472                 },
1473         },
1474         {
1475                 .matches = {
1476                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1477                         DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"),
1478                 },
1479         },
1480         {
1481                 .matches = {
1482                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1483                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"),
1484                 },
1485         },
1486         {
1487                 .matches = {
1488                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1489                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"),
1490                 },
1491         },
1492         {
1493                 .matches = {
1494                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1495                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"),
1496                 },
1497         },
1498         {
1499                 .matches = {
1500                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1501                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"),
1502                 },
1503         },
1504         {
1505                 .matches = {
1506                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1507                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"),
1508                 },
1509         },
1510         {
1511                 .matches = {
1512                         DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
1513                         DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"),
1514                 },
1515         },
1516         {}
1517         /* TODO: refactor this from a fixed table to a dynamic option */
1518 };
1519
1520 static void retrieve_dmi_info(struct amdgpu_display_manager *dm)
1521 {
1522         const struct dmi_system_id *dmi_id;
1523
1524         dm->aux_hpd_discon_quirk = false;
1525
1526         dmi_id = dmi_first_match(hpd_disconnect_quirk_table);
1527         if (dmi_id) {
1528                 dm->aux_hpd_discon_quirk = true;
1529                 DRM_INFO("aux_hpd_discon_quirk attached\n");
1530         }
1531 }
1532
1533 static int amdgpu_dm_init(struct amdgpu_device *adev)
1534 {
1535         struct dc_init_data init_data;
1536         struct dc_callback_init init_params;
1537         int r;
1538
1539         adev->dm.ddev = adev_to_drm(adev);
1540         adev->dm.adev = adev;
1541
1542         /* Zero all the fields */
1543         memset(&init_data, 0, sizeof(init_data));
1544         memset(&init_params, 0, sizeof(init_params));
1545
1546         mutex_init(&adev->dm.dpia_aux_lock);
1547         mutex_init(&adev->dm.dc_lock);
1548         mutex_init(&adev->dm.audio_lock);
1549
1550         if(amdgpu_dm_irq_init(adev)) {
1551                 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
1552                 goto error;
1553         }
1554
1555         init_data.asic_id.chip_family = adev->family;
1556
1557         init_data.asic_id.pci_revision_id = adev->pdev->revision;
1558         init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1559         init_data.asic_id.chip_id = adev->pdev->device;
1560
1561         init_data.asic_id.vram_width = adev->gmc.vram_width;
1562         /* TODO: initialize init_data.asic_id.vram_type here!!!! */
1563         init_data.asic_id.atombios_base_address =
1564                 adev->mode_info.atom_context->bios;
1565
1566         init_data.driver = adev;
1567
1568         adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
1569
1570         if (!adev->dm.cgs_device) {
1571                 DRM_ERROR("amdgpu: failed to create cgs device.\n");
1572                 goto error;
1573         }
1574
1575         init_data.cgs_device = adev->dm.cgs_device;
1576
1577         init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1578
1579         switch (adev->ip_versions[DCE_HWIP][0]) {
1580         case IP_VERSION(2, 1, 0):
1581                 switch (adev->dm.dmcub_fw_version) {
1582                 case 0: /* development */
1583                 case 0x1: /* linux-firmware.git hash 6d9f399 */
1584                 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1585                         init_data.flags.disable_dmcu = false;
1586                         break;
1587                 default:
1588                         init_data.flags.disable_dmcu = true;
1589                 }
1590                 break;
1591         case IP_VERSION(2, 0, 3):
1592                 init_data.flags.disable_dmcu = true;
1593                 break;
1594         default:
1595                 break;
1596         }
1597
1598         switch (adev->asic_type) {
1599         case CHIP_CARRIZO:
1600         case CHIP_STONEY:
1601                 init_data.flags.gpu_vm_support = true;
1602                 break;
1603         default:
1604                 switch (adev->ip_versions[DCE_HWIP][0]) {
1605                 case IP_VERSION(1, 0, 0):
1606                 case IP_VERSION(1, 0, 1):
1607                         /* enable S/G on PCO and RV2 */
1608                         if ((adev->apu_flags & AMD_APU_IS_RAVEN2) ||
1609                             (adev->apu_flags & AMD_APU_IS_PICASSO))
1610                                 init_data.flags.gpu_vm_support = true;
1611                         break;
1612                 case IP_VERSION(2, 1, 0):
1613                 case IP_VERSION(3, 0, 1):
1614                 case IP_VERSION(3, 1, 2):
1615                 case IP_VERSION(3, 1, 3):
1616                 case IP_VERSION(3, 1, 4):
1617                 case IP_VERSION(3, 1, 5):
1618                 case IP_VERSION(3, 1, 6):
1619                         init_data.flags.gpu_vm_support = true;
1620                         break;
1621                 default:
1622                         break;
1623                 }
1624                 break;
1625         }
1626         if (init_data.flags.gpu_vm_support &&
1627             (amdgpu_sg_display == 0))
1628                 init_data.flags.gpu_vm_support = false;
1629
1630         if (init_data.flags.gpu_vm_support)
1631                 adev->mode_info.gpu_vm_support = true;
1632
1633         if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1634                 init_data.flags.fbc_support = true;
1635
1636         if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1637                 init_data.flags.multi_mon_pp_mclk_switch = true;
1638
1639         if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1640                 init_data.flags.disable_fractional_pwm = true;
1641
1642         if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1643                 init_data.flags.edp_no_power_sequencing = true;
1644
1645         if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1646                 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1647         if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1648                 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1649
1650         /* Disable SubVP + DRR config by default */
1651         init_data.flags.disable_subvp_drr = true;
1652         if (amdgpu_dc_feature_mask & DC_ENABLE_SUBVP_DRR)
1653                 init_data.flags.disable_subvp_drr = false;
1654
1655         init_data.flags.seamless_boot_edp_requested = false;
1656
1657         if (check_seamless_boot_capability(adev)) {
1658                 init_data.flags.seamless_boot_edp_requested = true;
1659                 init_data.flags.allow_seamless_boot_optimization = true;
1660                 DRM_INFO("Seamless boot condition check passed\n");
1661         }
1662
1663         init_data.flags.enable_mipi_converter_optimization = true;
1664
1665         init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1666         init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1667
1668         INIT_LIST_HEAD(&adev->dm.da_list);
1669
1670         retrieve_dmi_info(&adev->dm);
1671
1672         /* Display Core create. */
1673         adev->dm.dc = dc_create(&init_data);
1674
1675         if (adev->dm.dc) {
1676                 DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
1677         } else {
1678                 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
1679                 goto error;
1680         }
1681
1682         if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
1683                 adev->dm.dc->debug.force_single_disp_pipe_split = false;
1684                 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
1685         }
1686
1687         if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
1688                 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
1689         if (dm_should_disable_stutter(adev->pdev))
1690                 adev->dm.dc->debug.disable_stutter = true;
1691
1692         if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
1693                 adev->dm.dc->debug.disable_stutter = true;
1694
1695         if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) {
1696                 adev->dm.dc->debug.disable_dsc = true;
1697         }
1698
1699         if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
1700                 adev->dm.dc->debug.disable_clock_gate = true;
1701
1702         if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
1703                 adev->dm.dc->debug.force_subvp_mclk_switch = true;
1704
1705         adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
1706
1707         /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
1708         adev->dm.dc->debug.ignore_cable_id = true;
1709
1710         /* TODO: There is a new drm mst change where the freedom of
1711          * vc_next_start_slot update is revoked/moved into drm, instead of in
1712          * driver. This forces us to make sure to get vc_next_start_slot updated
1713          * in drm function each time without considering if mst_state is active
1714          * or not. Otherwise, next time hotplug will give wrong start_slot
1715          * number. We are implementing a temporary solution to even notify drm
1716          * mst deallocation when link is no longer of MST type when uncommitting
1717          * the stream so we will have more time to work on a proper solution.
1718          * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we
1719          * should notify drm to do a complete "reset" of its states and stop
1720          * calling further drm mst functions when link is no longer of an MST
1721          * type. This could happen when we unplug an MST hubs/displays. When
1722          * uncommit stream comes later after unplug, we should just reset
1723          * hardware states only.
1724          */
1725         adev->dm.dc->debug.temp_mst_deallocation_sequence = true;
1726
1727         if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
1728                 DRM_INFO("DP-HDMI FRL PCON supported\n");
1729
1730         r = dm_dmub_hw_init(adev);
1731         if (r) {
1732                 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
1733                 goto error;
1734         }
1735
1736         dc_hardware_init(adev->dm.dc);
1737
1738         adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc);
1739         if (!adev->dm.hpd_rx_offload_wq) {
1740                 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n");
1741                 goto error;
1742         }
1743
1744         if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
1745                 struct dc_phy_addr_space_config pa_config;
1746
1747                 mmhub_read_system_context(adev, &pa_config);
1748
1749                 // Call the DC init_memory func
1750                 dc_setup_system_context(adev->dm.dc, &pa_config);
1751         }
1752
1753         adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
1754         if (!adev->dm.freesync_module) {
1755                 DRM_ERROR(
1756                 "amdgpu: failed to initialize freesync_module.\n");
1757         } else
1758                 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
1759                                 adev->dm.freesync_module);
1760
1761         amdgpu_dm_init_color_mod();
1762
1763         if (adev->dm.dc->caps.max_links > 0) {
1764                 adev->dm.vblank_control_workqueue =
1765                         create_singlethread_workqueue("dm_vblank_control_workqueue");
1766                 if (!adev->dm.vblank_control_workqueue)
1767                         DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n");
1768         }
1769
1770         if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
1771                 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
1772
1773                 if (!adev->dm.hdcp_workqueue)
1774                         DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
1775                 else
1776                         DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
1777
1778                 dc_init_callbacks(adev->dm.dc, &init_params);
1779         }
1780 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
1781         adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev);
1782         if (!adev->dm.secure_display_ctxs) {
1783                 DRM_ERROR("amdgpu: failed to initialize secure_display_ctxs.\n");
1784         }
1785 #endif
1786         if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
1787                 init_completion(&adev->dm.dmub_aux_transfer_done);
1788                 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
1789                 if (!adev->dm.dmub_notify) {
1790                         DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify");
1791                         goto error;
1792                 }
1793
1794                 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
1795                 if (!adev->dm.delayed_hpd_wq) {
1796                         DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n");
1797                         goto error;
1798                 }
1799
1800                 amdgpu_dm_outbox_init(adev);
1801                 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
1802                         dmub_aux_setconfig_callback, false)) {
1803                         DRM_ERROR("amdgpu: fail to register dmub aux callback");
1804                         goto error;
1805                 }
1806                 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) {
1807                         DRM_ERROR("amdgpu: fail to register dmub hpd callback");
1808                         goto error;
1809                 }
1810                 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) {
1811                         DRM_ERROR("amdgpu: fail to register dmub hpd callback");
1812                         goto error;
1813                 }
1814         }
1815
1816         /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
1817          * It is expected that DMUB will resend any pending notifications at this point, for
1818          * example HPD from DPIA.
1819          */
1820         if (dc_is_dmub_outbox_supported(adev->dm.dc))
1821                 dc_enable_dmub_outbox(adev->dm.dc);
1822
1823         if (amdgpu_dm_initialize_drm_device(adev)) {
1824                 DRM_ERROR(
1825                 "amdgpu: failed to initialize sw for display support.\n");
1826                 goto error;
1827         }
1828
1829         /* create fake encoders for MST */
1830         dm_dp_create_fake_mst_encoders(adev);
1831
1832         /* TODO: Add_display_info? */
1833
1834         /* TODO use dynamic cursor width */
1835         adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
1836         adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
1837
1838         if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
1839                 DRM_ERROR(
1840                 "amdgpu: failed to initialize sw for display support.\n");
1841                 goto error;
1842         }
1843
1844
1845         DRM_DEBUG_DRIVER("KMS initialized.\n");
1846
1847         return 0;
1848 error:
1849         amdgpu_dm_fini(adev);
1850
1851         return -EINVAL;
1852 }
1853
1854 static int amdgpu_dm_early_fini(void *handle)
1855 {
1856         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1857
1858         amdgpu_dm_audio_fini(adev);
1859
1860         return 0;
1861 }
1862
1863 static void amdgpu_dm_fini(struct amdgpu_device *adev)
1864 {
1865         int i;
1866
1867         if (adev->dm.vblank_control_workqueue) {
1868                 destroy_workqueue(adev->dm.vblank_control_workqueue);
1869                 adev->dm.vblank_control_workqueue = NULL;
1870         }
1871
1872         amdgpu_dm_destroy_drm_device(&adev->dm);
1873
1874 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
1875         if (adev->dm.secure_display_ctxs) {
1876                 for (i = 0; i < adev->mode_info.num_crtc; i++) {
1877                         if (adev->dm.secure_display_ctxs[i].crtc) {
1878                                 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work);
1879                                 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work);
1880                         }
1881                 }
1882                 kfree(adev->dm.secure_display_ctxs);
1883                 adev->dm.secure_display_ctxs = NULL;
1884         }
1885 #endif
1886         if (adev->dm.hdcp_workqueue) {
1887                 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
1888                 adev->dm.hdcp_workqueue = NULL;
1889         }
1890
1891         if (adev->dm.dc)
1892                 dc_deinit_callbacks(adev->dm.dc);
1893
1894         dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
1895
1896         if (dc_enable_dmub_notifications(adev->dm.dc)) {
1897                 kfree(adev->dm.dmub_notify);
1898                 adev->dm.dmub_notify = NULL;
1899                 destroy_workqueue(adev->dm.delayed_hpd_wq);
1900                 adev->dm.delayed_hpd_wq = NULL;
1901         }
1902
1903         if (adev->dm.dmub_bo)
1904                 amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
1905                                       &adev->dm.dmub_bo_gpu_addr,
1906                                       &adev->dm.dmub_bo_cpu_addr);
1907
1908         if (adev->dm.hpd_rx_offload_wq) {
1909                 for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
1910                         if (adev->dm.hpd_rx_offload_wq[i].wq) {
1911                                 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
1912                                 adev->dm.hpd_rx_offload_wq[i].wq = NULL;
1913                         }
1914                 }
1915
1916                 kfree(adev->dm.hpd_rx_offload_wq);
1917                 adev->dm.hpd_rx_offload_wq = NULL;
1918         }
1919
1920         /* DC Destroy TODO: Replace destroy DAL */
1921         if (adev->dm.dc)
1922                 dc_destroy(&adev->dm.dc);
1923         /*
1924          * TODO: pageflip, vlank interrupt
1925          *
1926          * amdgpu_dm_irq_fini(adev);
1927          */
1928
1929         if (adev->dm.cgs_device) {
1930                 amdgpu_cgs_destroy_device(adev->dm.cgs_device);
1931                 adev->dm.cgs_device = NULL;
1932         }
1933         if (adev->dm.freesync_module) {
1934                 mod_freesync_destroy(adev->dm.freesync_module);
1935                 adev->dm.freesync_module = NULL;
1936         }
1937
1938         mutex_destroy(&adev->dm.audio_lock);
1939         mutex_destroy(&adev->dm.dc_lock);
1940         mutex_destroy(&adev->dm.dpia_aux_lock);
1941
1942         return;
1943 }
1944
1945 static int load_dmcu_fw(struct amdgpu_device *adev)
1946 {
1947         const char *fw_name_dmcu = NULL;
1948         int r;
1949         const struct dmcu_firmware_header_v1_0 *hdr;
1950
1951         switch(adev->asic_type) {
1952 #if defined(CONFIG_DRM_AMD_DC_SI)
1953         case CHIP_TAHITI:
1954         case CHIP_PITCAIRN:
1955         case CHIP_VERDE:
1956         case CHIP_OLAND:
1957 #endif
1958         case CHIP_BONAIRE:
1959         case CHIP_HAWAII:
1960         case CHIP_KAVERI:
1961         case CHIP_KABINI:
1962         case CHIP_MULLINS:
1963         case CHIP_TONGA:
1964         case CHIP_FIJI:
1965         case CHIP_CARRIZO:
1966         case CHIP_STONEY:
1967         case CHIP_POLARIS11:
1968         case CHIP_POLARIS10:
1969         case CHIP_POLARIS12:
1970         case CHIP_VEGAM:
1971         case CHIP_VEGA10:
1972         case CHIP_VEGA12:
1973         case CHIP_VEGA20:
1974                 return 0;
1975         case CHIP_NAVI12:
1976                 fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
1977                 break;
1978         case CHIP_RAVEN:
1979                 if (ASICREV_IS_PICASSO(adev->external_rev_id))
1980                         fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
1981                 else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
1982                         fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
1983                 else
1984                         return 0;
1985                 break;
1986         default:
1987                 switch (adev->ip_versions[DCE_HWIP][0]) {
1988                 case IP_VERSION(2, 0, 2):
1989                 case IP_VERSION(2, 0, 3):
1990                 case IP_VERSION(2, 0, 0):
1991                 case IP_VERSION(2, 1, 0):
1992                 case IP_VERSION(3, 0, 0):
1993                 case IP_VERSION(3, 0, 2):
1994                 case IP_VERSION(3, 0, 3):
1995                 case IP_VERSION(3, 0, 1):
1996                 case IP_VERSION(3, 1, 2):
1997                 case IP_VERSION(3, 1, 3):
1998                 case IP_VERSION(3, 1, 4):
1999                 case IP_VERSION(3, 1, 5):
2000                 case IP_VERSION(3, 1, 6):
2001                 case IP_VERSION(3, 2, 0):
2002                 case IP_VERSION(3, 2, 1):
2003                         return 0;
2004                 default:
2005                         break;
2006                 }
2007                 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2008                 return -EINVAL;
2009         }
2010
2011         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2012                 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2013                 return 0;
2014         }
2015
2016         r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu);
2017         if (r == -ENODEV) {
2018                 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2019                 DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2020                 adev->dm.fw_dmcu = NULL;
2021                 return 0;
2022         }
2023         if (r) {
2024                 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
2025                         fw_name_dmcu);
2026                 amdgpu_ucode_release(&adev->dm.fw_dmcu);
2027                 return r;
2028         }
2029
2030         hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2031         adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2032         adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2033         adev->firmware.fw_size +=
2034                 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2035
2036         adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2037         adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2038         adev->firmware.fw_size +=
2039                 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2040
2041         adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2042
2043         DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2044
2045         return 0;
2046 }
2047
2048 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2049 {
2050         struct amdgpu_device *adev = ctx;
2051
2052         return dm_read_reg(adev->dm.dc->ctx, address);
2053 }
2054
2055 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2056                                      uint32_t value)
2057 {
2058         struct amdgpu_device *adev = ctx;
2059
2060         return dm_write_reg(adev->dm.dc->ctx, address, value);
2061 }
2062
2063 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2064 {
2065         struct dmub_srv_create_params create_params;
2066         struct dmub_srv_region_params region_params;
2067         struct dmub_srv_region_info region_info;
2068         struct dmub_srv_fb_params fb_params;
2069         struct dmub_srv_fb_info *fb_info;
2070         struct dmub_srv *dmub_srv;
2071         const struct dmcub_firmware_header_v1_0 *hdr;
2072         enum dmub_asic dmub_asic;
2073         enum dmub_status status;
2074         int r;
2075
2076         switch (adev->ip_versions[DCE_HWIP][0]) {
2077         case IP_VERSION(2, 1, 0):
2078                 dmub_asic = DMUB_ASIC_DCN21;
2079                 break;
2080         case IP_VERSION(3, 0, 0):
2081                 dmub_asic = DMUB_ASIC_DCN30;
2082                 break;
2083         case IP_VERSION(3, 0, 1):
2084                 dmub_asic = DMUB_ASIC_DCN301;
2085                 break;
2086         case IP_VERSION(3, 0, 2):
2087                 dmub_asic = DMUB_ASIC_DCN302;
2088                 break;
2089         case IP_VERSION(3, 0, 3):
2090                 dmub_asic = DMUB_ASIC_DCN303;
2091                 break;
2092         case IP_VERSION(3, 1, 2):
2093         case IP_VERSION(3, 1, 3):
2094                 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2095                 break;
2096         case IP_VERSION(3, 1, 4):
2097                 dmub_asic = DMUB_ASIC_DCN314;
2098                 break;
2099         case IP_VERSION(3, 1, 5):
2100                 dmub_asic = DMUB_ASIC_DCN315;
2101                 break;
2102         case IP_VERSION(3, 1, 6):
2103                 dmub_asic = DMUB_ASIC_DCN316;
2104                 break;
2105         case IP_VERSION(3, 2, 0):
2106                 dmub_asic = DMUB_ASIC_DCN32;
2107                 break;
2108         case IP_VERSION(3, 2, 1):
2109                 dmub_asic = DMUB_ASIC_DCN321;
2110                 break;
2111         default:
2112                 /* ASIC doesn't support DMUB. */
2113                 return 0;
2114         }
2115
2116         hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2117         adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2118
2119         if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2120                 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2121                         AMDGPU_UCODE_ID_DMCUB;
2122                 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2123                         adev->dm.dmub_fw;
2124                 adev->firmware.fw_size +=
2125                         ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2126
2127                 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
2128                          adev->dm.dmcub_fw_version);
2129         }
2130
2131
2132         adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2133         dmub_srv = adev->dm.dmub_srv;
2134
2135         if (!dmub_srv) {
2136                 DRM_ERROR("Failed to allocate DMUB service!\n");
2137                 return -ENOMEM;
2138         }
2139
2140         memset(&create_params, 0, sizeof(create_params));
2141         create_params.user_ctx = adev;
2142         create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2143         create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2144         create_params.asic = dmub_asic;
2145
2146         /* Create the DMUB service. */
2147         status = dmub_srv_create(dmub_srv, &create_params);
2148         if (status != DMUB_STATUS_OK) {
2149                 DRM_ERROR("Error creating DMUB service: %d\n", status);
2150                 return -EINVAL;
2151         }
2152
2153         /* Calculate the size of all the regions for the DMUB service. */
2154         memset(&region_params, 0, sizeof(region_params));
2155
2156         region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2157                                         PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2158         region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2159         region_params.vbios_size = adev->bios_size;
2160         region_params.fw_bss_data = region_params.bss_data_size ?
2161                 adev->dm.dmub_fw->data +
2162                 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2163                 le32_to_cpu(hdr->inst_const_bytes) : NULL;
2164         region_params.fw_inst_const =
2165                 adev->dm.dmub_fw->data +
2166                 le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2167                 PSP_HEADER_BYTES;
2168
2169         status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2170                                            &region_info);
2171
2172         if (status != DMUB_STATUS_OK) {
2173                 DRM_ERROR("Error calculating DMUB region info: %d\n", status);
2174                 return -EINVAL;
2175         }
2176
2177         /*
2178          * Allocate a framebuffer based on the total size of all the regions.
2179          * TODO: Move this into GART.
2180          */
2181         r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2182                                     AMDGPU_GEM_DOMAIN_VRAM |
2183                                     AMDGPU_GEM_DOMAIN_GTT,
2184                                     &adev->dm.dmub_bo,
2185                                     &adev->dm.dmub_bo_gpu_addr,
2186                                     &adev->dm.dmub_bo_cpu_addr);
2187         if (r)
2188                 return r;
2189
2190         /* Rebase the regions on the framebuffer address. */
2191         memset(&fb_params, 0, sizeof(fb_params));
2192         fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr;
2193         fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr;
2194         fb_params.region_info = &region_info;
2195
2196         adev->dm.dmub_fb_info =
2197                 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2198         fb_info = adev->dm.dmub_fb_info;
2199
2200         if (!fb_info) {
2201                 DRM_ERROR(
2202                         "Failed to allocate framebuffer info for DMUB service!\n");
2203                 return -ENOMEM;
2204         }
2205
2206         status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info);
2207         if (status != DMUB_STATUS_OK) {
2208                 DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
2209                 return -EINVAL;
2210         }
2211
2212         return 0;
2213 }
2214
2215 static int dm_sw_init(void *handle)
2216 {
2217         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2218         int r;
2219
2220         r = dm_dmub_sw_init(adev);
2221         if (r)
2222                 return r;
2223
2224         return load_dmcu_fw(adev);
2225 }
2226
2227 static int dm_sw_fini(void *handle)
2228 {
2229         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2230
2231         kfree(adev->dm.dmub_fb_info);
2232         adev->dm.dmub_fb_info = NULL;
2233
2234         if (adev->dm.dmub_srv) {
2235                 dmub_srv_destroy(adev->dm.dmub_srv);
2236                 adev->dm.dmub_srv = NULL;
2237         }
2238
2239         amdgpu_ucode_release(&adev->dm.dmub_fw);
2240         amdgpu_ucode_release(&adev->dm.fw_dmcu);
2241
2242         return 0;
2243 }
2244
2245 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2246 {
2247         struct amdgpu_dm_connector *aconnector;
2248         struct drm_connector *connector;
2249         struct drm_connector_list_iter iter;
2250         int ret = 0;
2251
2252         drm_connector_list_iter_begin(dev, &iter);
2253         drm_for_each_connector_iter(connector, &iter) {
2254                 aconnector = to_amdgpu_dm_connector(connector);
2255                 if (aconnector->dc_link->type == dc_connection_mst_branch &&
2256                     aconnector->mst_mgr.aux) {
2257                         DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
2258                                          aconnector,
2259                                          aconnector->base.base.id);
2260
2261                         ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2262                         if (ret < 0) {
2263                                 DRM_ERROR("DM_MST: Failed to start MST\n");
2264                                 aconnector->dc_link->type =
2265                                         dc_connection_single;
2266                                 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2267                                                                      aconnector->dc_link);
2268                                 break;
2269                         }
2270                 }
2271         }
2272         drm_connector_list_iter_end(&iter);
2273
2274         return ret;
2275 }
2276
2277 static int dm_late_init(void *handle)
2278 {
2279         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2280
2281         struct dmcu_iram_parameters params;
2282         unsigned int linear_lut[16];
2283         int i;
2284         struct dmcu *dmcu = NULL;
2285
2286         dmcu = adev->dm.dc->res_pool->dmcu;
2287
2288         for (i = 0; i < 16; i++)
2289                 linear_lut[i] = 0xFFFF * i / 15;
2290
2291         params.set = 0;
2292         params.backlight_ramping_override = false;
2293         params.backlight_ramping_start = 0xCCCC;
2294         params.backlight_ramping_reduction = 0xCCCCCCCC;
2295         params.backlight_lut_array_size = 16;
2296         params.backlight_lut_array = linear_lut;
2297
2298         /* Min backlight level after ABM reduction,  Don't allow below 1%
2299          * 0xFFFF x 0.01 = 0x28F
2300          */
2301         params.min_abm_backlight = 0x28F;
2302         /* In the case where abm is implemented on dmcub,
2303         * dmcu object will be null.
2304         * ABM 2.4 and up are implemented on dmcub.
2305         */
2306         if (dmcu) {
2307                 if (!dmcu_load_iram(dmcu, params))
2308                         return -EINVAL;
2309         } else if (adev->dm.dc->ctx->dmub_srv) {
2310                 struct dc_link *edp_links[MAX_NUM_EDP];
2311                 int edp_num;
2312
2313                 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2314                 for (i = 0; i < edp_num; i++) {
2315                         if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2316                                 return -EINVAL;
2317                 }
2318         }
2319
2320         return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2321 }
2322
2323 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2324 {
2325         struct amdgpu_dm_connector *aconnector;
2326         struct drm_connector *connector;
2327         struct drm_connector_list_iter iter;
2328         struct drm_dp_mst_topology_mgr *mgr;
2329         int ret;
2330         bool need_hotplug = false;
2331
2332         drm_connector_list_iter_begin(dev, &iter);
2333         drm_for_each_connector_iter(connector, &iter) {
2334                 aconnector = to_amdgpu_dm_connector(connector);
2335                 if (aconnector->dc_link->type != dc_connection_mst_branch ||
2336                     aconnector->mst_root)
2337                         continue;
2338
2339                 mgr = &aconnector->mst_mgr;
2340
2341                 if (suspend) {
2342                         drm_dp_mst_topology_mgr_suspend(mgr);
2343                 } else {
2344                         /* if extended timeout is supported in hardware,
2345                          * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2346                          * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2347                          */
2348                         try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2349                         if (!dp_is_lttpr_present(aconnector->dc_link))
2350                                 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2351
2352                         ret = drm_dp_mst_topology_mgr_resume(mgr, true);
2353                         if (ret < 0) {
2354                                 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2355                                         aconnector->dc_link);
2356                                 need_hotplug = true;
2357                         }
2358                 }
2359         }
2360         drm_connector_list_iter_end(&iter);
2361
2362         if (need_hotplug)
2363                 drm_kms_helper_hotplug_event(dev);
2364 }
2365
2366 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2367 {
2368         int ret = 0;
2369
2370         /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2371          * on window driver dc implementation.
2372          * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2373          * should be passed to smu during boot up and resume from s3.
2374          * boot up: dc calculate dcn watermark clock settings within dc_create,
2375          * dcn20_resource_construct
2376          * then call pplib functions below to pass the settings to smu:
2377          * smu_set_watermarks_for_clock_ranges
2378          * smu_set_watermarks_table
2379          * navi10_set_watermarks_table
2380          * smu_write_watermarks_table
2381          *
2382          * For Renoir, clock settings of dcn watermark are also fixed values.
2383          * dc has implemented different flow for window driver:
2384          * dc_hardware_init / dc_set_power_state
2385          * dcn10_init_hw
2386          * notify_wm_ranges
2387          * set_wm_ranges
2388          * -- Linux
2389          * smu_set_watermarks_for_clock_ranges
2390          * renoir_set_watermarks_table
2391          * smu_write_watermarks_table
2392          *
2393          * For Linux,
2394          * dc_hardware_init -> amdgpu_dm_init
2395          * dc_set_power_state --> dm_resume
2396          *
2397          * therefore, this function apply to navi10/12/14 but not Renoir
2398          * *
2399          */
2400         switch (adev->ip_versions[DCE_HWIP][0]) {
2401         case IP_VERSION(2, 0, 2):
2402         case IP_VERSION(2, 0, 0):
2403                 break;
2404         default:
2405                 return 0;
2406         }
2407
2408         ret = amdgpu_dpm_write_watermarks_table(adev);
2409         if (ret) {
2410                 DRM_ERROR("Failed to update WMTABLE!\n");
2411                 return ret;
2412         }
2413
2414         return 0;
2415 }
2416
2417 /**
2418  * dm_hw_init() - Initialize DC device
2419  * @handle: The base driver device containing the amdgpu_dm device.
2420  *
2421  * Initialize the &struct amdgpu_display_manager device. This involves calling
2422  * the initializers of each DM component, then populating the struct with them.
2423  *
2424  * Although the function implies hardware initialization, both hardware and
2425  * software are initialized here. Splitting them out to their relevant init
2426  * hooks is a future TODO item.
2427  *
2428  * Some notable things that are initialized here:
2429  *
2430  * - Display Core, both software and hardware
2431  * - DC modules that we need (freesync and color management)
2432  * - DRM software states
2433  * - Interrupt sources and handlers
2434  * - Vblank support
2435  * - Debug FS entries, if enabled
2436  */
2437 static int dm_hw_init(void *handle)
2438 {
2439         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2440         /* Create DAL display manager */
2441         amdgpu_dm_init(adev);
2442         amdgpu_dm_hpd_init(adev);
2443
2444         return 0;
2445 }
2446
2447 /**
2448  * dm_hw_fini() - Teardown DC device
2449  * @handle: The base driver device containing the amdgpu_dm device.
2450  *
2451  * Teardown components within &struct amdgpu_display_manager that require
2452  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
2453  * were loaded. Also flush IRQ workqueues and disable them.
2454  */
2455 static int dm_hw_fini(void *handle)
2456 {
2457         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2458
2459         amdgpu_dm_hpd_fini(adev);
2460
2461         amdgpu_dm_irq_fini(adev);
2462         amdgpu_dm_fini(adev);
2463         return 0;
2464 }
2465
2466
2467 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
2468                                  struct dc_state *state, bool enable)
2469 {
2470         enum dc_irq_source irq_source;
2471         struct amdgpu_crtc *acrtc;
2472         int rc = -EBUSY;
2473         int i = 0;
2474
2475         for (i = 0; i < state->stream_count; i++) {
2476                 acrtc = get_crtc_by_otg_inst(
2477                                 adev, state->stream_status[i].primary_otg_inst);
2478
2479                 if (acrtc && state->stream_status[i].plane_count != 0) {
2480                         irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
2481                         rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2482                         DRM_DEBUG_VBL("crtc %d - vupdate irq %sabling: r=%d\n",
2483                                       acrtc->crtc_id, enable ? "en" : "dis", rc);
2484                         if (rc)
2485                                 DRM_WARN("Failed to %s pflip interrupts\n",
2486                                          enable ? "enable" : "disable");
2487
2488                         if (enable) {
2489                                 rc = amdgpu_dm_crtc_enable_vblank(&acrtc->base);
2490                                 if (rc)
2491                                         DRM_WARN("Failed to enable vblank interrupts\n");
2492                         } else {
2493                                 amdgpu_dm_crtc_disable_vblank(&acrtc->base);
2494                         }
2495
2496                 }
2497         }
2498
2499 }
2500
2501 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
2502 {
2503         struct dc_state *context = NULL;
2504         enum dc_status res = DC_ERROR_UNEXPECTED;
2505         int i;
2506         struct dc_stream_state *del_streams[MAX_PIPES];
2507         int del_streams_count = 0;
2508
2509         memset(del_streams, 0, sizeof(del_streams));
2510
2511         context = dc_create_state(dc);
2512         if (context == NULL)
2513                 goto context_alloc_fail;
2514
2515         dc_resource_state_copy_construct_current(dc, context);
2516
2517         /* First remove from context all streams */
2518         for (i = 0; i < context->stream_count; i++) {
2519                 struct dc_stream_state *stream = context->streams[i];
2520
2521                 del_streams[del_streams_count++] = stream;
2522         }
2523
2524         /* Remove all planes for removed streams and then remove the streams */
2525         for (i = 0; i < del_streams_count; i++) {
2526                 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) {
2527                         res = DC_FAIL_DETACH_SURFACES;
2528                         goto fail;
2529                 }
2530
2531                 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]);
2532                 if (res != DC_OK)
2533                         goto fail;
2534         }
2535
2536         res = dc_commit_streams(dc, context->streams, context->stream_count);
2537
2538 fail:
2539         dc_release_state(context);
2540
2541 context_alloc_fail:
2542         return res;
2543 }
2544
2545 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
2546 {
2547         int i;
2548
2549         if (dm->hpd_rx_offload_wq) {
2550                 for (i = 0; i < dm->dc->caps.max_links; i++)
2551                         flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
2552         }
2553 }
2554
2555 static int dm_suspend(void *handle)
2556 {
2557         struct amdgpu_device *adev = handle;
2558         struct amdgpu_display_manager *dm = &adev->dm;
2559         int ret = 0;
2560
2561         if (amdgpu_in_reset(adev)) {
2562                 mutex_lock(&dm->dc_lock);
2563
2564                 dc_allow_idle_optimizations(adev->dm.dc, false);
2565
2566                 dm->cached_dc_state = dc_copy_state(dm->dc->current_state);
2567
2568                 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
2569
2570                 amdgpu_dm_commit_zero_streams(dm->dc);
2571
2572                 amdgpu_dm_irq_suspend(adev);
2573
2574                 hpd_rx_irq_work_suspend(dm);
2575
2576                 return ret;
2577         }
2578
2579         WARN_ON(adev->dm.cached_state);
2580         adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
2581
2582         s3_handle_mst(adev_to_drm(adev), true);
2583
2584         amdgpu_dm_irq_suspend(adev);
2585
2586         hpd_rx_irq_work_suspend(dm);
2587
2588         dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
2589
2590         return 0;
2591 }
2592
2593 struct amdgpu_dm_connector *
2594 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
2595                                              struct drm_crtc *crtc)
2596 {
2597         u32 i;
2598         struct drm_connector_state *new_con_state;
2599         struct drm_connector *connector;
2600         struct drm_crtc *crtc_from_state;
2601
2602         for_each_new_connector_in_state(state, connector, new_con_state, i) {
2603                 crtc_from_state = new_con_state->crtc;
2604
2605                 if (crtc_from_state == crtc)
2606                         return to_amdgpu_dm_connector(connector);
2607         }
2608
2609         return NULL;
2610 }
2611
2612 static void emulated_link_detect(struct dc_link *link)
2613 {
2614         struct dc_sink_init_data sink_init_data = { 0 };
2615         struct display_sink_capability sink_caps = { 0 };
2616         enum dc_edid_status edid_status;
2617         struct dc_context *dc_ctx = link->ctx;
2618         struct dc_sink *sink = NULL;
2619         struct dc_sink *prev_sink = NULL;
2620
2621         link->type = dc_connection_none;
2622         prev_sink = link->local_sink;
2623
2624         if (prev_sink)
2625                 dc_sink_release(prev_sink);
2626
2627         switch (link->connector_signal) {
2628         case SIGNAL_TYPE_HDMI_TYPE_A: {
2629                 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2630                 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
2631                 break;
2632         }
2633
2634         case SIGNAL_TYPE_DVI_SINGLE_LINK: {
2635                 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2636                 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
2637                 break;
2638         }
2639
2640         case SIGNAL_TYPE_DVI_DUAL_LINK: {
2641                 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2642                 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
2643                 break;
2644         }
2645
2646         case SIGNAL_TYPE_LVDS: {
2647                 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
2648                 sink_caps.signal = SIGNAL_TYPE_LVDS;
2649                 break;
2650         }
2651
2652         case SIGNAL_TYPE_EDP: {
2653                 sink_caps.transaction_type =
2654                         DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
2655                 sink_caps.signal = SIGNAL_TYPE_EDP;
2656                 break;
2657         }
2658
2659         case SIGNAL_TYPE_DISPLAY_PORT: {
2660                 sink_caps.transaction_type =
2661                         DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
2662                 sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
2663                 break;
2664         }
2665
2666         default:
2667                 DC_ERROR("Invalid connector type! signal:%d\n",
2668                         link->connector_signal);
2669                 return;
2670         }
2671
2672         sink_init_data.link = link;
2673         sink_init_data.sink_signal = sink_caps.signal;
2674
2675         sink = dc_sink_create(&sink_init_data);
2676         if (!sink) {
2677                 DC_ERROR("Failed to create sink!\n");
2678                 return;
2679         }
2680
2681         /* dc_sink_create returns a new reference */
2682         link->local_sink = sink;
2683
2684         edid_status = dm_helpers_read_local_edid(
2685                         link->ctx,
2686                         link,
2687                         sink);
2688
2689         if (edid_status != EDID_OK)
2690                 DC_ERROR("Failed to read EDID");
2691
2692 }
2693
2694 static void dm_gpureset_commit_state(struct dc_state *dc_state,
2695                                      struct amdgpu_display_manager *dm)
2696 {
2697         struct {
2698                 struct dc_surface_update surface_updates[MAX_SURFACES];
2699                 struct dc_plane_info plane_infos[MAX_SURFACES];
2700                 struct dc_scaling_info scaling_infos[MAX_SURFACES];
2701                 struct dc_flip_addrs flip_addrs[MAX_SURFACES];
2702                 struct dc_stream_update stream_update;
2703         } * bundle;
2704         int k, m;
2705
2706         bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
2707
2708         if (!bundle) {
2709                 dm_error("Failed to allocate update bundle\n");
2710                 goto cleanup;
2711         }
2712
2713         for (k = 0; k < dc_state->stream_count; k++) {
2714                 bundle->stream_update.stream = dc_state->streams[k];
2715
2716                 for (m = 0; m < dc_state->stream_status->plane_count; m++) {
2717                         bundle->surface_updates[m].surface =
2718                                 dc_state->stream_status->plane_states[m];
2719                         bundle->surface_updates[m].surface->force_full_update =
2720                                 true;
2721                 }
2722
2723                 update_planes_and_stream_adapter(dm->dc,
2724                                          UPDATE_TYPE_FULL,
2725                                          dc_state->stream_status->plane_count,
2726                                          dc_state->streams[k],
2727                                          &bundle->stream_update,
2728                                          bundle->surface_updates);
2729         }
2730
2731 cleanup:
2732         kfree(bundle);
2733
2734         return;
2735 }
2736
2737 static int dm_resume(void *handle)
2738 {
2739         struct amdgpu_device *adev = handle;
2740         struct drm_device *ddev = adev_to_drm(adev);
2741         struct amdgpu_display_manager *dm = &adev->dm;
2742         struct amdgpu_dm_connector *aconnector;
2743         struct drm_connector *connector;
2744         struct drm_connector_list_iter iter;
2745         struct drm_crtc *crtc;
2746         struct drm_crtc_state *new_crtc_state;
2747         struct dm_crtc_state *dm_new_crtc_state;
2748         struct drm_plane *plane;
2749         struct drm_plane_state *new_plane_state;
2750         struct dm_plane_state *dm_new_plane_state;
2751         struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
2752         enum dc_connection_type new_connection_type = dc_connection_none;
2753         struct dc_state *dc_state;
2754         int i, r, j;
2755
2756         if (amdgpu_in_reset(adev)) {
2757                 dc_state = dm->cached_dc_state;
2758
2759                 /*
2760                  * The dc->current_state is backed up into dm->cached_dc_state
2761                  * before we commit 0 streams.
2762                  *
2763                  * DC will clear link encoder assignments on the real state
2764                  * but the changes won't propagate over to the copy we made
2765                  * before the 0 streams commit.
2766                  *
2767                  * DC expects that link encoder assignments are *not* valid
2768                  * when committing a state, so as a workaround we can copy
2769                  * off of the current state.
2770                  *
2771                  * We lose the previous assignments, but we had already
2772                  * commit 0 streams anyway.
2773                  */
2774                 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
2775
2776                 r = dm_dmub_hw_init(adev);
2777                 if (r)
2778                         DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
2779
2780                 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
2781                 dc_resume(dm->dc);
2782
2783                 amdgpu_dm_irq_resume_early(adev);
2784
2785                 for (i = 0; i < dc_state->stream_count; i++) {
2786                         dc_state->streams[i]->mode_changed = true;
2787                         for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
2788                                 dc_state->stream_status[i].plane_states[j]->update_flags.raw
2789                                         = 0xffffffff;
2790                         }
2791                 }
2792
2793                 if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2794                         amdgpu_dm_outbox_init(adev);
2795                         dc_enable_dmub_outbox(adev->dm.dc);
2796                 }
2797
2798                 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count));
2799
2800                 dm_gpureset_commit_state(dm->cached_dc_state, dm);
2801
2802                 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
2803
2804                 dc_release_state(dm->cached_dc_state);
2805                 dm->cached_dc_state = NULL;
2806
2807                 amdgpu_dm_irq_resume_late(adev);
2808
2809                 mutex_unlock(&dm->dc_lock);
2810
2811                 return 0;
2812         }
2813         /* Recreate dc_state - DC invalidates it when setting power state to S3. */
2814         dc_release_state(dm_state->context);
2815         dm_state->context = dc_create_state(dm->dc);
2816         /* TODO: Remove dc_state->dccg, use dc->dccg directly. */
2817         dc_resource_state_construct(dm->dc, dm_state->context);
2818
2819         /* Before powering on DC we need to re-initialize DMUB. */
2820         dm_dmub_hw_resume(adev);
2821
2822         /* Re-enable outbox interrupts for DPIA. */
2823         if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2824                 amdgpu_dm_outbox_init(adev);
2825                 dc_enable_dmub_outbox(adev->dm.dc);
2826         }
2827
2828         /* power on hardware */
2829         dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
2830
2831         /* program HPD filter */
2832         dc_resume(dm->dc);
2833
2834         /*
2835          * early enable HPD Rx IRQ, should be done before set mode as short
2836          * pulse interrupts are used for MST
2837          */
2838         amdgpu_dm_irq_resume_early(adev);
2839
2840         /* On resume we need to rewrite the MSTM control bits to enable MST*/
2841         s3_handle_mst(ddev, false);
2842
2843         /* Do detection*/
2844         drm_connector_list_iter_begin(ddev, &iter);
2845         drm_for_each_connector_iter(connector, &iter) {
2846                 aconnector = to_amdgpu_dm_connector(connector);
2847
2848                 if (!aconnector->dc_link)
2849                         continue;
2850
2851                 /*
2852                  * this is the case when traversing through already created
2853                  * MST connectors, should be skipped
2854                  */
2855                 if (aconnector->dc_link->type == dc_connection_mst_branch)
2856                         continue;
2857
2858                 mutex_lock(&aconnector->hpd_lock);
2859                 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
2860                         DRM_ERROR("KMS: Failed to detect connector\n");
2861
2862                 if (aconnector->base.force && new_connection_type == dc_connection_none) {
2863                         emulated_link_detect(aconnector->dc_link);
2864                 } else {
2865                         mutex_lock(&dm->dc_lock);
2866                         dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
2867                         mutex_unlock(&dm->dc_lock);
2868                 }
2869
2870                 if (aconnector->fake_enable && aconnector->dc_link->local_sink)
2871                         aconnector->fake_enable = false;
2872
2873                 if (aconnector->dc_sink)
2874                         dc_sink_release(aconnector->dc_sink);
2875                 aconnector->dc_sink = NULL;
2876                 amdgpu_dm_update_connector_after_detect(aconnector);
2877                 mutex_unlock(&aconnector->hpd_lock);
2878         }
2879         drm_connector_list_iter_end(&iter);
2880
2881         /* Force mode set in atomic commit */
2882         for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
2883                 new_crtc_state->active_changed = true;
2884
2885         /*
2886          * atomic_check is expected to create the dc states. We need to release
2887          * them here, since they were duplicated as part of the suspend
2888          * procedure.
2889          */
2890         for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
2891                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
2892                 if (dm_new_crtc_state->stream) {
2893                         WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
2894                         dc_stream_release(dm_new_crtc_state->stream);
2895                         dm_new_crtc_state->stream = NULL;
2896                 }
2897         }
2898
2899         for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
2900                 dm_new_plane_state = to_dm_plane_state(new_plane_state);
2901                 if (dm_new_plane_state->dc_state) {
2902                         WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
2903                         dc_plane_state_release(dm_new_plane_state->dc_state);
2904                         dm_new_plane_state->dc_state = NULL;
2905                 }
2906         }
2907
2908         drm_atomic_helper_resume(ddev, dm->cached_state);
2909
2910         dm->cached_state = NULL;
2911
2912         amdgpu_dm_irq_resume_late(adev);
2913
2914         amdgpu_dm_smu_write_watermarks_table(adev);
2915
2916         return 0;
2917 }
2918
2919 /**
2920  * DOC: DM Lifecycle
2921  *
2922  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
2923  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
2924  * the base driver's device list to be initialized and torn down accordingly.
2925  *
2926  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
2927  */
2928
2929 static const struct amd_ip_funcs amdgpu_dm_funcs = {
2930         .name = "dm",
2931         .early_init = dm_early_init,
2932         .late_init = dm_late_init,
2933         .sw_init = dm_sw_init,
2934         .sw_fini = dm_sw_fini,
2935         .early_fini = amdgpu_dm_early_fini,
2936         .hw_init = dm_hw_init,
2937         .hw_fini = dm_hw_fini,
2938         .suspend = dm_suspend,
2939         .resume = dm_resume,
2940         .is_idle = dm_is_idle,
2941         .wait_for_idle = dm_wait_for_idle,
2942         .check_soft_reset = dm_check_soft_reset,
2943         .soft_reset = dm_soft_reset,
2944         .set_clockgating_state = dm_set_clockgating_state,
2945         .set_powergating_state = dm_set_powergating_state,
2946 };
2947
2948 const struct amdgpu_ip_block_version dm_ip_block =
2949 {
2950         .type = AMD_IP_BLOCK_TYPE_DCE,
2951         .major = 1,
2952         .minor = 0,
2953         .rev = 0,
2954         .funcs = &amdgpu_dm_funcs,
2955 };
2956
2957
2958 /**
2959  * DOC: atomic
2960  *
2961  * *WIP*
2962  */
2963
2964 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
2965         .fb_create = amdgpu_display_user_framebuffer_create,
2966         .get_format_info = amdgpu_dm_plane_get_format_info,
2967         .atomic_check = amdgpu_dm_atomic_check,
2968         .atomic_commit = drm_atomic_helper_commit,
2969 };
2970
2971 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
2972         .atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
2973         .atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
2974 };
2975
2976 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
2977 {
2978         struct amdgpu_dm_backlight_caps *caps;
2979         struct amdgpu_display_manager *dm;
2980         struct drm_connector *conn_base;
2981         struct amdgpu_device *adev;
2982         struct dc_link *link = NULL;
2983         struct drm_luminance_range_info *luminance_range;
2984         int i;
2985
2986         if (!aconnector || !aconnector->dc_link)
2987                 return;
2988
2989         link = aconnector->dc_link;
2990         if (link->connector_signal != SIGNAL_TYPE_EDP)
2991                 return;
2992
2993         conn_base = &aconnector->base;
2994         adev = drm_to_adev(conn_base->dev);
2995         dm = &adev->dm;
2996         for (i = 0; i < dm->num_of_edps; i++) {
2997                 if (link == dm->backlight_link[i])
2998                         break;
2999         }
3000         if (i >= dm->num_of_edps)
3001                 return;
3002         caps = &dm->backlight_caps[i];
3003         caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3004         caps->aux_support = false;
3005
3006         if (caps->ext_caps->bits.oled == 1 /*||
3007             caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3008             caps->ext_caps->bits.hdr_aux_backlight_control == 1*/)
3009                 caps->aux_support = true;
3010
3011         if (amdgpu_backlight == 0)
3012                 caps->aux_support = false;
3013         else if (amdgpu_backlight == 1)
3014                 caps->aux_support = true;
3015
3016         luminance_range = &conn_base->display_info.luminance_range;
3017
3018         if (luminance_range->max_luminance) {
3019                 caps->aux_min_input_signal = luminance_range->min_luminance;
3020                 caps->aux_max_input_signal = luminance_range->max_luminance;
3021         } else {
3022                 caps->aux_min_input_signal = 0;
3023                 caps->aux_max_input_signal = 512;
3024         }
3025 }
3026
3027 void amdgpu_dm_update_connector_after_detect(
3028                 struct amdgpu_dm_connector *aconnector)
3029 {
3030         struct drm_connector *connector = &aconnector->base;
3031         struct drm_device *dev = connector->dev;
3032         struct dc_sink *sink;
3033
3034         /* MST handled by drm_mst framework */
3035         if (aconnector->mst_mgr.mst_state == true)
3036                 return;
3037
3038         sink = aconnector->dc_link->local_sink;
3039         if (sink)
3040                 dc_sink_retain(sink);
3041
3042         /*
3043          * Edid mgmt connector gets first update only in mode_valid hook and then
3044          * the connector sink is set to either fake or physical sink depends on link status.
3045          * Skip if already done during boot.
3046          */
3047         if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3048                         && aconnector->dc_em_sink) {
3049
3050                 /*
3051                  * For S3 resume with headless use eml_sink to fake stream
3052                  * because on resume connector->sink is set to NULL
3053                  */
3054                 mutex_lock(&dev->mode_config.mutex);
3055
3056                 if (sink) {
3057                         if (aconnector->dc_sink) {
3058                                 amdgpu_dm_update_freesync_caps(connector, NULL);
3059                                 /*
3060                                  * retain and release below are used to
3061                                  * bump up refcount for sink because the link doesn't point
3062                                  * to it anymore after disconnect, so on next crtc to connector
3063                                  * reshuffle by UMD we will get into unwanted dc_sink release
3064                                  */
3065                                 dc_sink_release(aconnector->dc_sink);
3066                         }
3067                         aconnector->dc_sink = sink;
3068                         dc_sink_retain(aconnector->dc_sink);
3069                         amdgpu_dm_update_freesync_caps(connector,
3070                                         aconnector->edid);
3071                 } else {
3072                         amdgpu_dm_update_freesync_caps(connector, NULL);
3073                         if (!aconnector->dc_sink) {
3074                                 aconnector->dc_sink = aconnector->dc_em_sink;
3075                                 dc_sink_retain(aconnector->dc_sink);
3076                         }
3077                 }
3078
3079                 mutex_unlock(&dev->mode_config.mutex);
3080
3081                 if (sink)
3082                         dc_sink_release(sink);
3083                 return;
3084         }
3085
3086         /*
3087          * TODO: temporary guard to look for proper fix
3088          * if this sink is MST sink, we should not do anything
3089          */
3090         if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
3091                 dc_sink_release(sink);
3092                 return;
3093         }
3094
3095         if (aconnector->dc_sink == sink) {
3096                 /*
3097                  * We got a DP short pulse (Link Loss, DP CTS, etc...).
3098                  * Do nothing!!
3099                  */
3100                 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
3101                                 aconnector->connector_id);
3102                 if (sink)
3103                         dc_sink_release(sink);
3104                 return;
3105         }
3106
3107         DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3108                 aconnector->connector_id, aconnector->dc_sink, sink);
3109
3110         mutex_lock(&dev->mode_config.mutex);
3111
3112         /*
3113          * 1. Update status of the drm connector
3114          * 2. Send an event and let userspace tell us what to do
3115          */
3116         if (sink) {
3117                 /*
3118                  * TODO: check if we still need the S3 mode update workaround.
3119                  * If yes, put it here.
3120                  */
3121                 if (aconnector->dc_sink) {
3122                         amdgpu_dm_update_freesync_caps(connector, NULL);
3123                         dc_sink_release(aconnector->dc_sink);
3124                 }
3125
3126                 aconnector->dc_sink = sink;
3127                 dc_sink_retain(aconnector->dc_sink);
3128                 if (sink->dc_edid.length == 0) {
3129                         aconnector->edid = NULL;
3130                         if (aconnector->dc_link->aux_mode) {
3131                                 drm_dp_cec_unset_edid(
3132                                         &aconnector->dm_dp_aux.aux);
3133                         }
3134                 } else {
3135                         aconnector->edid =
3136                                 (struct edid *)sink->dc_edid.raw_edid;
3137
3138                         if (aconnector->dc_link->aux_mode)
3139                                 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
3140                                                     aconnector->edid);
3141                 }
3142
3143                 aconnector->timing_requested = kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3144                 if (!aconnector->timing_requested)
3145                         dm_error("%s: failed to create aconnector->requested_timing\n", __func__);
3146
3147                 drm_connector_update_edid_property(connector, aconnector->edid);
3148                 amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
3149                 update_connector_ext_caps(aconnector);
3150         } else {
3151                 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3152                 amdgpu_dm_update_freesync_caps(connector, NULL);
3153                 drm_connector_update_edid_property(connector, NULL);
3154                 aconnector->num_modes = 0;
3155                 dc_sink_release(aconnector->dc_sink);
3156                 aconnector->dc_sink = NULL;
3157                 aconnector->edid = NULL;
3158                 kfree(aconnector->timing_requested);
3159                 aconnector->timing_requested = NULL;
3160                 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3161                 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3162                         connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3163         }
3164
3165         mutex_unlock(&dev->mode_config.mutex);
3166
3167         update_subconnector_property(aconnector);
3168
3169         if (sink)
3170                 dc_sink_release(sink);
3171 }
3172
3173 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3174 {
3175         struct drm_connector *connector = &aconnector->base;
3176         struct drm_device *dev = connector->dev;
3177         enum dc_connection_type new_connection_type = dc_connection_none;
3178         struct amdgpu_device *adev = drm_to_adev(dev);
3179         struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3180         bool ret = false;
3181
3182         if (adev->dm.disable_hpd_irq)
3183                 return;
3184
3185         /*
3186          * In case of failure or MST no need to update connector status or notify the OS
3187          * since (for MST case) MST does this in its own context.
3188          */
3189         mutex_lock(&aconnector->hpd_lock);
3190
3191         if (adev->dm.hdcp_workqueue) {
3192                 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3193                 dm_con_state->update_hdcp = true;
3194         }
3195         if (aconnector->fake_enable)
3196                 aconnector->fake_enable = false;
3197
3198         aconnector->timing_changed = false;
3199
3200         if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3201                 DRM_ERROR("KMS: Failed to detect connector\n");
3202
3203         if (aconnector->base.force && new_connection_type == dc_connection_none) {
3204                 emulated_link_detect(aconnector->dc_link);
3205
3206                 drm_modeset_lock_all(dev);
3207                 dm_restore_drm_connector_state(dev, connector);
3208                 drm_modeset_unlock_all(dev);
3209
3210                 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3211                         drm_kms_helper_connector_hotplug_event(connector);
3212         } else {
3213                 mutex_lock(&adev->dm.dc_lock);
3214                 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3215                 mutex_unlock(&adev->dm.dc_lock);
3216                 if (ret) {
3217                         amdgpu_dm_update_connector_after_detect(aconnector);
3218
3219                         drm_modeset_lock_all(dev);
3220                         dm_restore_drm_connector_state(dev, connector);
3221                         drm_modeset_unlock_all(dev);
3222
3223                         if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3224                                 drm_kms_helper_connector_hotplug_event(connector);
3225                 }
3226         }
3227         mutex_unlock(&aconnector->hpd_lock);
3228
3229 }
3230
3231 static void handle_hpd_irq(void *param)
3232 {
3233         struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3234
3235         handle_hpd_irq_helper(aconnector);
3236
3237 }
3238
3239 static void dm_handle_mst_sideband_msg(struct amdgpu_dm_connector *aconnector)
3240 {
3241         u8 esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
3242         u8 dret;
3243         bool new_irq_handled = false;
3244         int dpcd_addr;
3245         int dpcd_bytes_to_read;
3246
3247         const int max_process_count = 30;
3248         int process_count = 0;
3249
3250         const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
3251
3252         if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
3253                 dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
3254                 /* DPCD 0x200 - 0x201 for downstream IRQ */
3255                 dpcd_addr = DP_SINK_COUNT;
3256         } else {
3257                 dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
3258                 /* DPCD 0x2002 - 0x2005 for downstream IRQ */
3259                 dpcd_addr = DP_SINK_COUNT_ESI;
3260         }
3261
3262         dret = drm_dp_dpcd_read(
3263                 &aconnector->dm_dp_aux.aux,
3264                 dpcd_addr,
3265                 esi,
3266                 dpcd_bytes_to_read);
3267
3268         while (dret == dpcd_bytes_to_read &&
3269                 process_count < max_process_count) {
3270                 u8 retry;
3271                 dret = 0;
3272
3273                 process_count++;
3274
3275                 DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3276                 /* handle HPD short pulse irq */
3277                 if (aconnector->mst_mgr.mst_state)
3278                         drm_dp_mst_hpd_irq(
3279                                 &aconnector->mst_mgr,
3280                                 esi,
3281                                 &new_irq_handled);
3282
3283                 if (new_irq_handled) {
3284                         /* ACK at DPCD to notify down stream */
3285                         const int ack_dpcd_bytes_to_write =
3286                                 dpcd_bytes_to_read - 1;
3287
3288                         for (retry = 0; retry < 3; retry++) {
3289                                 u8 wret;
3290
3291                                 wret = drm_dp_dpcd_write(
3292                                         &aconnector->dm_dp_aux.aux,
3293                                         dpcd_addr + 1,
3294                                         &esi[1],
3295                                         ack_dpcd_bytes_to_write);
3296                                 if (wret == ack_dpcd_bytes_to_write)
3297                                         break;
3298                         }
3299
3300                         /* check if there is new irq to be handled */
3301                         dret = drm_dp_dpcd_read(
3302                                 &aconnector->dm_dp_aux.aux,
3303                                 dpcd_addr,
3304                                 esi,
3305                                 dpcd_bytes_to_read);
3306
3307                         new_irq_handled = false;
3308                 } else {
3309                         break;
3310                 }
3311         }
3312
3313         if (process_count == max_process_count)
3314                 DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
3315 }
3316
3317 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq,
3318                                                         union hpd_irq_data hpd_irq_data)
3319 {
3320         struct hpd_rx_irq_offload_work *offload_work =
3321                                 kzalloc(sizeof(*offload_work), GFP_KERNEL);
3322
3323         if (!offload_work) {
3324                 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n");
3325                 return;
3326         }
3327
3328         INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
3329         offload_work->data = hpd_irq_data;
3330         offload_work->offload_wq = offload_wq;
3331
3332         queue_work(offload_wq->wq, &offload_work->work);
3333         DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
3334 }
3335
3336 static void handle_hpd_rx_irq(void *param)
3337 {
3338         struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3339         struct drm_connector *connector = &aconnector->base;
3340         struct drm_device *dev = connector->dev;
3341         struct dc_link *dc_link = aconnector->dc_link;
3342         bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
3343         bool result = false;
3344         enum dc_connection_type new_connection_type = dc_connection_none;
3345         struct amdgpu_device *adev = drm_to_adev(dev);
3346         union hpd_irq_data hpd_irq_data;
3347         bool link_loss = false;
3348         bool has_left_work = false;
3349         int idx = dc_link->link_index;
3350         struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
3351
3352         memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
3353
3354         if (adev->dm.disable_hpd_irq)
3355                 return;
3356
3357         /*
3358          * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
3359          * conflict, after implement i2c helper, this mutex should be
3360          * retired.
3361          */
3362         mutex_lock(&aconnector->hpd_lock);
3363
3364         result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
3365                                                 &link_loss, true, &has_left_work);
3366
3367         if (!has_left_work)
3368                 goto out;
3369
3370         if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
3371                 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data);
3372                 goto out;
3373         }
3374
3375         if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
3376                 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
3377                         hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
3378                         dm_handle_mst_sideband_msg(aconnector);
3379                         goto out;
3380                 }
3381
3382                 if (link_loss) {
3383                         bool skip = false;
3384
3385                         spin_lock(&offload_wq->offload_lock);
3386                         skip = offload_wq->is_handling_link_loss;
3387
3388                         if (!skip)
3389                                 offload_wq->is_handling_link_loss = true;
3390
3391                         spin_unlock(&offload_wq->offload_lock);
3392
3393                         if (!skip)
3394                                 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data);
3395
3396                         goto out;
3397                 }
3398         }
3399
3400 out:
3401         if (result && !is_mst_root_connector) {
3402                 /* Downstream Port status changed. */
3403                 if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
3404                         DRM_ERROR("KMS: Failed to detect connector\n");
3405
3406                 if (aconnector->base.force && new_connection_type == dc_connection_none) {
3407                         emulated_link_detect(dc_link);
3408
3409                         if (aconnector->fake_enable)
3410                                 aconnector->fake_enable = false;
3411
3412                         amdgpu_dm_update_connector_after_detect(aconnector);
3413
3414
3415                         drm_modeset_lock_all(dev);
3416                         dm_restore_drm_connector_state(dev, connector);
3417                         drm_modeset_unlock_all(dev);
3418
3419                         drm_kms_helper_connector_hotplug_event(connector);
3420                 } else {
3421                         bool ret = false;
3422
3423                         mutex_lock(&adev->dm.dc_lock);
3424                         ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
3425                         mutex_unlock(&adev->dm.dc_lock);
3426
3427                         if (ret) {
3428                                 if (aconnector->fake_enable)
3429                                         aconnector->fake_enable = false;
3430
3431                                 amdgpu_dm_update_connector_after_detect(aconnector);
3432
3433                                 drm_modeset_lock_all(dev);
3434                                 dm_restore_drm_connector_state(dev, connector);
3435                                 drm_modeset_unlock_all(dev);
3436
3437                                 drm_kms_helper_connector_hotplug_event(connector);
3438                         }
3439                 }
3440         }
3441         if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
3442                 if (adev->dm.hdcp_workqueue)
3443                         hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
3444         }
3445
3446         if (dc_link->type != dc_connection_mst_branch)
3447                 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
3448
3449         mutex_unlock(&aconnector->hpd_lock);
3450 }
3451
3452 static void register_hpd_handlers(struct amdgpu_device *adev)
3453 {
3454         struct drm_device *dev = adev_to_drm(adev);
3455         struct drm_connector *connector;
3456         struct amdgpu_dm_connector *aconnector;
3457         const struct dc_link *dc_link;
3458         struct dc_interrupt_params int_params = {0};
3459
3460         int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3461         int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3462
3463         list_for_each_entry(connector,
3464                         &dev->mode_config.connector_list, head) {
3465
3466                 aconnector = to_amdgpu_dm_connector(connector);
3467                 dc_link = aconnector->dc_link;
3468
3469                 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
3470                         int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3471                         int_params.irq_source = dc_link->irq_source_hpd;
3472
3473                         amdgpu_dm_irq_register_interrupt(adev, &int_params,
3474                                         handle_hpd_irq,
3475                                         (void *) aconnector);
3476                 }
3477
3478                 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
3479
3480                         /* Also register for DP short pulse (hpd_rx). */
3481                         int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3482                         int_params.irq_source = dc_link->irq_source_hpd_rx;
3483
3484                         amdgpu_dm_irq_register_interrupt(adev, &int_params,
3485                                         handle_hpd_rx_irq,
3486                                         (void *) aconnector);
3487
3488                         if (adev->dm.hpd_rx_offload_wq)
3489                                 adev->dm.hpd_rx_offload_wq[dc_link->link_index].aconnector =
3490                                         aconnector;
3491                 }
3492         }
3493 }
3494
3495 #if defined(CONFIG_DRM_AMD_DC_SI)
3496 /* Register IRQ sources and initialize IRQ callbacks */
3497 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
3498 {
3499         struct dc *dc = adev->dm.dc;
3500         struct common_irq_params *c_irq_params;
3501         struct dc_interrupt_params int_params = {0};
3502         int r;
3503         int i;
3504         unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
3505
3506         int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3507         int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3508
3509         /*
3510          * Actions of amdgpu_irq_add_id():
3511          * 1. Register a set() function with base driver.
3512          *    Base driver will call set() function to enable/disable an
3513          *    interrupt in DC hardware.
3514          * 2. Register amdgpu_dm_irq_handler().
3515          *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3516          *    coming from DC hardware.
3517          *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3518          *    for acknowledging and handling. */
3519
3520         /* Use VBLANK interrupt */
3521         for (i = 0; i < adev->mode_info.num_crtc; i++) {
3522                 r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq);
3523                 if (r) {
3524                         DRM_ERROR("Failed to add crtc irq id!\n");
3525                         return r;
3526                 }
3527
3528                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3529                 int_params.irq_source =
3530                         dc_interrupt_to_irq_source(dc, i+1 , 0);
3531
3532                 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3533
3534                 c_irq_params->adev = adev;
3535                 c_irq_params->irq_src = int_params.irq_source;
3536
3537                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3538                                 dm_crtc_high_irq, c_irq_params);
3539         }
3540
3541         /* Use GRPH_PFLIP interrupt */
3542         for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
3543                         i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
3544                 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
3545                 if (r) {
3546                         DRM_ERROR("Failed to add page flip irq id!\n");
3547                         return r;
3548                 }
3549
3550                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3551                 int_params.irq_source =
3552                         dc_interrupt_to_irq_source(dc, i, 0);
3553
3554                 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3555
3556                 c_irq_params->adev = adev;
3557                 c_irq_params->irq_src = int_params.irq_source;
3558
3559                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3560                                 dm_pflip_high_irq, c_irq_params);
3561
3562         }
3563
3564         /* HPD */
3565         r = amdgpu_irq_add_id(adev, client_id,
3566                         VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
3567         if (r) {
3568                 DRM_ERROR("Failed to add hpd irq id!\n");
3569                 return r;
3570         }
3571
3572         register_hpd_handlers(adev);
3573
3574         return 0;
3575 }
3576 #endif
3577
3578 /* Register IRQ sources and initialize IRQ callbacks */
3579 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
3580 {
3581         struct dc *dc = adev->dm.dc;
3582         struct common_irq_params *c_irq_params;
3583         struct dc_interrupt_params int_params = {0};
3584         int r;
3585         int i;
3586         unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
3587
3588         if (adev->family >= AMDGPU_FAMILY_AI)
3589                 client_id = SOC15_IH_CLIENTID_DCE;
3590
3591         int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3592         int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3593
3594         /*
3595          * Actions of amdgpu_irq_add_id():
3596          * 1. Register a set() function with base driver.
3597          *    Base driver will call set() function to enable/disable an
3598          *    interrupt in DC hardware.
3599          * 2. Register amdgpu_dm_irq_handler().
3600          *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3601          *    coming from DC hardware.
3602          *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3603          *    for acknowledging and handling. */
3604
3605         /* Use VBLANK interrupt */
3606         for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
3607                 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
3608                 if (r) {
3609                         DRM_ERROR("Failed to add crtc irq id!\n");
3610                         return r;
3611                 }
3612
3613                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3614                 int_params.irq_source =
3615                         dc_interrupt_to_irq_source(dc, i, 0);
3616
3617                 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3618
3619                 c_irq_params->adev = adev;
3620                 c_irq_params->irq_src = int_params.irq_source;
3621
3622                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3623                                 dm_crtc_high_irq, c_irq_params);
3624         }
3625
3626         /* Use VUPDATE interrupt */
3627         for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
3628                 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
3629                 if (r) {
3630                         DRM_ERROR("Failed to add vupdate irq id!\n");
3631                         return r;
3632                 }
3633
3634                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3635                 int_params.irq_source =
3636                         dc_interrupt_to_irq_source(dc, i, 0);
3637
3638                 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
3639
3640                 c_irq_params->adev = adev;
3641                 c_irq_params->irq_src = int_params.irq_source;
3642
3643                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3644                                 dm_vupdate_high_irq, c_irq_params);
3645         }
3646
3647         /* Use GRPH_PFLIP interrupt */
3648         for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
3649                         i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
3650                 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
3651                 if (r) {
3652                         DRM_ERROR("Failed to add page flip irq id!\n");
3653                         return r;
3654                 }
3655
3656                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3657                 int_params.irq_source =
3658                         dc_interrupt_to_irq_source(dc, i, 0);
3659
3660                 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3661
3662                 c_irq_params->adev = adev;
3663                 c_irq_params->irq_src = int_params.irq_source;
3664
3665                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3666                                 dm_pflip_high_irq, c_irq_params);
3667
3668         }
3669
3670         /* HPD */
3671         r = amdgpu_irq_add_id(adev, client_id,
3672                         VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
3673         if (r) {
3674                 DRM_ERROR("Failed to add hpd irq id!\n");
3675                 return r;
3676         }
3677
3678         register_hpd_handlers(adev);
3679
3680         return 0;
3681 }
3682
3683 /* Register IRQ sources and initialize IRQ callbacks */
3684 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
3685 {
3686         struct dc *dc = adev->dm.dc;
3687         struct common_irq_params *c_irq_params;
3688         struct dc_interrupt_params int_params = {0};
3689         int r;
3690         int i;
3691 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
3692         static const unsigned int vrtl_int_srcid[] = {
3693                 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
3694                 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
3695                 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
3696                 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
3697                 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
3698                 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
3699         };
3700 #endif
3701
3702         int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3703         int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3704
3705         /*
3706          * Actions of amdgpu_irq_add_id():
3707          * 1. Register a set() function with base driver.
3708          *    Base driver will call set() function to enable/disable an
3709          *    interrupt in DC hardware.
3710          * 2. Register amdgpu_dm_irq_handler().
3711          *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
3712          *    coming from DC hardware.
3713          *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
3714          *    for acknowledging and handling.
3715          */
3716
3717         /* Use VSTARTUP interrupt */
3718         for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
3719                         i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
3720                         i++) {
3721                 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
3722
3723                 if (r) {
3724                         DRM_ERROR("Failed to add crtc irq id!\n");
3725                         return r;
3726                 }
3727
3728                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3729                 int_params.irq_source =
3730                         dc_interrupt_to_irq_source(dc, i, 0);
3731
3732                 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3733
3734                 c_irq_params->adev = adev;
3735                 c_irq_params->irq_src = int_params.irq_source;
3736
3737                 amdgpu_dm_irq_register_interrupt(
3738                         adev, &int_params, dm_crtc_high_irq, c_irq_params);
3739         }
3740
3741         /* Use otg vertical line interrupt */
3742 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
3743         for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
3744                 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
3745                                 vrtl_int_srcid[i], &adev->vline0_irq);
3746
3747                 if (r) {
3748                         DRM_ERROR("Failed to add vline0 irq id!\n");
3749                         return r;
3750                 }
3751
3752                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3753                 int_params.irq_source =
3754                         dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
3755
3756                 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) {
3757                         DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]);
3758                         break;
3759                 }
3760
3761                 c_irq_params = &adev->dm.vline0_params[int_params.irq_source
3762                                         - DC_IRQ_SOURCE_DC1_VLINE0];
3763
3764                 c_irq_params->adev = adev;
3765                 c_irq_params->irq_src = int_params.irq_source;
3766
3767                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3768                                 dm_dcn_vertical_interrupt0_high_irq, c_irq_params);
3769         }
3770 #endif
3771
3772         /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
3773          * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
3774          * to trigger at end of each vblank, regardless of state of the lock,
3775          * matching DCE behaviour.
3776          */
3777         for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
3778              i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
3779              i++) {
3780                 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
3781
3782                 if (r) {
3783                         DRM_ERROR("Failed to add vupdate irq id!\n");
3784                         return r;
3785                 }
3786
3787                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3788                 int_params.irq_source =
3789                         dc_interrupt_to_irq_source(dc, i, 0);
3790
3791                 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
3792
3793                 c_irq_params->adev = adev;
3794                 c_irq_params->irq_src = int_params.irq_source;
3795
3796                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3797                                 dm_vupdate_high_irq, c_irq_params);
3798         }
3799
3800         /* Use GRPH_PFLIP interrupt */
3801         for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
3802                         i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
3803                         i++) {
3804                 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
3805                 if (r) {
3806                         DRM_ERROR("Failed to add page flip irq id!\n");
3807                         return r;
3808                 }
3809
3810                 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
3811                 int_params.irq_source =
3812                         dc_interrupt_to_irq_source(dc, i, 0);
3813
3814                 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
3815
3816                 c_irq_params->adev = adev;
3817                 c_irq_params->irq_src = int_params.irq_source;
3818
3819                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3820                                 dm_pflip_high_irq, c_irq_params);
3821
3822         }
3823
3824         /* HPD */
3825         r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
3826                         &adev->hpd_irq);
3827         if (r) {
3828                 DRM_ERROR("Failed to add hpd irq id!\n");
3829                 return r;
3830         }
3831
3832         register_hpd_handlers(adev);
3833
3834         return 0;
3835 }
3836 /* Register Outbox IRQ sources and initialize IRQ callbacks */
3837 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
3838 {
3839         struct dc *dc = adev->dm.dc;
3840         struct common_irq_params *c_irq_params;
3841         struct dc_interrupt_params int_params = {0};
3842         int r, i;
3843
3844         int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
3845         int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
3846
3847         r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
3848                         &adev->dmub_outbox_irq);
3849         if (r) {
3850                 DRM_ERROR("Failed to add outbox irq id!\n");
3851                 return r;
3852         }
3853
3854         if (dc->ctx->dmub_srv) {
3855                 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
3856                 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3857                 int_params.irq_source =
3858                 dc_interrupt_to_irq_source(dc, i, 0);
3859
3860                 c_irq_params = &adev->dm.dmub_outbox_params[0];
3861
3862                 c_irq_params->adev = adev;
3863                 c_irq_params->irq_src = int_params.irq_source;
3864
3865                 amdgpu_dm_irq_register_interrupt(adev, &int_params,
3866                                 dm_dmub_outbox1_low_irq, c_irq_params);
3867         }
3868
3869         return 0;
3870 }
3871
3872 /*
3873  * Acquires the lock for the atomic state object and returns
3874  * the new atomic state.
3875  *
3876  * This should only be called during atomic check.
3877  */
3878 int dm_atomic_get_state(struct drm_atomic_state *state,
3879                         struct dm_atomic_state **dm_state)
3880 {
3881         struct drm_device *dev = state->dev;
3882         struct amdgpu_device *adev = drm_to_adev(dev);
3883         struct amdgpu_display_manager *dm = &adev->dm;
3884         struct drm_private_state *priv_state;
3885
3886         if (*dm_state)
3887                 return 0;
3888
3889         priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
3890         if (IS_ERR(priv_state))
3891                 return PTR_ERR(priv_state);
3892
3893         *dm_state = to_dm_atomic_state(priv_state);
3894
3895         return 0;
3896 }
3897
3898 static struct dm_atomic_state *
3899 dm_atomic_get_new_state(struct drm_atomic_state *state)
3900 {
3901         struct drm_device *dev = state->dev;
3902         struct amdgpu_device *adev = drm_to_adev(dev);
3903         struct amdgpu_display_manager *dm = &adev->dm;
3904         struct drm_private_obj *obj;
3905         struct drm_private_state *new_obj_state;
3906         int i;
3907
3908         for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
3909                 if (obj->funcs == dm->atomic_obj.funcs)
3910                         return to_dm_atomic_state(new_obj_state);
3911         }
3912
3913         return NULL;
3914 }
3915
3916 static struct drm_private_state *
3917 dm_atomic_duplicate_state(struct drm_private_obj *obj)
3918 {
3919         struct dm_atomic_state *old_state, *new_state;
3920
3921         new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
3922         if (!new_state)
3923                 return NULL;
3924
3925         __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
3926
3927         old_state = to_dm_atomic_state(obj->state);
3928
3929         if (old_state && old_state->context)
3930                 new_state->context = dc_copy_state(old_state->context);
3931
3932         if (!new_state->context) {
3933                 kfree(new_state);
3934                 return NULL;
3935         }
3936
3937         return &new_state->base;
3938 }
3939
3940 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
3941                                     struct drm_private_state *state)
3942 {
3943         struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
3944
3945         if (dm_state && dm_state->context)
3946                 dc_release_state(dm_state->context);
3947
3948         kfree(dm_state);
3949 }
3950
3951 static struct drm_private_state_funcs dm_atomic_state_funcs = {
3952         .atomic_duplicate_state = dm_atomic_duplicate_state,
3953         .atomic_destroy_state = dm_atomic_destroy_state,
3954 };
3955
3956 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
3957 {
3958         struct dm_atomic_state *state;
3959         int r;
3960
3961         adev->mode_info.mode_config_initialized = true;
3962
3963         adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
3964         adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
3965
3966         adev_to_drm(adev)->mode_config.max_width = 16384;
3967         adev_to_drm(adev)->mode_config.max_height = 16384;
3968
3969         adev_to_drm(adev)->mode_config.preferred_depth = 24;
3970         if (adev->asic_type == CHIP_HAWAII)
3971                 /* disable prefer shadow for now due to hibernation issues */
3972                 adev_to_drm(adev)->mode_config.prefer_shadow = 0;
3973         else
3974                 adev_to_drm(adev)->mode_config.prefer_shadow = 1;
3975         /* indicates support for immediate flip */
3976         adev_to_drm(adev)->mode_config.async_page_flip = true;
3977
3978         state = kzalloc(sizeof(*state), GFP_KERNEL);
3979         if (!state)
3980                 return -ENOMEM;
3981
3982         state->context = dc_create_state(adev->dm.dc);
3983         if (!state->context) {
3984                 kfree(state);
3985                 return -ENOMEM;
3986         }
3987
3988         dc_resource_state_copy_construct_current(adev->dm.dc, state->context);
3989
3990         drm_atomic_private_obj_init(adev_to_drm(adev),
3991                                     &adev->dm.atomic_obj,
3992                                     &state->base,
3993                                     &dm_atomic_state_funcs);
3994
3995         r = amdgpu_display_modeset_create_props(adev);
3996         if (r) {
3997                 dc_release_state(state->context);
3998                 kfree(state);
3999                 return r;
4000         }
4001
4002         r = amdgpu_dm_audio_init(adev);
4003         if (r) {
4004                 dc_release_state(state->context);
4005                 kfree(state);
4006                 return r;
4007         }
4008
4009         return 0;
4010 }
4011
4012 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4013 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4014 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4015
4016 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4017                                             int bl_idx)
4018 {
4019 #if defined(CONFIG_ACPI)
4020         struct amdgpu_dm_backlight_caps caps;
4021
4022         memset(&caps, 0, sizeof(caps));
4023
4024         if (dm->backlight_caps[bl_idx].caps_valid)
4025                 return;
4026
4027         amdgpu_acpi_get_backlight_caps(&caps);
4028         if (caps.caps_valid) {
4029                 dm->backlight_caps[bl_idx].caps_valid = true;
4030                 if (caps.aux_support)
4031                         return;
4032                 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal;
4033                 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal;
4034         } else {
4035                 dm->backlight_caps[bl_idx].min_input_signal =
4036                                 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4037                 dm->backlight_caps[bl_idx].max_input_signal =
4038                                 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4039         }
4040 #else
4041         if (dm->backlight_caps[bl_idx].aux_support)
4042                 return;
4043
4044         dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4045         dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4046 #endif
4047 }
4048
4049 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4050                                 unsigned *min, unsigned *max)
4051 {
4052         if (!caps)
4053                 return 0;
4054
4055         if (caps->aux_support) {
4056                 // Firmware limits are in nits, DC API wants millinits.
4057                 *max = 1000 * caps->aux_max_input_signal;
4058                 *min = 1000 * caps->aux_min_input_signal;
4059         } else {
4060                 // Firmware limits are 8-bit, PWM control is 16-bit.
4061                 *max = 0x101 * caps->max_input_signal;
4062                 *min = 0x101 * caps->min_input_signal;
4063         }
4064         return 1;
4065 }
4066
4067 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4068                                         uint32_t brightness)
4069 {
4070         unsigned min, max;
4071
4072         if (!get_brightness_range(caps, &min, &max))
4073                 return brightness;
4074
4075         // Rescale 0..255 to min..max
4076         return min + DIV_ROUND_CLOSEST((max - min) * brightness,
4077                                        AMDGPU_MAX_BL_LEVEL);
4078 }
4079
4080 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4081                                       uint32_t brightness)
4082 {
4083         unsigned min, max;
4084
4085         if (!get_brightness_range(caps, &min, &max))
4086                 return brightness;
4087
4088         if (brightness < min)
4089                 return 0;
4090         // Rescale min..max to 0..255
4091         return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min),
4092                                  max - min);
4093 }
4094
4095 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4096                                          int bl_idx,
4097                                          u32 user_brightness)
4098 {
4099         struct amdgpu_dm_backlight_caps caps;
4100         struct dc_link *link;
4101         u32 brightness;
4102         bool rc;
4103
4104         amdgpu_dm_update_backlight_caps(dm, bl_idx);
4105         caps = dm->backlight_caps[bl_idx];
4106
4107         dm->brightness[bl_idx] = user_brightness;
4108         /* update scratch register */
4109         if (bl_idx == 0)
4110                 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4111         brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]);
4112         link = (struct dc_link *)dm->backlight_link[bl_idx];
4113
4114         /* Change brightness based on AUX property */
4115         if (caps.aux_support) {
4116                 rc = dc_link_set_backlight_level_nits(link, true, brightness,
4117                                                       AUX_BL_DEFAULT_TRANSITION_TIME_MS);
4118                 if (!rc)
4119                         DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
4120         } else {
4121                 rc = dc_link_set_backlight_level(link, brightness, 0);
4122                 if (!rc)
4123                         DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
4124         }
4125
4126         if (rc)
4127                 dm->actual_brightness[bl_idx] = user_brightness;
4128 }
4129
4130 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
4131 {
4132         struct amdgpu_display_manager *dm = bl_get_data(bd);
4133         int i;
4134
4135         for (i = 0; i < dm->num_of_edps; i++) {
4136                 if (bd == dm->backlight_dev[i])
4137                         break;
4138         }
4139         if (i >= AMDGPU_DM_MAX_NUM_EDP)
4140                 i = 0;
4141         amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
4142
4143         return 0;
4144 }
4145
4146 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
4147                                          int bl_idx)
4148 {
4149         struct amdgpu_dm_backlight_caps caps;
4150         struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
4151
4152         amdgpu_dm_update_backlight_caps(dm, bl_idx);
4153         caps = dm->backlight_caps[bl_idx];
4154
4155         if (caps.aux_support) {
4156                 u32 avg, peak;
4157                 bool rc;
4158
4159                 rc = dc_link_get_backlight_level_nits(link, &avg, &peak);
4160                 if (!rc)
4161                         return dm->brightness[bl_idx];
4162                 return convert_brightness_to_user(&caps, avg);
4163         } else {
4164                 int ret = dc_link_get_backlight_level(link);
4165
4166                 if (ret == DC_ERROR_UNEXPECTED)
4167                         return dm->brightness[bl_idx];
4168                 return convert_brightness_to_user(&caps, ret);
4169         }
4170 }
4171
4172 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
4173 {
4174         struct amdgpu_display_manager *dm = bl_get_data(bd);
4175         int i;
4176
4177         for (i = 0; i < dm->num_of_edps; i++) {
4178                 if (bd == dm->backlight_dev[i])
4179                         break;
4180         }
4181         if (i >= AMDGPU_DM_MAX_NUM_EDP)
4182                 i = 0;
4183         return amdgpu_dm_backlight_get_level(dm, i);
4184 }
4185
4186 static const struct backlight_ops amdgpu_dm_backlight_ops = {
4187         .options = BL_CORE_SUSPENDRESUME,
4188         .get_brightness = amdgpu_dm_backlight_get_brightness,
4189         .update_status  = amdgpu_dm_backlight_update_status,
4190 };
4191
4192 static void
4193 amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
4194 {
4195         char bl_name[16];
4196         struct backlight_properties props = { 0 };
4197
4198         amdgpu_dm_update_backlight_caps(dm, dm->num_of_edps);
4199         dm->brightness[dm->num_of_edps] = AMDGPU_MAX_BL_LEVEL;
4200
4201         if (!acpi_video_backlight_use_native()) {
4202                 drm_info(adev_to_drm(dm->adev), "Skipping amdgpu DM backlight registration\n");
4203                 /* Try registering an ACPI video backlight device instead. */
4204                 acpi_video_register_backlight();
4205                 return;
4206         }
4207
4208         props.max_brightness = AMDGPU_MAX_BL_LEVEL;
4209         props.brightness = AMDGPU_MAX_BL_LEVEL;
4210         props.type = BACKLIGHT_RAW;
4211
4212         snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
4213                  adev_to_drm(dm->adev)->primary->index + dm->num_of_edps);
4214
4215         dm->backlight_dev[dm->num_of_edps] = backlight_device_register(bl_name,
4216                                                                        adev_to_drm(dm->adev)->dev,
4217                                                                        dm,
4218                                                                        &amdgpu_dm_backlight_ops,
4219                                                                        &props);
4220
4221         if (IS_ERR(dm->backlight_dev[dm->num_of_edps])) {
4222                 DRM_ERROR("DM: Backlight registration failed!\n");
4223                 dm->backlight_dev[dm->num_of_edps] = NULL;
4224         } else
4225                 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
4226 }
4227
4228 static int initialize_plane(struct amdgpu_display_manager *dm,
4229                             struct amdgpu_mode_info *mode_info, int plane_id,
4230                             enum drm_plane_type plane_type,
4231                             const struct dc_plane_cap *plane_cap)
4232 {
4233         struct drm_plane *plane;
4234         unsigned long possible_crtcs;
4235         int ret = 0;
4236
4237         plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
4238         if (!plane) {
4239                 DRM_ERROR("KMS: Failed to allocate plane\n");
4240                 return -ENOMEM;
4241         }
4242         plane->type = plane_type;
4243
4244         /*
4245          * HACK: IGT tests expect that the primary plane for a CRTC
4246          * can only have one possible CRTC. Only expose support for
4247          * any CRTC if they're not going to be used as a primary plane
4248          * for a CRTC - like overlay or underlay planes.
4249          */
4250         possible_crtcs = 1 << plane_id;
4251         if (plane_id >= dm->dc->caps.max_streams)
4252                 possible_crtcs = 0xff;
4253
4254         ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
4255
4256         if (ret) {
4257                 DRM_ERROR("KMS: Failed to initialize plane\n");
4258                 kfree(plane);
4259                 return ret;
4260         }
4261
4262         if (mode_info)
4263                 mode_info->planes[plane_id] = plane;
4264
4265         return ret;
4266 }
4267
4268
4269 static void register_backlight_device(struct amdgpu_display_manager *dm,
4270                                       struct dc_link *link)
4271 {
4272         int bl_idx = dm->num_of_edps;
4273
4274         if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
4275             link->type == dc_connection_none)
4276                 return;
4277
4278         if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
4279                 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
4280                 return;
4281         }
4282
4283         amdgpu_dm_register_backlight_device(dm);
4284         if (!dm->backlight_dev[bl_idx])
4285                 return;
4286
4287         dm->backlight_link[bl_idx] = link;
4288         dm->num_of_edps++;
4289 }
4290
4291 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
4292
4293 /*
4294  * In this architecture, the association
4295  * connector -> encoder -> crtc
4296  * id not really requried. The crtc and connector will hold the
4297  * display_index as an abstraction to use with DAL component
4298  *
4299  * Returns 0 on success
4300  */
4301 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
4302 {
4303         struct amdgpu_display_manager *dm = &adev->dm;
4304         s32 i;
4305         struct amdgpu_dm_connector *aconnector = NULL;
4306         struct amdgpu_encoder *aencoder = NULL;
4307         struct amdgpu_mode_info *mode_info = &adev->mode_info;
4308         u32 link_cnt;
4309         s32 primary_planes;
4310         enum dc_connection_type new_connection_type = dc_connection_none;
4311         const struct dc_plane_cap *plane;
4312         bool psr_feature_enabled = false;
4313         int max_overlay = dm->dc->caps.max_slave_planes;
4314
4315         dm->display_indexes_num = dm->dc->caps.max_streams;
4316         /* Update the actual used number of crtc */
4317         adev->mode_info.num_crtc = adev->dm.display_indexes_num;
4318
4319         amdgpu_dm_set_irq_funcs(adev);
4320
4321         link_cnt = dm->dc->caps.max_links;
4322         if (amdgpu_dm_mode_config_init(dm->adev)) {
4323                 DRM_ERROR("DM: Failed to initialize mode config\n");
4324                 return -EINVAL;
4325         }
4326
4327         /* There is one primary plane per CRTC */
4328         primary_planes = dm->dc->caps.max_streams;
4329         ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
4330
4331         /*
4332          * Initialize primary planes, implicit planes for legacy IOCTLS.
4333          * Order is reversed to match iteration order in atomic check.
4334          */
4335         for (i = (primary_planes - 1); i >= 0; i--) {
4336                 plane = &dm->dc->caps.planes[i];
4337
4338                 if (initialize_plane(dm, mode_info, i,
4339                                      DRM_PLANE_TYPE_PRIMARY, plane)) {
4340                         DRM_ERROR("KMS: Failed to initialize primary plane\n");
4341                         goto fail;
4342                 }
4343         }
4344
4345         /*
4346          * Initialize overlay planes, index starting after primary planes.
4347          * These planes have a higher DRM index than the primary planes since
4348          * they should be considered as having a higher z-order.
4349          * Order is reversed to match iteration order in atomic check.
4350          *
4351          * Only support DCN for now, and only expose one so we don't encourage
4352          * userspace to use up all the pipes.
4353          */
4354         for (i = 0; i < dm->dc->caps.max_planes; ++i) {
4355                 struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
4356
4357                 /* Do not create overlay if MPO disabled */
4358                 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
4359                         break;
4360
4361                 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
4362                         continue;
4363
4364                 if (!plane->pixel_format_support.argb8888)
4365                         continue;
4366
4367                 if (max_overlay-- == 0)
4368                         break;
4369
4370                 if (initialize_plane(dm, NULL, primary_planes + i,
4371                                      DRM_PLANE_TYPE_OVERLAY, plane)) {
4372                         DRM_ERROR("KMS: Failed to initialize overlay plane\n");
4373                         goto fail;
4374                 }
4375         }
4376
4377         for (i = 0; i < dm->dc->caps.max_streams; i++)
4378                 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
4379                         DRM_ERROR("KMS: Failed to initialize crtc\n");
4380                         goto fail;
4381                 }
4382
4383         /* Use Outbox interrupt */
4384         switch (adev->ip_versions[DCE_HWIP][0]) {
4385         case IP_VERSION(3, 0, 0):
4386         case IP_VERSION(3, 1, 2):
4387         case IP_VERSION(3, 1, 3):
4388         case IP_VERSION(3, 1, 4):
4389         case IP_VERSION(3, 1, 5):
4390         case IP_VERSION(3, 1, 6):
4391         case IP_VERSION(3, 2, 0):
4392         case IP_VERSION(3, 2, 1):
4393         case IP_VERSION(2, 1, 0):
4394                 if (register_outbox_irq_handlers(dm->adev)) {
4395                         DRM_ERROR("DM: Failed to initialize IRQ\n");
4396                         goto fail;
4397                 }
4398                 break;
4399         default:
4400                 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
4401                               adev->ip_versions[DCE_HWIP][0]);
4402         }
4403
4404         /* Determine whether to enable PSR support by default. */
4405         if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
4406                 switch (adev->ip_versions[DCE_HWIP][0]) {
4407                 case IP_VERSION(3, 1, 2):
4408                 case IP_VERSION(3, 1, 3):
4409                 case IP_VERSION(3, 1, 4):
4410                 case IP_VERSION(3, 1, 5):
4411                 case IP_VERSION(3, 1, 6):
4412                 case IP_VERSION(3, 2, 0):
4413                 case IP_VERSION(3, 2, 1):
4414                         psr_feature_enabled = true;
4415                         break;
4416                 default:
4417                         psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
4418                         break;
4419                 }
4420         }
4421
4422         /* loops over all connectors on the board */
4423         for (i = 0; i < link_cnt; i++) {
4424                 struct dc_link *link = NULL;
4425
4426                 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
4427                         DRM_ERROR(
4428                                 "KMS: Cannot support more than %d display indexes\n",
4429                                         AMDGPU_DM_MAX_DISPLAY_INDEX);
4430                         continue;
4431                 }
4432
4433                 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
4434                 if (!aconnector)
4435                         goto fail;
4436
4437                 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
4438                 if (!aencoder)
4439                         goto fail;
4440
4441                 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
4442                         DRM_ERROR("KMS: Failed to initialize encoder\n");
4443                         goto fail;
4444                 }
4445
4446                 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
4447                         DRM_ERROR("KMS: Failed to initialize connector\n");
4448                         goto fail;
4449                 }
4450
4451                 link = dc_get_link_at_index(dm->dc, i);
4452
4453                 if (!dc_link_detect_connection_type(link, &new_connection_type))
4454                         DRM_ERROR("KMS: Failed to detect connector\n");
4455
4456                 if (aconnector->base.force && new_connection_type == dc_connection_none) {
4457                         emulated_link_detect(link);
4458                         amdgpu_dm_update_connector_after_detect(aconnector);
4459                 } else {
4460                         bool ret = false;
4461
4462                         mutex_lock(&dm->dc_lock);
4463                         ret = dc_link_detect(link, DETECT_REASON_BOOT);
4464                         mutex_unlock(&dm->dc_lock);
4465
4466                         if (ret) {
4467                                 amdgpu_dm_update_connector_after_detect(aconnector);
4468                                 register_backlight_device(dm, link);
4469
4470                                 if (dm->num_of_edps)
4471                                         update_connector_ext_caps(aconnector);
4472
4473                                 if (psr_feature_enabled)
4474                                         amdgpu_dm_set_psr_caps(link);
4475
4476                                 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when
4477                                  * PSR is also supported.
4478                                  */
4479                                 if (link->psr_settings.psr_feature_enabled)
4480                                         adev_to_drm(adev)->vblank_disable_immediate = false;
4481                         }
4482                 }
4483                 amdgpu_set_panel_orientation(&aconnector->base);
4484         }
4485
4486         /* If we didn't find a panel, notify the acpi video detection */
4487         if (dm->adev->flags & AMD_IS_APU && dm->num_of_edps == 0)
4488                 acpi_video_report_nolcd();
4489
4490         /* Software is initialized. Now we can register interrupt handlers. */
4491         switch (adev->asic_type) {
4492 #if defined(CONFIG_DRM_AMD_DC_SI)
4493         case CHIP_TAHITI:
4494         case CHIP_PITCAIRN:
4495         case CHIP_VERDE:
4496         case CHIP_OLAND:
4497                 if (dce60_register_irq_handlers(dm->adev)) {
4498                         DRM_ERROR("DM: Failed to initialize IRQ\n");
4499                         goto fail;
4500                 }
4501                 break;
4502 #endif
4503         case CHIP_BONAIRE:
4504         case CHIP_HAWAII:
4505         case CHIP_KAVERI:
4506         case CHIP_KABINI:
4507         case CHIP_MULLINS:
4508         case CHIP_TONGA:
4509         case CHIP_FIJI:
4510         case CHIP_CARRIZO:
4511         case CHIP_STONEY:
4512         case CHIP_POLARIS11:
4513         case CHIP_POLARIS10:
4514         case CHIP_POLARIS12:
4515         case CHIP_VEGAM:
4516         case CHIP_VEGA10:
4517         case CHIP_VEGA12:
4518         case CHIP_VEGA20:
4519                 if (dce110_register_irq_handlers(dm->adev)) {
4520                         DRM_ERROR("DM: Failed to initialize IRQ\n");
4521                         goto fail;
4522                 }
4523                 break;
4524         default:
4525                 switch (adev->ip_versions[DCE_HWIP][0]) {
4526                 case IP_VERSION(1, 0, 0):
4527                 case IP_VERSION(1, 0, 1):
4528                 case IP_VERSION(2, 0, 2):
4529                 case IP_VERSION(2, 0, 3):
4530                 case IP_VERSION(2, 0, 0):
4531                 case IP_VERSION(2, 1, 0):
4532                 case IP_VERSION(3, 0, 0):
4533                 case IP_VERSION(3, 0, 2):
4534                 case IP_VERSION(3, 0, 3):
4535                 case IP_VERSION(3, 0, 1):
4536                 case IP_VERSION(3, 1, 2):
4537                 case IP_VERSION(3, 1, 3):
4538                 case IP_VERSION(3, 1, 4):
4539                 case IP_VERSION(3, 1, 5):
4540                 case IP_VERSION(3, 1, 6):
4541                 case IP_VERSION(3, 2, 0):
4542                 case IP_VERSION(3, 2, 1):
4543                         if (dcn10_register_irq_handlers(dm->adev)) {
4544                                 DRM_ERROR("DM: Failed to initialize IRQ\n");
4545                                 goto fail;
4546                         }
4547                         break;
4548                 default:
4549                         DRM_ERROR("Unsupported DCE IP versions: 0x%X\n",
4550                                         adev->ip_versions[DCE_HWIP][0]);
4551                         goto fail;
4552                 }
4553                 break;
4554         }
4555
4556         return 0;
4557 fail:
4558         kfree(aencoder);
4559         kfree(aconnector);
4560
4561         return -EINVAL;
4562 }
4563
4564 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
4565 {
4566         drm_atomic_private_obj_fini(&dm->atomic_obj);
4567         return;
4568 }
4569
4570 /******************************************************************************
4571  * amdgpu_display_funcs functions
4572  *****************************************************************************/
4573
4574 /*
4575  * dm_bandwidth_update - program display watermarks
4576  *
4577  * @adev: amdgpu_device pointer
4578  *
4579  * Calculate and program the display watermarks and line buffer allocation.
4580  */
4581 static void dm_bandwidth_update(struct amdgpu_device *adev)
4582 {
4583         /* TODO: implement later */
4584 }
4585
4586 static const struct amdgpu_display_funcs dm_display_funcs = {
4587         .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
4588         .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
4589         .backlight_set_level = NULL, /* never called for DC */
4590         .backlight_get_level = NULL, /* never called for DC */
4591         .hpd_sense = NULL,/* called unconditionally */
4592         .hpd_set_polarity = NULL, /* called unconditionally */
4593         .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
4594         .page_flip_get_scanoutpos =
4595                 dm_crtc_get_scanoutpos,/* called unconditionally */
4596         .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
4597         .add_connector = NULL, /* VBIOS parsing. DAL does it. */
4598 };
4599
4600 #if defined(CONFIG_DEBUG_KERNEL_DC)
4601
4602 static ssize_t s3_debug_store(struct device *device,
4603                               struct device_attribute *attr,
4604                               const char *buf,
4605                               size_t count)
4606 {
4607         int ret;
4608         int s3_state;
4609         struct drm_device *drm_dev = dev_get_drvdata(device);
4610         struct amdgpu_device *adev = drm_to_adev(drm_dev);
4611
4612         ret = kstrtoint(buf, 0, &s3_state);
4613
4614         if (ret == 0) {
4615                 if (s3_state) {
4616                         dm_resume(adev);
4617                         drm_kms_helper_hotplug_event(adev_to_drm(adev));
4618                 } else
4619                         dm_suspend(adev);
4620         }
4621
4622         return ret == 0 ? count : 0;
4623 }
4624
4625 DEVICE_ATTR_WO(s3_debug);
4626
4627 #endif
4628
4629 static int dm_init_microcode(struct amdgpu_device *adev)
4630 {
4631         char *fw_name_dmub;
4632         int r;
4633
4634         switch (adev->ip_versions[DCE_HWIP][0]) {
4635         case IP_VERSION(2, 1, 0):
4636                 fw_name_dmub = FIRMWARE_RENOIR_DMUB;
4637                 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
4638                         fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
4639                 break;
4640         case IP_VERSION(3, 0, 0):
4641                 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0))
4642                         fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
4643                 else
4644                         fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
4645                 break;
4646         case IP_VERSION(3, 0, 1):
4647                 fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
4648                 break;
4649         case IP_VERSION(3, 0, 2):
4650                 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
4651                 break;
4652         case IP_VERSION(3, 0, 3):
4653                 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
4654                 break;
4655         case IP_VERSION(3, 1, 2):
4656         case IP_VERSION(3, 1, 3):
4657                 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
4658                 break;
4659         case IP_VERSION(3, 1, 4):
4660                 fw_name_dmub = FIRMWARE_DCN_314_DMUB;
4661                 break;
4662         case IP_VERSION(3, 1, 5):
4663                 fw_name_dmub = FIRMWARE_DCN_315_DMUB;
4664                 break;
4665         case IP_VERSION(3, 1, 6):
4666                 fw_name_dmub = FIRMWARE_DCN316_DMUB;
4667                 break;
4668         case IP_VERSION(3, 2, 0):
4669                 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
4670                 break;
4671         case IP_VERSION(3, 2, 1):
4672                 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
4673                 break;
4674         default:
4675                 /* ASIC doesn't support DMUB. */
4676                 return 0;
4677         }
4678         r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub);
4679         if (r)
4680                 DRM_ERROR("DMUB firmware loading failed: %d\n", r);
4681         return r;
4682 }
4683
4684 static int dm_early_init(void *handle)
4685 {
4686         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4687         struct amdgpu_mode_info *mode_info = &adev->mode_info;
4688         struct atom_context *ctx = mode_info->atom_context;
4689         int index = GetIndexIntoMasterTable(DATA, Object_Header);
4690         u16 data_offset;
4691
4692         /* if there is no object header, skip DM */
4693         if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
4694                 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
4695                 dev_info(adev->dev, "No object header, skipping DM\n");
4696                 return -ENOENT;
4697         }
4698
4699         switch (adev->asic_type) {
4700 #if defined(CONFIG_DRM_AMD_DC_SI)
4701         case CHIP_TAHITI:
4702         case CHIP_PITCAIRN:
4703         case CHIP_VERDE:
4704                 adev->mode_info.num_crtc = 6;
4705                 adev->mode_info.num_hpd = 6;
4706                 adev->mode_info.num_dig = 6;
4707                 break;
4708         case CHIP_OLAND:
4709                 adev->mode_info.num_crtc = 2;
4710                 adev->mode_info.num_hpd = 2;
4711                 adev->mode_info.num_dig = 2;
4712                 break;
4713 #endif
4714         case CHIP_BONAIRE:
4715         case CHIP_HAWAII:
4716                 adev->mode_info.num_crtc = 6;
4717                 adev->mode_info.num_hpd = 6;
4718                 adev->mode_info.num_dig = 6;
4719                 break;
4720         case CHIP_KAVERI:
4721                 adev->mode_info.num_crtc = 4;
4722                 adev->mode_info.num_hpd = 6;
4723                 adev->mode_info.num_dig = 7;
4724                 break;
4725         case CHIP_KABINI:
4726         case CHIP_MULLINS:
4727                 adev->mode_info.num_crtc = 2;
4728                 adev->mode_info.num_hpd = 6;
4729                 adev->mode_info.num_dig = 6;
4730                 break;
4731         case CHIP_FIJI:
4732         case CHIP_TONGA:
4733                 adev->mode_info.num_crtc = 6;
4734                 adev->mode_info.num_hpd = 6;
4735                 adev->mode_info.num_dig = 7;
4736                 break;
4737         case CHIP_CARRIZO:
4738                 adev->mode_info.num_crtc = 3;
4739                 adev->mode_info.num_hpd = 6;
4740                 adev->mode_info.num_dig = 9;
4741                 break;
4742         case CHIP_STONEY:
4743                 adev->mode_info.num_crtc = 2;
4744                 adev->mode_info.num_hpd = 6;
4745                 adev->mode_info.num_dig = 9;
4746                 break;
4747         case CHIP_POLARIS11:
4748         case CHIP_POLARIS12:
4749                 adev->mode_info.num_crtc = 5;
4750                 adev->mode_info.num_hpd = 5;
4751                 adev->mode_info.num_dig = 5;
4752                 break;
4753         case CHIP_POLARIS10:
4754         case CHIP_VEGAM:
4755                 adev->mode_info.num_crtc = 6;
4756                 adev->mode_info.num_hpd = 6;
4757                 adev->mode_info.num_dig = 6;
4758                 break;
4759         case CHIP_VEGA10:
4760         case CHIP_VEGA12:
4761         case CHIP_VEGA20:
4762                 adev->mode_info.num_crtc = 6;
4763                 adev->mode_info.num_hpd = 6;
4764                 adev->mode_info.num_dig = 6;
4765                 break;
4766         default:
4767
4768                 switch (adev->ip_versions[DCE_HWIP][0]) {
4769                 case IP_VERSION(2, 0, 2):
4770                 case IP_VERSION(3, 0, 0):
4771                         adev->mode_info.num_crtc = 6;
4772                         adev->mode_info.num_hpd = 6;
4773                         adev->mode_info.num_dig = 6;
4774                         break;
4775                 case IP_VERSION(2, 0, 0):
4776                 case IP_VERSION(3, 0, 2):
4777                         adev->mode_info.num_crtc = 5;
4778                         adev->mode_info.num_hpd = 5;
4779                         adev->mode_info.num_dig = 5;
4780                         break;
4781                 case IP_VERSION(2, 0, 3):
4782                 case IP_VERSION(3, 0, 3):
4783                         adev->mode_info.num_crtc = 2;
4784                         adev->mode_info.num_hpd = 2;
4785                         adev->mode_info.num_dig = 2;
4786                         break;
4787                 case IP_VERSION(1, 0, 0):
4788                 case IP_VERSION(1, 0, 1):
4789                 case IP_VERSION(3, 0, 1):
4790                 case IP_VERSION(2, 1, 0):
4791                 case IP_VERSION(3, 1, 2):
4792                 case IP_VERSION(3, 1, 3):
4793                 case IP_VERSION(3, 1, 4):
4794                 case IP_VERSION(3, 1, 5):
4795                 case IP_VERSION(3, 1, 6):
4796                 case IP_VERSION(3, 2, 0):
4797                 case IP_VERSION(3, 2, 1):
4798                         adev->mode_info.num_crtc = 4;
4799                         adev->mode_info.num_hpd = 4;
4800                         adev->mode_info.num_dig = 4;
4801                         break;
4802                 default:
4803                         DRM_ERROR("Unsupported DCE IP versions: 0x%x\n",
4804                                         adev->ip_versions[DCE_HWIP][0]);
4805                         return -EINVAL;
4806                 }
4807                 break;
4808         }
4809
4810         if (adev->mode_info.funcs == NULL)
4811                 adev->mode_info.funcs = &dm_display_funcs;
4812
4813         /*
4814          * Note: Do NOT change adev->audio_endpt_rreg and
4815          * adev->audio_endpt_wreg because they are initialised in
4816          * amdgpu_device_init()
4817          */
4818 #if defined(CONFIG_DEBUG_KERNEL_DC)
4819         device_create_file(
4820                 adev_to_drm(adev)->dev,
4821                 &dev_attr_s3_debug);
4822 #endif
4823         adev->dc_enabled = true;
4824
4825         return dm_init_microcode(adev);
4826 }
4827
4828 static bool modereset_required(struct drm_crtc_state *crtc_state)
4829 {
4830         return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
4831 }
4832
4833 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
4834 {
4835         drm_encoder_cleanup(encoder);
4836         kfree(encoder);
4837 }
4838
4839 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
4840         .destroy = amdgpu_dm_encoder_destroy,
4841 };
4842
4843 static int
4844 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
4845                             const enum surface_pixel_format format,
4846                             enum dc_color_space *color_space)
4847 {
4848         bool full_range;
4849
4850         *color_space = COLOR_SPACE_SRGB;
4851
4852         /* DRM color properties only affect non-RGB formats. */
4853         if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
4854                 return 0;
4855
4856         full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
4857
4858         switch (plane_state->color_encoding) {
4859         case DRM_COLOR_YCBCR_BT601:
4860                 if (full_range)
4861                         *color_space = COLOR_SPACE_YCBCR601;
4862                 else
4863                         *color_space = COLOR_SPACE_YCBCR601_LIMITED;
4864                 break;
4865
4866         case DRM_COLOR_YCBCR_BT709:
4867                 if (full_range)
4868                         *color_space = COLOR_SPACE_YCBCR709;
4869                 else
4870                         *color_space = COLOR_SPACE_YCBCR709_LIMITED;
4871                 break;
4872
4873         case DRM_COLOR_YCBCR_BT2020:
4874                 if (full_range)
4875                         *color_space = COLOR_SPACE_2020_YCBCR;
4876                 else
4877                         return -EINVAL;
4878                 break;
4879
4880         default:
4881                 return -EINVAL;
4882         }
4883
4884         return 0;
4885 }
4886
4887 static int
4888 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
4889                             const struct drm_plane_state *plane_state,
4890                             const u64 tiling_flags,
4891                             struct dc_plane_info *plane_info,
4892                             struct dc_plane_address *address,
4893                             bool tmz_surface,
4894                             bool force_disable_dcc)
4895 {
4896         const struct drm_framebuffer *fb = plane_state->fb;
4897         const struct amdgpu_framebuffer *afb =
4898                 to_amdgpu_framebuffer(plane_state->fb);
4899         int ret;
4900
4901         memset(plane_info, 0, sizeof(*plane_info));
4902
4903         switch (fb->format->format) {
4904         case DRM_FORMAT_C8:
4905                 plane_info->format =
4906                         SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
4907                 break;
4908         case DRM_FORMAT_RGB565:
4909                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
4910                 break;
4911         case DRM_FORMAT_XRGB8888:
4912         case DRM_FORMAT_ARGB8888:
4913                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
4914                 break;
4915         case DRM_FORMAT_XRGB2101010:
4916         case DRM_FORMAT_ARGB2101010:
4917                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
4918                 break;
4919         case DRM_FORMAT_XBGR2101010:
4920         case DRM_FORMAT_ABGR2101010:
4921                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
4922                 break;
4923         case DRM_FORMAT_XBGR8888:
4924         case DRM_FORMAT_ABGR8888:
4925                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
4926                 break;
4927         case DRM_FORMAT_NV21:
4928                 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
4929                 break;
4930         case DRM_FORMAT_NV12:
4931                 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
4932                 break;
4933         case DRM_FORMAT_P010:
4934                 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
4935                 break;
4936         case DRM_FORMAT_XRGB16161616F:
4937         case DRM_FORMAT_ARGB16161616F:
4938                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
4939                 break;
4940         case DRM_FORMAT_XBGR16161616F:
4941         case DRM_FORMAT_ABGR16161616F:
4942                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
4943                 break;
4944         case DRM_FORMAT_XRGB16161616:
4945         case DRM_FORMAT_ARGB16161616:
4946                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
4947                 break;
4948         case DRM_FORMAT_XBGR16161616:
4949         case DRM_FORMAT_ABGR16161616:
4950                 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
4951                 break;
4952         default:
4953                 DRM_ERROR(
4954                         "Unsupported screen format %p4cc\n",
4955                         &fb->format->format);
4956                 return -EINVAL;
4957         }
4958
4959         switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
4960         case DRM_MODE_ROTATE_0:
4961                 plane_info->rotation = ROTATION_ANGLE_0;
4962                 break;
4963         case DRM_MODE_ROTATE_90:
4964                 plane_info->rotation = ROTATION_ANGLE_90;
4965                 break;
4966         case DRM_MODE_ROTATE_180:
4967                 plane_info->rotation = ROTATION_ANGLE_180;
4968                 break;
4969         case DRM_MODE_ROTATE_270:
4970                 plane_info->rotation = ROTATION_ANGLE_270;
4971                 break;
4972         default:
4973                 plane_info->rotation = ROTATION_ANGLE_0;
4974                 break;
4975         }
4976
4977
4978         plane_info->visible = true;
4979         plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
4980
4981         plane_info->layer_index = plane_state->normalized_zpos;
4982
4983         ret = fill_plane_color_attributes(plane_state, plane_info->format,
4984                                           &plane_info->color_space);
4985         if (ret)
4986                 return ret;
4987
4988         ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
4989                                            plane_info->rotation, tiling_flags,
4990                                            &plane_info->tiling_info,
4991                                            &plane_info->plane_size,
4992                                            &plane_info->dcc, address,
4993                                            tmz_surface, force_disable_dcc);
4994         if (ret)
4995                 return ret;
4996
4997         amdgpu_dm_plane_fill_blending_from_plane_state(
4998                 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
4999                 &plane_info->global_alpha, &plane_info->global_alpha_value);
5000
5001         return 0;
5002 }
5003
5004 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
5005                                     struct dc_plane_state *dc_plane_state,
5006                                     struct drm_plane_state *plane_state,
5007                                     struct drm_crtc_state *crtc_state)
5008 {
5009         struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5010         struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5011         struct dc_scaling_info scaling_info;
5012         struct dc_plane_info plane_info;
5013         int ret;
5014         bool force_disable_dcc = false;
5015
5016         ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
5017         if (ret)
5018                 return ret;
5019
5020         dc_plane_state->src_rect = scaling_info.src_rect;
5021         dc_plane_state->dst_rect = scaling_info.dst_rect;
5022         dc_plane_state->clip_rect = scaling_info.clip_rect;
5023         dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5024
5025         force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend;
5026         ret = fill_dc_plane_info_and_addr(adev, plane_state,
5027                                           afb->tiling_flags,
5028                                           &plane_info,
5029                                           &dc_plane_state->address,
5030                                           afb->tmz_surface,
5031                                           force_disable_dcc);
5032         if (ret)
5033                 return ret;
5034
5035         dc_plane_state->format = plane_info.format;
5036         dc_plane_state->color_space = plane_info.color_space;
5037         dc_plane_state->format = plane_info.format;
5038         dc_plane_state->plane_size = plane_info.plane_size;
5039         dc_plane_state->rotation = plane_info.rotation;
5040         dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
5041         dc_plane_state->stereo_format = plane_info.stereo_format;
5042         dc_plane_state->tiling_info = plane_info.tiling_info;
5043         dc_plane_state->visible = plane_info.visible;
5044         dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
5045         dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
5046         dc_plane_state->global_alpha = plane_info.global_alpha;
5047         dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
5048         dc_plane_state->dcc = plane_info.dcc;
5049         dc_plane_state->layer_index = plane_info.layer_index;
5050         dc_plane_state->flip_int_enabled = true;
5051
5052         /*
5053          * Always set input transfer function, since plane state is refreshed
5054          * every time.
5055          */
5056         ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
5057         if (ret)
5058                 return ret;
5059
5060         return 0;
5061 }
5062
5063 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
5064                                       struct rect *dirty_rect, int32_t x,
5065                                       s32 y, s32 width, s32 height,
5066                                       int *i, bool ffu)
5067 {
5068         if (*i > DC_MAX_DIRTY_RECTS)
5069                 return;
5070
5071         if (*i == DC_MAX_DIRTY_RECTS)
5072                 goto out;
5073
5074         dirty_rect->x = x;
5075         dirty_rect->y = y;
5076         dirty_rect->width = width;
5077         dirty_rect->height = height;
5078
5079         if (ffu)
5080                 drm_dbg(plane->dev,
5081                         "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
5082                         plane->base.id, width, height);
5083         else
5084                 drm_dbg(plane->dev,
5085                         "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
5086                         plane->base.id, x, y, width, height);
5087
5088 out:
5089         (*i)++;
5090 }
5091
5092 /**
5093  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
5094  *
5095  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
5096  *         remote fb
5097  * @old_plane_state: Old state of @plane
5098  * @new_plane_state: New state of @plane
5099  * @crtc_state: New state of CRTC connected to the @plane
5100  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
5101  * @dirty_regions_changed: dirty regions changed
5102  *
5103  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
5104  * (referred to as "damage clips" in DRM nomenclature) that require updating on
5105  * the eDP remote buffer. The responsibility of specifying the dirty regions is
5106  * amdgpu_dm's.
5107  *
5108  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
5109  * plane with regions that require flushing to the eDP remote buffer. In
5110  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
5111  * implicitly provide damage clips without any client support via the plane
5112  * bounds.
5113  */
5114 static void fill_dc_dirty_rects(struct drm_plane *plane,
5115                                 struct drm_plane_state *old_plane_state,
5116                                 struct drm_plane_state *new_plane_state,
5117                                 struct drm_crtc_state *crtc_state,
5118                                 struct dc_flip_addrs *flip_addrs,
5119                                 bool *dirty_regions_changed)
5120 {
5121         struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5122         struct rect *dirty_rects = flip_addrs->dirty_rects;
5123         u32 num_clips;
5124         struct drm_mode_rect *clips;
5125         bool bb_changed;
5126         bool fb_changed;
5127         u32 i = 0;
5128         *dirty_regions_changed = false;
5129
5130         /*
5131          * Cursor plane has it's own dirty rect update interface. See
5132          * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
5133          */
5134         if (plane->type == DRM_PLANE_TYPE_CURSOR)
5135                 return;
5136
5137         num_clips = drm_plane_get_damage_clips_count(new_plane_state);
5138         clips = drm_plane_get_damage_clips(new_plane_state);
5139
5140         if (!dm_crtc_state->mpo_requested) {
5141                 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
5142                         goto ffu;
5143
5144                 for (; flip_addrs->dirty_rect_count < num_clips; clips++)
5145                         fill_dc_dirty_rect(new_plane_state->plane,
5146                                            &dirty_rects[flip_addrs->dirty_rect_count],
5147                                            clips->x1, clips->y1,
5148                                            clips->x2 - clips->x1, clips->y2 - clips->y1,
5149                                            &flip_addrs->dirty_rect_count,
5150                                            false);
5151                 return;
5152         }
5153
5154         /*
5155          * MPO is requested. Add entire plane bounding box to dirty rects if
5156          * flipped to or damaged.
5157          *
5158          * If plane is moved or resized, also add old bounding box to dirty
5159          * rects.
5160          */
5161         fb_changed = old_plane_state->fb->base.id !=
5162                      new_plane_state->fb->base.id;
5163         bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
5164                       old_plane_state->crtc_y != new_plane_state->crtc_y ||
5165                       old_plane_state->crtc_w != new_plane_state->crtc_w ||
5166                       old_plane_state->crtc_h != new_plane_state->crtc_h);
5167
5168         drm_dbg(plane->dev,
5169                 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
5170                 new_plane_state->plane->base.id,
5171                 bb_changed, fb_changed, num_clips);
5172
5173         *dirty_regions_changed = bb_changed;
5174
5175         if (bb_changed) {
5176                 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5177                                    new_plane_state->crtc_x,
5178                                    new_plane_state->crtc_y,
5179                                    new_plane_state->crtc_w,
5180                                    new_plane_state->crtc_h, &i, false);
5181
5182                 /* Add old plane bounding-box if plane is moved or resized */
5183                 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5184                                    old_plane_state->crtc_x,
5185                                    old_plane_state->crtc_y,
5186                                    old_plane_state->crtc_w,
5187                                    old_plane_state->crtc_h, &i, false);
5188         }
5189
5190         if (num_clips) {
5191                 for (; i < num_clips; clips++)
5192                         fill_dc_dirty_rect(new_plane_state->plane,
5193                                            &dirty_rects[i], clips->x1,
5194                                            clips->y1, clips->x2 - clips->x1,
5195                                            clips->y2 - clips->y1, &i, false);
5196         } else if (fb_changed && !bb_changed) {
5197                 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
5198                                    new_plane_state->crtc_x,
5199                                    new_plane_state->crtc_y,
5200                                    new_plane_state->crtc_w,
5201                                    new_plane_state->crtc_h, &i, false);
5202         }
5203
5204         if (i > DC_MAX_DIRTY_RECTS)
5205                 goto ffu;
5206
5207         flip_addrs->dirty_rect_count = i;
5208         return;
5209
5210 ffu:
5211         fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
5212                            dm_crtc_state->base.mode.crtc_hdisplay,
5213                            dm_crtc_state->base.mode.crtc_vdisplay,
5214                            &flip_addrs->dirty_rect_count, true);
5215 }
5216
5217 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
5218                                            const struct dm_connector_state *dm_state,
5219                                            struct dc_stream_state *stream)
5220 {
5221         enum amdgpu_rmx_type rmx_type;
5222
5223         struct rect src = { 0 }; /* viewport in composition space*/
5224         struct rect dst = { 0 }; /* stream addressable area */
5225
5226         /* no mode. nothing to be done */
5227         if (!mode)
5228                 return;
5229
5230         /* Full screen scaling by default */
5231         src.width = mode->hdisplay;
5232         src.height = mode->vdisplay;
5233         dst.width = stream->timing.h_addressable;
5234         dst.height = stream->timing.v_addressable;
5235
5236         if (dm_state) {
5237                 rmx_type = dm_state->scaling;
5238                 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
5239                         if (src.width * dst.height <
5240                                         src.height * dst.width) {
5241                                 /* height needs less upscaling/more downscaling */
5242                                 dst.width = src.width *
5243                                                 dst.height / src.height;
5244                         } else {
5245                                 /* width needs less upscaling/more downscaling */
5246                                 dst.height = src.height *
5247                                                 dst.width / src.width;
5248                         }
5249                 } else if (rmx_type == RMX_CENTER) {
5250                         dst = src;
5251                 }
5252
5253                 dst.x = (stream->timing.h_addressable - dst.width) / 2;
5254                 dst.y = (stream->timing.v_addressable - dst.height) / 2;
5255
5256                 if (dm_state->underscan_enable) {
5257                         dst.x += dm_state->underscan_hborder / 2;
5258                         dst.y += dm_state->underscan_vborder / 2;
5259                         dst.width -= dm_state->underscan_hborder;
5260                         dst.height -= dm_state->underscan_vborder;
5261                 }
5262         }
5263
5264         stream->src = src;
5265         stream->dst = dst;
5266
5267         DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
5268                       dst.x, dst.y, dst.width, dst.height);
5269
5270 }
5271
5272 static enum dc_color_depth
5273 convert_color_depth_from_display_info(const struct drm_connector *connector,
5274                                       bool is_y420, int requested_bpc)
5275 {
5276         u8 bpc;
5277
5278         if (is_y420) {
5279                 bpc = 8;
5280
5281                 /* Cap display bpc based on HDMI 2.0 HF-VSDB */
5282                 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
5283                         bpc = 16;
5284                 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
5285                         bpc = 12;
5286                 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
5287                         bpc = 10;
5288         } else {
5289                 bpc = (uint8_t)connector->display_info.bpc;
5290                 /* Assume 8 bpc by default if no bpc is specified. */
5291                 bpc = bpc ? bpc : 8;
5292         }
5293
5294         if (requested_bpc > 0) {
5295                 /*
5296                  * Cap display bpc based on the user requested value.
5297                  *
5298                  * The value for state->max_bpc may not correctly updated
5299                  * depending on when the connector gets added to the state
5300                  * or if this was called outside of atomic check, so it
5301                  * can't be used directly.
5302                  */
5303                 bpc = min_t(u8, bpc, requested_bpc);
5304
5305                 /* Round down to the nearest even number. */
5306                 bpc = bpc - (bpc & 1);
5307         }
5308
5309         switch (bpc) {
5310         case 0:
5311                 /*
5312                  * Temporary Work around, DRM doesn't parse color depth for
5313                  * EDID revision before 1.4
5314                  * TODO: Fix edid parsing
5315                  */
5316                 return COLOR_DEPTH_888;
5317         case 6:
5318                 return COLOR_DEPTH_666;
5319         case 8:
5320                 return COLOR_DEPTH_888;
5321         case 10:
5322                 return COLOR_DEPTH_101010;
5323         case 12:
5324                 return COLOR_DEPTH_121212;
5325         case 14:
5326                 return COLOR_DEPTH_141414;
5327         case 16:
5328                 return COLOR_DEPTH_161616;
5329         default:
5330                 return COLOR_DEPTH_UNDEFINED;
5331         }
5332 }
5333
5334 static enum dc_aspect_ratio
5335 get_aspect_ratio(const struct drm_display_mode *mode_in)
5336 {
5337         /* 1-1 mapping, since both enums follow the HDMI spec. */
5338         return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
5339 }
5340
5341 static enum dc_color_space
5342 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
5343 {
5344         enum dc_color_space color_space = COLOR_SPACE_SRGB;
5345
5346         switch (dc_crtc_timing->pixel_encoding) {
5347         case PIXEL_ENCODING_YCBCR422:
5348         case PIXEL_ENCODING_YCBCR444:
5349         case PIXEL_ENCODING_YCBCR420:
5350         {
5351                 /*
5352                  * 27030khz is the separation point between HDTV and SDTV
5353                  * according to HDMI spec, we use YCbCr709 and YCbCr601
5354                  * respectively
5355                  */
5356                 if (dc_crtc_timing->pix_clk_100hz > 270300) {
5357                         if (dc_crtc_timing->flags.Y_ONLY)
5358                                 color_space =
5359                                         COLOR_SPACE_YCBCR709_LIMITED;
5360                         else
5361                                 color_space = COLOR_SPACE_YCBCR709;
5362                 } else {
5363                         if (dc_crtc_timing->flags.Y_ONLY)
5364                                 color_space =
5365                                         COLOR_SPACE_YCBCR601_LIMITED;
5366                         else
5367                                 color_space = COLOR_SPACE_YCBCR601;
5368                 }
5369
5370         }
5371         break;
5372         case PIXEL_ENCODING_RGB:
5373                 color_space = COLOR_SPACE_SRGB;
5374                 break;
5375
5376         default:
5377                 WARN_ON(1);
5378                 break;
5379         }
5380
5381         return color_space;
5382 }
5383
5384 static bool adjust_colour_depth_from_display_info(
5385         struct dc_crtc_timing *timing_out,
5386         const struct drm_display_info *info)
5387 {
5388         enum dc_color_depth depth = timing_out->display_color_depth;
5389         int normalized_clk;
5390         do {
5391                 normalized_clk = timing_out->pix_clk_100hz / 10;
5392                 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */
5393                 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
5394                         normalized_clk /= 2;
5395                 /* Adjusting pix clock following on HDMI spec based on colour depth */
5396                 switch (depth) {
5397                 case COLOR_DEPTH_888:
5398                         break;
5399                 case COLOR_DEPTH_101010:
5400                         normalized_clk = (normalized_clk * 30) / 24;
5401                         break;
5402                 case COLOR_DEPTH_121212:
5403                         normalized_clk = (normalized_clk * 36) / 24;
5404                         break;
5405                 case COLOR_DEPTH_161616:
5406                         normalized_clk = (normalized_clk * 48) / 24;
5407                         break;
5408                 default:
5409                         /* The above depths are the only ones valid for HDMI. */
5410                         return false;
5411                 }
5412                 if (normalized_clk <= info->max_tmds_clock) {
5413                         timing_out->display_color_depth = depth;
5414                         return true;
5415                 }
5416         } while (--depth > COLOR_DEPTH_666);
5417         return false;
5418 }
5419
5420 static void fill_stream_properties_from_drm_display_mode(
5421         struct dc_stream_state *stream,
5422         const struct drm_display_mode *mode_in,
5423         const struct drm_connector *connector,
5424         const struct drm_connector_state *connector_state,
5425         const struct dc_stream_state *old_stream,
5426         int requested_bpc)
5427 {
5428         struct dc_crtc_timing *timing_out = &stream->timing;
5429         const struct drm_display_info *info = &connector->display_info;
5430         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5431         struct hdmi_vendor_infoframe hv_frame;
5432         struct hdmi_avi_infoframe avi_frame;
5433
5434         memset(&hv_frame, 0, sizeof(hv_frame));
5435         memset(&avi_frame, 0, sizeof(avi_frame));
5436
5437         timing_out->h_border_left = 0;
5438         timing_out->h_border_right = 0;
5439         timing_out->v_border_top = 0;
5440         timing_out->v_border_bottom = 0;
5441         /* TODO: un-hardcode */
5442         if (drm_mode_is_420_only(info, mode_in)
5443                         && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5444                 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5445         else if (drm_mode_is_420_also(info, mode_in)
5446                         && aconnector->force_yuv420_output)
5447                 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5448         else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
5449                         && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5450                 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
5451         else
5452                 timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
5453
5454         timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
5455         timing_out->display_color_depth = convert_color_depth_from_display_info(
5456                 connector,
5457                 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
5458                 requested_bpc);
5459         timing_out->scan_type = SCANNING_TYPE_NODATA;
5460         timing_out->hdmi_vic = 0;
5461
5462         if (old_stream) {
5463                 timing_out->vic = old_stream->timing.vic;
5464                 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
5465                 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
5466         } else {
5467                 timing_out->vic = drm_match_cea_mode(mode_in);
5468                 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
5469                         timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
5470                 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
5471                         timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
5472         }
5473
5474         if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
5475                 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
5476                 timing_out->vic = avi_frame.video_code;
5477                 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
5478                 timing_out->hdmi_vic = hv_frame.vic;
5479         }
5480
5481         if (is_freesync_video_mode(mode_in, aconnector)) {
5482                 timing_out->h_addressable = mode_in->hdisplay;
5483                 timing_out->h_total = mode_in->htotal;
5484                 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
5485                 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
5486                 timing_out->v_total = mode_in->vtotal;
5487                 timing_out->v_addressable = mode_in->vdisplay;
5488                 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
5489                 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
5490                 timing_out->pix_clk_100hz = mode_in->clock * 10;
5491         } else {
5492                 timing_out->h_addressable = mode_in->crtc_hdisplay;
5493                 timing_out->h_total = mode_in->crtc_htotal;
5494                 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
5495                 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
5496                 timing_out->v_total = mode_in->crtc_vtotal;
5497                 timing_out->v_addressable = mode_in->crtc_vdisplay;
5498                 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
5499                 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
5500                 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
5501         }
5502
5503         timing_out->aspect_ratio = get_aspect_ratio(mode_in);
5504
5505         stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
5506         stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
5507         if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
5508                 if (!adjust_colour_depth_from_display_info(timing_out, info) &&
5509                     drm_mode_is_420_also(info, mode_in) &&
5510                     timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
5511                         timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5512                         adjust_colour_depth_from_display_info(timing_out, info);
5513                 }
5514         }
5515
5516         stream->output_color_space = get_output_color_space(timing_out);
5517 }
5518
5519 static void fill_audio_info(struct audio_info *audio_info,
5520                             const struct drm_connector *drm_connector,
5521                             const struct dc_sink *dc_sink)
5522 {
5523         int i = 0;
5524         int cea_revision = 0;
5525         const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
5526
5527         audio_info->manufacture_id = edid_caps->manufacturer_id;
5528         audio_info->product_id = edid_caps->product_id;
5529
5530         cea_revision = drm_connector->display_info.cea_rev;
5531
5532         strscpy(audio_info->display_name,
5533                 edid_caps->display_name,
5534                 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
5535
5536         if (cea_revision >= 3) {
5537                 audio_info->mode_count = edid_caps->audio_mode_count;
5538
5539                 for (i = 0; i < audio_info->mode_count; ++i) {
5540                         audio_info->modes[i].format_code =
5541                                         (enum audio_format_code)
5542                                         (edid_caps->audio_modes[i].format_code);
5543                         audio_info->modes[i].channel_count =
5544                                         edid_caps->audio_modes[i].channel_count;
5545                         audio_info->modes[i].sample_rates.all =
5546                                         edid_caps->audio_modes[i].sample_rate;
5547                         audio_info->modes[i].sample_size =
5548                                         edid_caps->audio_modes[i].sample_size;
5549                 }
5550         }
5551
5552         audio_info->flags.all = edid_caps->speaker_flags;
5553
5554         /* TODO: We only check for the progressive mode, check for interlace mode too */
5555         if (drm_connector->latency_present[0]) {
5556                 audio_info->video_latency = drm_connector->video_latency[0];
5557                 audio_info->audio_latency = drm_connector->audio_latency[0];
5558         }
5559
5560         /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
5561
5562 }
5563
5564 static void
5565 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
5566                                       struct drm_display_mode *dst_mode)
5567 {
5568         dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
5569         dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
5570         dst_mode->crtc_clock = src_mode->crtc_clock;
5571         dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
5572         dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
5573         dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
5574         dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
5575         dst_mode->crtc_htotal = src_mode->crtc_htotal;
5576         dst_mode->crtc_hskew = src_mode->crtc_hskew;
5577         dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
5578         dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
5579         dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
5580         dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
5581         dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
5582 }
5583
5584 static void
5585 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
5586                                         const struct drm_display_mode *native_mode,
5587                                         bool scale_enabled)
5588 {
5589         if (scale_enabled) {
5590                 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
5591         } else if (native_mode->clock == drm_mode->clock &&
5592                         native_mode->htotal == drm_mode->htotal &&
5593                         native_mode->vtotal == drm_mode->vtotal) {
5594                 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
5595         } else {
5596                 /* no scaling nor amdgpu inserted, no need to patch */
5597         }
5598 }
5599
5600 static struct dc_sink *
5601 create_fake_sink(struct amdgpu_dm_connector *aconnector)
5602 {
5603         struct dc_sink_init_data sink_init_data = { 0 };
5604         struct dc_sink *sink = NULL;
5605         sink_init_data.link = aconnector->dc_link;
5606         sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
5607
5608         sink = dc_sink_create(&sink_init_data);
5609         if (!sink) {
5610                 DRM_ERROR("Failed to create sink!\n");
5611                 return NULL;
5612         }
5613         sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
5614
5615         return sink;
5616 }
5617
5618 static void set_multisync_trigger_params(
5619                 struct dc_stream_state *stream)
5620 {
5621         struct dc_stream_state *master = NULL;
5622
5623         if (stream->triggered_crtc_reset.enabled) {
5624                 master = stream->triggered_crtc_reset.event_source;
5625                 stream->triggered_crtc_reset.event =
5626                         master->timing.flags.VSYNC_POSITIVE_POLARITY ?
5627                         CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
5628                 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
5629         }
5630 }
5631
5632 static void set_master_stream(struct dc_stream_state *stream_set[],
5633                               int stream_count)
5634 {
5635         int j, highest_rfr = 0, master_stream = 0;
5636
5637         for (j = 0;  j < stream_count; j++) {
5638                 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
5639                         int refresh_rate = 0;
5640
5641                         refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
5642                                 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
5643                         if (refresh_rate > highest_rfr) {
5644                                 highest_rfr = refresh_rate;
5645                                 master_stream = j;
5646                         }
5647                 }
5648         }
5649         for (j = 0;  j < stream_count; j++) {
5650                 if (stream_set[j])
5651                         stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
5652         }
5653 }
5654
5655 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
5656 {
5657         int i = 0;
5658         struct dc_stream_state *stream;
5659
5660         if (context->stream_count < 2)
5661                 return;
5662         for (i = 0; i < context->stream_count ; i++) {
5663                 if (!context->streams[i])
5664                         continue;
5665                 /*
5666                  * TODO: add a function to read AMD VSDB bits and set
5667                  * crtc_sync_master.multi_sync_enabled flag
5668                  * For now it's set to false
5669                  */
5670         }
5671
5672         set_master_stream(context->streams, context->stream_count);
5673
5674         for (i = 0; i < context->stream_count ; i++) {
5675                 stream = context->streams[i];
5676
5677                 if (!stream)
5678                         continue;
5679
5680                 set_multisync_trigger_params(stream);
5681         }
5682 }
5683
5684 /**
5685  * DOC: FreeSync Video
5686  *
5687  * When a userspace application wants to play a video, the content follows a
5688  * standard format definition that usually specifies the FPS for that format.
5689  * The below list illustrates some video format and the expected FPS,
5690  * respectively:
5691  *
5692  * - TV/NTSC (23.976 FPS)
5693  * - Cinema (24 FPS)
5694  * - TV/PAL (25 FPS)
5695  * - TV/NTSC (29.97 FPS)
5696  * - TV/NTSC (30 FPS)
5697  * - Cinema HFR (48 FPS)
5698  * - TV/PAL (50 FPS)
5699  * - Commonly used (60 FPS)
5700  * - Multiples of 24 (48,72,96 FPS)
5701  *
5702  * The list of standards video format is not huge and can be added to the
5703  * connector modeset list beforehand. With that, userspace can leverage
5704  * FreeSync to extends the front porch in order to attain the target refresh
5705  * rate. Such a switch will happen seamlessly, without screen blanking or
5706  * reprogramming of the output in any other way. If the userspace requests a
5707  * modesetting change compatible with FreeSync modes that only differ in the
5708  * refresh rate, DC will skip the full update and avoid blink during the
5709  * transition. For example, the video player can change the modesetting from
5710  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
5711  * causing any display blink. This same concept can be applied to a mode
5712  * setting change.
5713  */
5714 static struct drm_display_mode *
5715 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
5716                 bool use_probed_modes)
5717 {
5718         struct drm_display_mode *m, *m_pref = NULL;
5719         u16 current_refresh, highest_refresh;
5720         struct list_head *list_head = use_probed_modes ?
5721                 &aconnector->base.probed_modes :
5722                 &aconnector->base.modes;
5723
5724         if (aconnector->freesync_vid_base.clock != 0)
5725                 return &aconnector->freesync_vid_base;
5726
5727         /* Find the preferred mode */
5728         list_for_each_entry (m, list_head, head) {
5729                 if (m->type & DRM_MODE_TYPE_PREFERRED) {
5730                         m_pref = m;
5731                         break;
5732                 }
5733         }
5734
5735         if (!m_pref) {
5736                 /* Probably an EDID with no preferred mode. Fallback to first entry */
5737                 m_pref = list_first_entry_or_null(
5738                                 &aconnector->base.modes, struct drm_display_mode, head);
5739                 if (!m_pref) {
5740                         DRM_DEBUG_DRIVER("No preferred mode found in EDID\n");
5741                         return NULL;
5742                 }
5743         }
5744
5745         highest_refresh = drm_mode_vrefresh(m_pref);
5746
5747         /*
5748          * Find the mode with highest refresh rate with same resolution.
5749          * For some monitors, preferred mode is not the mode with highest
5750          * supported refresh rate.
5751          */
5752         list_for_each_entry (m, list_head, head) {
5753                 current_refresh  = drm_mode_vrefresh(m);
5754
5755                 if (m->hdisplay == m_pref->hdisplay &&
5756                     m->vdisplay == m_pref->vdisplay &&
5757                     highest_refresh < current_refresh) {
5758                         highest_refresh = current_refresh;
5759                         m_pref = m;
5760                 }
5761         }
5762
5763         drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
5764         return m_pref;
5765 }
5766
5767 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
5768                 struct amdgpu_dm_connector *aconnector)
5769 {
5770         struct drm_display_mode *high_mode;
5771         int timing_diff;
5772
5773         high_mode = get_highest_refresh_rate_mode(aconnector, false);
5774         if (!high_mode || !mode)
5775                 return false;
5776
5777         timing_diff = high_mode->vtotal - mode->vtotal;
5778
5779         if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
5780             high_mode->hdisplay != mode->hdisplay ||
5781             high_mode->vdisplay != mode->vdisplay ||
5782             high_mode->hsync_start != mode->hsync_start ||
5783             high_mode->hsync_end != mode->hsync_end ||
5784             high_mode->htotal != mode->htotal ||
5785             high_mode->hskew != mode->hskew ||
5786             high_mode->vscan != mode->vscan ||
5787             high_mode->vsync_start - mode->vsync_start != timing_diff ||
5788             high_mode->vsync_end - mode->vsync_end != timing_diff)
5789                 return false;
5790         else
5791                 return true;
5792 }
5793
5794 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
5795                             struct dc_sink *sink, struct dc_stream_state *stream,
5796                             struct dsc_dec_dpcd_caps *dsc_caps)
5797 {
5798         stream->timing.flags.DSC = 0;
5799         dsc_caps->is_dsc_supported = false;
5800
5801         if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
5802             sink->sink_signal == SIGNAL_TYPE_EDP)) {
5803                 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
5804                         sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
5805                         dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
5806                                 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
5807                                 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
5808                                 dsc_caps);
5809         }
5810 }
5811
5812
5813 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
5814                                     struct dc_sink *sink, struct dc_stream_state *stream,
5815                                     struct dsc_dec_dpcd_caps *dsc_caps,
5816                                     uint32_t max_dsc_target_bpp_limit_override)
5817 {
5818         const struct dc_link_settings *verified_link_cap = NULL;
5819         u32 link_bw_in_kbps;
5820         u32 edp_min_bpp_x16, edp_max_bpp_x16;
5821         struct dc *dc = sink->ctx->dc;
5822         struct dc_dsc_bw_range bw_range = {0};
5823         struct dc_dsc_config dsc_cfg = {0};
5824         struct dc_dsc_config_options dsc_options = {0};
5825
5826         dc_dsc_get_default_config_option(dc, &dsc_options);
5827         dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
5828
5829         verified_link_cap = dc_link_get_link_cap(stream->link);
5830         link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
5831         edp_min_bpp_x16 = 8 * 16;
5832         edp_max_bpp_x16 = 8 * 16;
5833
5834         if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
5835                 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
5836
5837         if (edp_max_bpp_x16 < edp_min_bpp_x16)
5838                 edp_min_bpp_x16 = edp_max_bpp_x16;
5839
5840         if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
5841                                 dc->debug.dsc_min_slice_height_override,
5842                                 edp_min_bpp_x16, edp_max_bpp_x16,
5843                                 dsc_caps,
5844                                 &stream->timing,
5845                                 &bw_range)) {
5846
5847                 if (bw_range.max_kbps < link_bw_in_kbps) {
5848                         if (dc_dsc_compute_config(dc->res_pool->dscs[0],
5849                                         dsc_caps,
5850                                         &dsc_options,
5851                                         0,
5852                                         &stream->timing,
5853                                         &dsc_cfg)) {
5854                                 stream->timing.dsc_cfg = dsc_cfg;
5855                                 stream->timing.flags.DSC = 1;
5856                                 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
5857                         }
5858                         return;
5859                 }
5860         }
5861
5862         if (dc_dsc_compute_config(dc->res_pool->dscs[0],
5863                                 dsc_caps,
5864                                 &dsc_options,
5865                                 link_bw_in_kbps,
5866                                 &stream->timing,
5867                                 &dsc_cfg)) {
5868                 stream->timing.dsc_cfg = dsc_cfg;
5869                 stream->timing.flags.DSC = 1;
5870         }
5871 }
5872
5873
5874 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
5875                                         struct dc_sink *sink, struct dc_stream_state *stream,
5876                                         struct dsc_dec_dpcd_caps *dsc_caps)
5877 {
5878         struct drm_connector *drm_connector = &aconnector->base;
5879         u32 link_bandwidth_kbps;
5880         struct dc *dc = sink->ctx->dc;
5881         u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
5882         u32 dsc_max_supported_bw_in_kbps;
5883         u32 max_dsc_target_bpp_limit_override =
5884                 drm_connector->display_info.max_dsc_bpp;
5885         struct dc_dsc_config_options dsc_options = {0};
5886
5887         dc_dsc_get_default_config_option(dc, &dsc_options);
5888         dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
5889
5890         link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
5891                                                         dc_link_get_link_cap(aconnector->dc_link));
5892
5893         /* Set DSC policy according to dsc_clock_en */
5894         dc_dsc_policy_set_enable_dsc_when_not_needed(
5895                 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
5896
5897         if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP &&
5898             !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
5899             dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
5900
5901                 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
5902
5903         } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
5904                 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
5905                         if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
5906                                                 dsc_caps,
5907                                                 &dsc_options,
5908                                                 link_bandwidth_kbps,
5909                                                 &stream->timing,
5910                                                 &stream->timing.dsc_cfg)) {
5911                                 stream->timing.flags.DSC = 1;
5912                                 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name);
5913                         }
5914                 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
5915                         timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing);
5916                         max_supported_bw_in_kbps = link_bandwidth_kbps;
5917                         dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
5918
5919                         if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
5920                                         max_supported_bw_in_kbps > 0 &&
5921                                         dsc_max_supported_bw_in_kbps > 0)
5922                                 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
5923                                                 dsc_caps,
5924                                                 &dsc_options,
5925                                                 dsc_max_supported_bw_in_kbps,
5926                                                 &stream->timing,
5927                                                 &stream->timing.dsc_cfg)) {
5928                                         stream->timing.flags.DSC = 1;
5929                                         DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n",
5930                                                                          __func__, drm_connector->name);
5931                                 }
5932                 }
5933         }
5934
5935         /* Overwrite the stream flag if DSC is enabled through debugfs */
5936         if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
5937                 stream->timing.flags.DSC = 1;
5938
5939         if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
5940                 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
5941
5942         if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
5943                 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
5944
5945         if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
5946                 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
5947 }
5948
5949 static struct dc_stream_state *
5950 create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
5951                        const struct drm_display_mode *drm_mode,
5952                        const struct dm_connector_state *dm_state,
5953                        const struct dc_stream_state *old_stream,
5954                        int requested_bpc)
5955 {
5956         struct drm_display_mode *preferred_mode = NULL;
5957         struct drm_connector *drm_connector;
5958         const struct drm_connector_state *con_state =
5959                 dm_state ? &dm_state->base : NULL;
5960         struct dc_stream_state *stream = NULL;
5961         struct drm_display_mode mode;
5962         struct drm_display_mode saved_mode;
5963         struct drm_display_mode *freesync_mode = NULL;
5964         bool native_mode_found = false;
5965         bool recalculate_timing = false;
5966         bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
5967         int mode_refresh;
5968         int preferred_refresh = 0;
5969         enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
5970         struct dsc_dec_dpcd_caps dsc_caps;
5971
5972         struct dc_sink *sink = NULL;
5973
5974         drm_mode_init(&mode, drm_mode);
5975         memset(&saved_mode, 0, sizeof(saved_mode));
5976
5977         if (aconnector == NULL) {
5978                 DRM_ERROR("aconnector is NULL!\n");
5979                 return stream;
5980         }
5981
5982         drm_connector = &aconnector->base;
5983
5984         if (!aconnector->dc_sink) {
5985                 sink = create_fake_sink(aconnector);
5986                 if (!sink)
5987                         return stream;
5988         } else {
5989                 sink = aconnector->dc_sink;
5990                 dc_sink_retain(sink);
5991         }
5992
5993         stream = dc_create_stream_for_sink(sink);
5994
5995         if (stream == NULL) {
5996                 DRM_ERROR("Failed to create stream for sink!\n");
5997                 goto finish;
5998         }
5999
6000         stream->dm_stream_context = aconnector;
6001
6002         stream->timing.flags.LTE_340MCSC_SCRAMBLE =
6003                 drm_connector->display_info.hdmi.scdc.scrambling.low_rates;
6004
6005         list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
6006                 /* Search for preferred mode */
6007                 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
6008                         native_mode_found = true;
6009                         break;
6010                 }
6011         }
6012         if (!native_mode_found)
6013                 preferred_mode = list_first_entry_or_null(
6014                                 &aconnector->base.modes,
6015                                 struct drm_display_mode,
6016                                 head);
6017
6018         mode_refresh = drm_mode_vrefresh(&mode);
6019
6020         if (preferred_mode == NULL) {
6021                 /*
6022                  * This may not be an error, the use case is when we have no
6023                  * usermode calls to reset and set mode upon hotplug. In this
6024                  * case, we call set mode ourselves to restore the previous mode
6025                  * and the modelist may not be filled in in time.
6026                  */
6027                 DRM_DEBUG_DRIVER("No preferred mode found\n");
6028         } else {
6029                 recalculate_timing = amdgpu_freesync_vid_mode &&
6030                                  is_freesync_video_mode(&mode, aconnector);
6031                 if (recalculate_timing) {
6032                         freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
6033                         drm_mode_copy(&saved_mode, &mode);
6034                         drm_mode_copy(&mode, freesync_mode);
6035                 } else {
6036                         decide_crtc_timing_for_drm_display_mode(
6037                                         &mode, preferred_mode, scale);
6038
6039                         preferred_refresh = drm_mode_vrefresh(preferred_mode);
6040                 }
6041         }
6042
6043         if (recalculate_timing)
6044                 drm_mode_set_crtcinfo(&saved_mode, 0);
6045         else if (!dm_state)
6046                 drm_mode_set_crtcinfo(&mode, 0);
6047
6048         /*
6049         * If scaling is enabled and refresh rate didn't change
6050         * we copy the vic and polarities of the old timings
6051         */
6052         if (!scale || mode_refresh != preferred_refresh)
6053                 fill_stream_properties_from_drm_display_mode(
6054                         stream, &mode, &aconnector->base, con_state, NULL,
6055                         requested_bpc);
6056         else
6057                 fill_stream_properties_from_drm_display_mode(
6058                         stream, &mode, &aconnector->base, con_state, old_stream,
6059                         requested_bpc);
6060
6061         if (aconnector->timing_changed) {
6062                 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n",
6063                                 __func__,
6064                                 stream->timing.display_color_depth,
6065                                 aconnector->timing_requested->display_color_depth);
6066                 stream->timing = *aconnector->timing_requested;
6067         }
6068
6069         /* SST DSC determination policy */
6070         update_dsc_caps(aconnector, sink, stream, &dsc_caps);
6071         if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
6072                 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
6073
6074         update_stream_scaling_settings(&mode, dm_state, stream);
6075
6076         fill_audio_info(
6077                 &stream->audio_info,
6078                 drm_connector,
6079                 sink);
6080
6081         update_stream_signal(stream, sink);
6082
6083         if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6084                 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
6085
6086         if (stream->link->psr_settings.psr_feature_enabled) {
6087                 //
6088                 // should decide stream support vsc sdp colorimetry capability
6089                 // before building vsc info packet
6090                 //
6091                 stream->use_vsc_sdp_for_colorimetry = false;
6092                 if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
6093                         stream->use_vsc_sdp_for_colorimetry =
6094                                 aconnector->dc_sink->is_vsc_sdp_colorimetry_supported;
6095                 } else {
6096                         if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED)
6097                                 stream->use_vsc_sdp_for_colorimetry = true;
6098                 }
6099                 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22)
6100                         tf = TRANSFER_FUNC_GAMMA_22;
6101                 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
6102                 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
6103
6104         }
6105 finish:
6106         dc_sink_release(sink);
6107
6108         return stream;
6109 }
6110
6111 static enum drm_connector_status
6112 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
6113 {
6114         bool connected;
6115         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6116
6117         /*
6118          * Notes:
6119          * 1. This interface is NOT called in context of HPD irq.
6120          * 2. This interface *is called* in context of user-mode ioctl. Which
6121          * makes it a bad place for *any* MST-related activity.
6122          */
6123
6124         if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
6125             !aconnector->fake_enable)
6126                 connected = (aconnector->dc_sink != NULL);
6127         else
6128                 connected = (aconnector->base.force == DRM_FORCE_ON ||
6129                                 aconnector->base.force == DRM_FORCE_ON_DIGITAL);
6130
6131         update_subconnector_property(aconnector);
6132
6133         return (connected ? connector_status_connected :
6134                         connector_status_disconnected);
6135 }
6136
6137 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
6138                                             struct drm_connector_state *connector_state,
6139                                             struct drm_property *property,
6140                                             uint64_t val)
6141 {
6142         struct drm_device *dev = connector->dev;
6143         struct amdgpu_device *adev = drm_to_adev(dev);
6144         struct dm_connector_state *dm_old_state =
6145                 to_dm_connector_state(connector->state);
6146         struct dm_connector_state *dm_new_state =
6147                 to_dm_connector_state(connector_state);
6148
6149         int ret = -EINVAL;
6150
6151         if (property == dev->mode_config.scaling_mode_property) {
6152                 enum amdgpu_rmx_type rmx_type;
6153
6154                 switch (val) {
6155                 case DRM_MODE_SCALE_CENTER:
6156                         rmx_type = RMX_CENTER;
6157                         break;
6158                 case DRM_MODE_SCALE_ASPECT:
6159                         rmx_type = RMX_ASPECT;
6160                         break;
6161                 case DRM_MODE_SCALE_FULLSCREEN:
6162                         rmx_type = RMX_FULL;
6163                         break;
6164                 case DRM_MODE_SCALE_NONE:
6165                 default:
6166                         rmx_type = RMX_OFF;
6167                         break;
6168                 }
6169
6170                 if (dm_old_state->scaling == rmx_type)
6171                         return 0;
6172
6173                 dm_new_state->scaling = rmx_type;
6174                 ret = 0;
6175         } else if (property == adev->mode_info.underscan_hborder_property) {
6176                 dm_new_state->underscan_hborder = val;
6177                 ret = 0;
6178         } else if (property == adev->mode_info.underscan_vborder_property) {
6179                 dm_new_state->underscan_vborder = val;
6180                 ret = 0;
6181         } else if (property == adev->mode_info.underscan_property) {
6182                 dm_new_state->underscan_enable = val;
6183                 ret = 0;
6184         } else if (property == adev->mode_info.abm_level_property) {
6185                 dm_new_state->abm_level = val;
6186                 ret = 0;
6187         }
6188
6189         return ret;
6190 }
6191
6192 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
6193                                             const struct drm_connector_state *state,
6194                                             struct drm_property *property,
6195                                             uint64_t *val)
6196 {
6197         struct drm_device *dev = connector->dev;
6198         struct amdgpu_device *adev = drm_to_adev(dev);
6199         struct dm_connector_state *dm_state =
6200                 to_dm_connector_state(state);
6201         int ret = -EINVAL;
6202
6203         if (property == dev->mode_config.scaling_mode_property) {
6204                 switch (dm_state->scaling) {
6205                 case RMX_CENTER:
6206                         *val = DRM_MODE_SCALE_CENTER;
6207                         break;
6208                 case RMX_ASPECT:
6209                         *val = DRM_MODE_SCALE_ASPECT;
6210                         break;
6211                 case RMX_FULL:
6212                         *val = DRM_MODE_SCALE_FULLSCREEN;
6213                         break;
6214                 case RMX_OFF:
6215                 default:
6216                         *val = DRM_MODE_SCALE_NONE;
6217                         break;
6218                 }
6219                 ret = 0;
6220         } else if (property == adev->mode_info.underscan_hborder_property) {
6221                 *val = dm_state->underscan_hborder;
6222                 ret = 0;
6223         } else if (property == adev->mode_info.underscan_vborder_property) {
6224                 *val = dm_state->underscan_vborder;
6225                 ret = 0;
6226         } else if (property == adev->mode_info.underscan_property) {
6227                 *val = dm_state->underscan_enable;
6228                 ret = 0;
6229         } else if (property == adev->mode_info.abm_level_property) {
6230                 *val = dm_state->abm_level;
6231                 ret = 0;
6232         }
6233
6234         return ret;
6235 }
6236
6237 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
6238 {
6239         struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
6240
6241         drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
6242 }
6243
6244 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
6245 {
6246         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6247         const struct dc_link *link = aconnector->dc_link;
6248         struct amdgpu_device *adev = drm_to_adev(connector->dev);
6249         struct amdgpu_display_manager *dm = &adev->dm;
6250         int i;
6251
6252         /*
6253          * Call only if mst_mgr was initialized before since it's not done
6254          * for all connector types.
6255          */
6256         if (aconnector->mst_mgr.dev)
6257                 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
6258
6259         for (i = 0; i < dm->num_of_edps; i++) {
6260                 if ((link == dm->backlight_link[i]) && dm->backlight_dev[i]) {
6261                         backlight_device_unregister(dm->backlight_dev[i]);
6262                         dm->backlight_dev[i] = NULL;
6263                 }
6264         }
6265
6266         if (aconnector->dc_em_sink)
6267                 dc_sink_release(aconnector->dc_em_sink);
6268         aconnector->dc_em_sink = NULL;
6269         if (aconnector->dc_sink)
6270                 dc_sink_release(aconnector->dc_sink);
6271         aconnector->dc_sink = NULL;
6272
6273         drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
6274         drm_connector_unregister(connector);
6275         drm_connector_cleanup(connector);
6276         if (aconnector->i2c) {
6277                 i2c_del_adapter(&aconnector->i2c->base);
6278                 kfree(aconnector->i2c);
6279         }
6280         kfree(aconnector->dm_dp_aux.aux.name);
6281
6282         kfree(connector);
6283 }
6284
6285 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
6286 {
6287         struct dm_connector_state *state =
6288                 to_dm_connector_state(connector->state);
6289
6290         if (connector->state)
6291                 __drm_atomic_helper_connector_destroy_state(connector->state);
6292
6293         kfree(state);
6294
6295         state = kzalloc(sizeof(*state), GFP_KERNEL);
6296
6297         if (state) {
6298                 state->scaling = RMX_OFF;
6299                 state->underscan_enable = false;
6300                 state->underscan_hborder = 0;
6301                 state->underscan_vborder = 0;
6302                 state->base.max_requested_bpc = 8;
6303                 state->vcpi_slots = 0;
6304                 state->pbn = 0;
6305
6306                 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
6307                         state->abm_level = amdgpu_dm_abm_level;
6308
6309                 __drm_atomic_helper_connector_reset(connector, &state->base);
6310         }
6311 }
6312
6313 struct drm_connector_state *
6314 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
6315 {
6316         struct dm_connector_state *state =
6317                 to_dm_connector_state(connector->state);
6318
6319         struct dm_connector_state *new_state =
6320                         kmemdup(state, sizeof(*state), GFP_KERNEL);
6321
6322         if (!new_state)
6323                 return NULL;
6324
6325         __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
6326
6327         new_state->freesync_capable = state->freesync_capable;
6328         new_state->abm_level = state->abm_level;
6329         new_state->scaling = state->scaling;
6330         new_state->underscan_enable = state->underscan_enable;
6331         new_state->underscan_hborder = state->underscan_hborder;
6332         new_state->underscan_vborder = state->underscan_vborder;
6333         new_state->vcpi_slots = state->vcpi_slots;
6334         new_state->pbn = state->pbn;
6335         return &new_state->base;
6336 }
6337
6338 static int
6339 amdgpu_dm_connector_late_register(struct drm_connector *connector)
6340 {
6341         struct amdgpu_dm_connector *amdgpu_dm_connector =
6342                 to_amdgpu_dm_connector(connector);
6343         int r;
6344
6345         if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
6346             (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
6347                 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
6348                 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
6349                 if (r)
6350                         return r;
6351         }
6352
6353 #if defined(CONFIG_DEBUG_FS)
6354         connector_debugfs_init(amdgpu_dm_connector);
6355 #endif
6356
6357         return 0;
6358 }
6359
6360 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
6361         .reset = amdgpu_dm_connector_funcs_reset,
6362         .detect = amdgpu_dm_connector_detect,
6363         .fill_modes = drm_helper_probe_single_connector_modes,
6364         .destroy = amdgpu_dm_connector_destroy,
6365         .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
6366         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6367         .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
6368         .atomic_get_property = amdgpu_dm_connector_atomic_get_property,
6369         .late_register = amdgpu_dm_connector_late_register,
6370         .early_unregister = amdgpu_dm_connector_unregister
6371 };
6372
6373 static int get_modes(struct drm_connector *connector)
6374 {
6375         return amdgpu_dm_connector_get_modes(connector);
6376 }
6377
6378 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
6379 {
6380         struct dc_sink_init_data init_params = {
6381                         .link = aconnector->dc_link,
6382                         .sink_signal = SIGNAL_TYPE_VIRTUAL
6383         };
6384         struct edid *edid;
6385
6386         if (!aconnector->base.edid_blob_ptr) {
6387                 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
6388                                 aconnector->base.name);
6389
6390                 aconnector->base.force = DRM_FORCE_OFF;
6391                 return;
6392         }
6393
6394         edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
6395
6396         aconnector->edid = edid;
6397
6398         aconnector->dc_em_sink = dc_link_add_remote_sink(
6399                 aconnector->dc_link,
6400                 (uint8_t *)edid,
6401                 (edid->extensions + 1) * EDID_LENGTH,
6402                 &init_params);
6403
6404         if (aconnector->base.force == DRM_FORCE_ON) {
6405                 aconnector->dc_sink = aconnector->dc_link->local_sink ?
6406                 aconnector->dc_link->local_sink :
6407                 aconnector->dc_em_sink;
6408                 dc_sink_retain(aconnector->dc_sink);
6409         }
6410 }
6411
6412 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
6413 {
6414         struct dc_link *link = (struct dc_link *)aconnector->dc_link;
6415
6416         /*
6417          * In case of headless boot with force on for DP managed connector
6418          * Those settings have to be != 0 to get initial modeset
6419          */
6420         if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6421                 link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
6422                 link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
6423         }
6424
6425         create_eml_sink(aconnector);
6426 }
6427
6428 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
6429                                                 struct dc_stream_state *stream)
6430 {
6431         enum dc_status dc_result = DC_ERROR_UNEXPECTED;
6432         struct dc_plane_state *dc_plane_state = NULL;
6433         struct dc_state *dc_state = NULL;
6434
6435         if (!stream)
6436                 goto cleanup;
6437
6438         dc_plane_state = dc_create_plane_state(dc);
6439         if (!dc_plane_state)
6440                 goto cleanup;
6441
6442         dc_state = dc_create_state(dc);
6443         if (!dc_state)
6444                 goto cleanup;
6445
6446         /* populate stream to plane */
6447         dc_plane_state->src_rect.height  = stream->src.height;
6448         dc_plane_state->src_rect.width   = stream->src.width;
6449         dc_plane_state->dst_rect.height  = stream->src.height;
6450         dc_plane_state->dst_rect.width   = stream->src.width;
6451         dc_plane_state->clip_rect.height = stream->src.height;
6452         dc_plane_state->clip_rect.width  = stream->src.width;
6453         dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
6454         dc_plane_state->plane_size.surface_size.height = stream->src.height;
6455         dc_plane_state->plane_size.surface_size.width  = stream->src.width;
6456         dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
6457         dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
6458         dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
6459         dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
6460         dc_plane_state->rotation = ROTATION_ANGLE_0;
6461         dc_plane_state->is_tiling_rotated = false;
6462         dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
6463
6464         dc_result = dc_validate_stream(dc, stream);
6465         if (dc_result == DC_OK)
6466                 dc_result = dc_validate_plane(dc, dc_plane_state);
6467
6468         if (dc_result == DC_OK)
6469                 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream);
6470
6471         if (dc_result == DC_OK && !dc_add_plane_to_context(
6472                                                 dc,
6473                                                 stream,
6474                                                 dc_plane_state,
6475                                                 dc_state))
6476                 dc_result = DC_FAIL_ATTACH_SURFACES;
6477
6478         if (dc_result == DC_OK)
6479                 dc_result = dc_validate_global_state(dc, dc_state, true);
6480
6481 cleanup:
6482         if (dc_state)
6483                 dc_release_state(dc_state);
6484
6485         if (dc_plane_state)
6486                 dc_plane_state_release(dc_plane_state);
6487
6488         return dc_result;
6489 }
6490
6491 struct dc_stream_state *
6492 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector,
6493                                 const struct drm_display_mode *drm_mode,
6494                                 const struct dm_connector_state *dm_state,
6495                                 const struct dc_stream_state *old_stream)
6496 {
6497         struct drm_connector *connector = &aconnector->base;
6498         struct amdgpu_device *adev = drm_to_adev(connector->dev);
6499         struct dc_stream_state *stream;
6500         const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
6501         int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
6502         enum dc_status dc_result = DC_OK;
6503
6504         do {
6505                 stream = create_stream_for_sink(aconnector, drm_mode,
6506                                                 dm_state, old_stream,
6507                                                 requested_bpc);
6508                 if (stream == NULL) {
6509                         DRM_ERROR("Failed to create stream for sink!\n");
6510                         break;
6511                 }
6512
6513                 dc_result = dc_validate_stream(adev->dm.dc, stream);
6514                 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
6515                         dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
6516
6517                 if (dc_result == DC_OK)
6518                         dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
6519
6520                 if (dc_result != DC_OK) {
6521                         DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n",
6522                                       drm_mode->hdisplay,
6523                                       drm_mode->vdisplay,
6524                                       drm_mode->clock,
6525                                       dc_result,
6526                                       dc_status_to_str(dc_result));
6527
6528                         dc_stream_release(stream);
6529                         stream = NULL;
6530                         requested_bpc -= 2; /* lower bpc to retry validation */
6531                 }
6532
6533         } while (stream == NULL && requested_bpc >= 6);
6534
6535         if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) {
6536                 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n");
6537
6538                 aconnector->force_yuv420_output = true;
6539                 stream = create_validate_stream_for_sink(aconnector, drm_mode,
6540                                                 dm_state, old_stream);
6541                 aconnector->force_yuv420_output = false;
6542         }
6543
6544         return stream;
6545 }
6546
6547 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
6548                                    struct drm_display_mode *mode)
6549 {
6550         int result = MODE_ERROR;
6551         struct dc_sink *dc_sink;
6552         /* TODO: Unhardcode stream count */
6553         struct dc_stream_state *stream;
6554         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6555
6556         if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
6557                         (mode->flags & DRM_MODE_FLAG_DBLSCAN))
6558                 return result;
6559
6560         /*
6561          * Only run this the first time mode_valid is called to initilialize
6562          * EDID mgmt
6563          */
6564         if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
6565                 !aconnector->dc_em_sink)
6566                 handle_edid_mgmt(aconnector);
6567
6568         dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
6569
6570         if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
6571                                 aconnector->base.force != DRM_FORCE_ON) {
6572                 DRM_ERROR("dc_sink is NULL!\n");
6573                 goto fail;
6574         }
6575
6576         stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL);
6577         if (stream) {
6578                 dc_stream_release(stream);
6579                 result = MODE_OK;
6580         }
6581
6582 fail:
6583         /* TODO: error handling*/
6584         return result;
6585 }
6586
6587 static int fill_hdr_info_packet(const struct drm_connector_state *state,
6588                                 struct dc_info_packet *out)
6589 {
6590         struct hdmi_drm_infoframe frame;
6591         unsigned char buf[30]; /* 26 + 4 */
6592         ssize_t len;
6593         int ret, i;
6594
6595         memset(out, 0, sizeof(*out));
6596
6597         if (!state->hdr_output_metadata)
6598                 return 0;
6599
6600         ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
6601         if (ret)
6602                 return ret;
6603
6604         len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
6605         if (len < 0)
6606                 return (int)len;
6607
6608         /* Static metadata is a fixed 26 bytes + 4 byte header. */
6609         if (len != 30)
6610                 return -EINVAL;
6611
6612         /* Prepare the infopacket for DC. */
6613         switch (state->connector->connector_type) {
6614         case DRM_MODE_CONNECTOR_HDMIA:
6615                 out->hb0 = 0x87; /* type */
6616                 out->hb1 = 0x01; /* version */
6617                 out->hb2 = 0x1A; /* length */
6618                 out->sb[0] = buf[3]; /* checksum */
6619                 i = 1;
6620                 break;
6621
6622         case DRM_MODE_CONNECTOR_DisplayPort:
6623         case DRM_MODE_CONNECTOR_eDP:
6624                 out->hb0 = 0x00; /* sdp id, zero */
6625                 out->hb1 = 0x87; /* type */
6626                 out->hb2 = 0x1D; /* payload len - 1 */
6627                 out->hb3 = (0x13 << 2); /* sdp version */
6628                 out->sb[0] = 0x01; /* version */
6629                 out->sb[1] = 0x1A; /* length */
6630                 i = 2;
6631                 break;
6632
6633         default:
6634                 return -EINVAL;
6635         }
6636
6637         memcpy(&out->sb[i], &buf[4], 26);
6638         out->valid = true;
6639
6640         print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
6641                        sizeof(out->sb), false);
6642
6643         return 0;
6644 }
6645
6646 static int
6647 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
6648                                  struct drm_atomic_state *state)
6649 {
6650         struct drm_connector_state *new_con_state =
6651                 drm_atomic_get_new_connector_state(state, conn);
6652         struct drm_connector_state *old_con_state =
6653                 drm_atomic_get_old_connector_state(state, conn);
6654         struct drm_crtc *crtc = new_con_state->crtc;
6655         struct drm_crtc_state *new_crtc_state;
6656         struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
6657         int ret;
6658
6659         trace_amdgpu_dm_connector_atomic_check(new_con_state);
6660
6661         if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
6662                 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
6663                 if (ret < 0)
6664                         return ret;
6665         }
6666
6667         if (!crtc)
6668                 return 0;
6669
6670         if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
6671                 struct dc_info_packet hdr_infopacket;
6672
6673                 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
6674                 if (ret)
6675                         return ret;
6676
6677                 new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
6678                 if (IS_ERR(new_crtc_state))
6679                         return PTR_ERR(new_crtc_state);
6680
6681                 /*
6682                  * DC considers the stream backends changed if the
6683                  * static metadata changes. Forcing the modeset also
6684                  * gives a simple way for userspace to switch from
6685                  * 8bpc to 10bpc when setting the metadata to enter
6686                  * or exit HDR.
6687                  *
6688                  * Changing the static metadata after it's been
6689                  * set is permissible, however. So only force a
6690                  * modeset if we're entering or exiting HDR.
6691                  */
6692                 new_crtc_state->mode_changed =
6693                         !old_con_state->hdr_output_metadata ||
6694                         !new_con_state->hdr_output_metadata;
6695         }
6696
6697         return 0;
6698 }
6699
6700 static const struct drm_connector_helper_funcs
6701 amdgpu_dm_connector_helper_funcs = {
6702         /*
6703          * If hotplugging a second bigger display in FB Con mode, bigger resolution
6704          * modes will be filtered by drm_mode_validate_size(), and those modes
6705          * are missing after user start lightdm. So we need to renew modes list.
6706          * in get_modes call back, not just return the modes count
6707          */
6708         .get_modes = get_modes,
6709         .mode_valid = amdgpu_dm_connector_mode_valid,
6710         .atomic_check = amdgpu_dm_connector_atomic_check,
6711 };
6712
6713 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
6714 {
6715
6716 }
6717
6718 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
6719 {
6720         switch (display_color_depth) {
6721         case COLOR_DEPTH_666:
6722                 return 6;
6723         case COLOR_DEPTH_888:
6724                 return 8;
6725         case COLOR_DEPTH_101010:
6726                 return 10;
6727         case COLOR_DEPTH_121212:
6728                 return 12;
6729         case COLOR_DEPTH_141414:
6730                 return 14;
6731         case COLOR_DEPTH_161616:
6732                 return 16;
6733         default:
6734                 break;
6735         }
6736         return 0;
6737 }
6738
6739 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
6740                                           struct drm_crtc_state *crtc_state,
6741                                           struct drm_connector_state *conn_state)
6742 {
6743         struct drm_atomic_state *state = crtc_state->state;
6744         struct drm_connector *connector = conn_state->connector;
6745         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6746         struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
6747         const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
6748         struct drm_dp_mst_topology_mgr *mst_mgr;
6749         struct drm_dp_mst_port *mst_port;
6750         struct drm_dp_mst_topology_state *mst_state;
6751         enum dc_color_depth color_depth;
6752         int clock, bpp = 0;
6753         bool is_y420 = false;
6754
6755         if (!aconnector->mst_output_port || !aconnector->dc_sink)
6756                 return 0;
6757
6758         mst_port = aconnector->mst_output_port;
6759         mst_mgr = &aconnector->mst_root->mst_mgr;
6760
6761         if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
6762                 return 0;
6763
6764         mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
6765         if (IS_ERR(mst_state))
6766                 return PTR_ERR(mst_state);
6767
6768         if (!mst_state->pbn_div)
6769                 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
6770
6771         if (!state->duplicated) {
6772                 int max_bpc = conn_state->max_requested_bpc;
6773                 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
6774                           aconnector->force_yuv420_output;
6775                 color_depth = convert_color_depth_from_display_info(connector,
6776                                                                     is_y420,
6777                                                                     max_bpc);
6778                 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
6779                 clock = adjusted_mode->clock;
6780                 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false);
6781         }
6782
6783         dm_new_connector_state->vcpi_slots =
6784                 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
6785                                               dm_new_connector_state->pbn);
6786         if (dm_new_connector_state->vcpi_slots < 0) {
6787                 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
6788                 return dm_new_connector_state->vcpi_slots;
6789         }
6790         return 0;
6791 }
6792
6793 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
6794         .disable = dm_encoder_helper_disable,
6795         .atomic_check = dm_encoder_helper_atomic_check
6796 };
6797
6798 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
6799                                             struct dc_state *dc_state,
6800                                             struct dsc_mst_fairness_vars *vars)
6801 {
6802         struct dc_stream_state *stream = NULL;
6803         struct drm_connector *connector;
6804         struct drm_connector_state *new_con_state;
6805         struct amdgpu_dm_connector *aconnector;
6806         struct dm_connector_state *dm_conn_state;
6807         int i, j, ret;
6808         int vcpi, pbn_div, pbn, slot_num = 0;
6809
6810         for_each_new_connector_in_state(state, connector, new_con_state, i) {
6811
6812                 aconnector = to_amdgpu_dm_connector(connector);
6813
6814                 if (!aconnector->mst_output_port)
6815                         continue;
6816
6817                 if (!new_con_state || !new_con_state->crtc)
6818                         continue;
6819
6820                 dm_conn_state = to_dm_connector_state(new_con_state);
6821
6822                 for (j = 0; j < dc_state->stream_count; j++) {
6823                         stream = dc_state->streams[j];
6824                         if (!stream)
6825                                 continue;
6826
6827                         if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
6828                                 break;
6829
6830                         stream = NULL;
6831                 }
6832
6833                 if (!stream)
6834                         continue;
6835
6836                 pbn_div = dm_mst_get_pbn_divider(stream->link);
6837                 /* pbn is calculated by compute_mst_dsc_configs_for_state*/
6838                 for (j = 0; j < dc_state->stream_count; j++) {
6839                         if (vars[j].aconnector == aconnector) {
6840                                 pbn = vars[j].pbn;
6841                                 break;
6842                         }
6843                 }
6844
6845                 if (j == dc_state->stream_count)
6846                         continue;
6847
6848                 slot_num = DIV_ROUND_UP(pbn, pbn_div);
6849
6850                 if (stream->timing.flags.DSC != 1) {
6851                         dm_conn_state->pbn = pbn;
6852                         dm_conn_state->vcpi_slots = slot_num;
6853
6854                         ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
6855                                                            dm_conn_state->pbn, false);
6856                         if (ret < 0)
6857                                 return ret;
6858
6859                         continue;
6860                 }
6861
6862                 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
6863                 if (vcpi < 0)
6864                         return vcpi;
6865
6866                 dm_conn_state->pbn = pbn;
6867                 dm_conn_state->vcpi_slots = vcpi;
6868         }
6869         return 0;
6870 }
6871
6872 static int to_drm_connector_type(enum signal_type st)
6873 {
6874         switch (st) {
6875         case SIGNAL_TYPE_HDMI_TYPE_A:
6876                 return DRM_MODE_CONNECTOR_HDMIA;
6877         case SIGNAL_TYPE_EDP:
6878                 return DRM_MODE_CONNECTOR_eDP;
6879         case SIGNAL_TYPE_LVDS:
6880                 return DRM_MODE_CONNECTOR_LVDS;
6881         case SIGNAL_TYPE_RGB:
6882                 return DRM_MODE_CONNECTOR_VGA;
6883         case SIGNAL_TYPE_DISPLAY_PORT:
6884         case SIGNAL_TYPE_DISPLAY_PORT_MST:
6885                 return DRM_MODE_CONNECTOR_DisplayPort;
6886         case SIGNAL_TYPE_DVI_DUAL_LINK:
6887         case SIGNAL_TYPE_DVI_SINGLE_LINK:
6888                 return DRM_MODE_CONNECTOR_DVID;
6889         case SIGNAL_TYPE_VIRTUAL:
6890                 return DRM_MODE_CONNECTOR_VIRTUAL;
6891
6892         default:
6893                 return DRM_MODE_CONNECTOR_Unknown;
6894         }
6895 }
6896
6897 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
6898 {
6899         struct drm_encoder *encoder;
6900
6901         /* There is only one encoder per connector */
6902         drm_connector_for_each_possible_encoder(connector, encoder)
6903                 return encoder;
6904
6905         return NULL;
6906 }
6907
6908 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
6909 {
6910         struct drm_encoder *encoder;
6911         struct amdgpu_encoder *amdgpu_encoder;
6912
6913         encoder = amdgpu_dm_connector_to_encoder(connector);
6914
6915         if (encoder == NULL)
6916                 return;
6917
6918         amdgpu_encoder = to_amdgpu_encoder(encoder);
6919
6920         amdgpu_encoder->native_mode.clock = 0;
6921
6922         if (!list_empty(&connector->probed_modes)) {
6923                 struct drm_display_mode *preferred_mode = NULL;
6924
6925                 list_for_each_entry(preferred_mode,
6926                                     &connector->probed_modes,
6927                                     head) {
6928                         if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
6929                                 amdgpu_encoder->native_mode = *preferred_mode;
6930
6931                         break;
6932                 }
6933
6934         }
6935 }
6936
6937 static struct drm_display_mode *
6938 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
6939                              char *name,
6940                              int hdisplay, int vdisplay)
6941 {
6942         struct drm_device *dev = encoder->dev;
6943         struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
6944         struct drm_display_mode *mode = NULL;
6945         struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
6946
6947         mode = drm_mode_duplicate(dev, native_mode);
6948
6949         if (mode == NULL)
6950                 return NULL;
6951
6952         mode->hdisplay = hdisplay;
6953         mode->vdisplay = vdisplay;
6954         mode->type &= ~DRM_MODE_TYPE_PREFERRED;
6955         strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
6956
6957         return mode;
6958
6959 }
6960
6961 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
6962                                                  struct drm_connector *connector)
6963 {
6964         struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
6965         struct drm_display_mode *mode = NULL;
6966         struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
6967         struct amdgpu_dm_connector *amdgpu_dm_connector =
6968                                 to_amdgpu_dm_connector(connector);
6969         int i;
6970         int n;
6971         struct mode_size {
6972                 char name[DRM_DISPLAY_MODE_LEN];
6973                 int w;
6974                 int h;
6975         } common_modes[] = {
6976                 {  "640x480",  640,  480},
6977                 {  "800x600",  800,  600},
6978                 { "1024x768", 1024,  768},
6979                 { "1280x720", 1280,  720},
6980                 { "1280x800", 1280,  800},
6981                 {"1280x1024", 1280, 1024},
6982                 { "1440x900", 1440,  900},
6983                 {"1680x1050", 1680, 1050},
6984                 {"1600x1200", 1600, 1200},
6985                 {"1920x1080", 1920, 1080},
6986                 {"1920x1200", 1920, 1200}
6987         };
6988
6989         n = ARRAY_SIZE(common_modes);
6990
6991         for (i = 0; i < n; i++) {
6992                 struct drm_display_mode *curmode = NULL;
6993                 bool mode_existed = false;
6994
6995                 if (common_modes[i].w > native_mode->hdisplay ||
6996                     common_modes[i].h > native_mode->vdisplay ||
6997                    (common_modes[i].w == native_mode->hdisplay &&
6998                     common_modes[i].h == native_mode->vdisplay))
6999                         continue;
7000
7001                 list_for_each_entry(curmode, &connector->probed_modes, head) {
7002                         if (common_modes[i].w == curmode->hdisplay &&
7003                             common_modes[i].h == curmode->vdisplay) {
7004                                 mode_existed = true;
7005                                 break;
7006                         }
7007                 }
7008
7009                 if (mode_existed)
7010                         continue;
7011
7012                 mode = amdgpu_dm_create_common_mode(encoder,
7013                                 common_modes[i].name, common_modes[i].w,
7014                                 common_modes[i].h);
7015                 if (!mode)
7016                         continue;
7017
7018                 drm_mode_probed_add(connector, mode);
7019                 amdgpu_dm_connector->num_modes++;
7020         }
7021 }
7022
7023 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
7024 {
7025         struct drm_encoder *encoder;
7026         struct amdgpu_encoder *amdgpu_encoder;
7027         const struct drm_display_mode *native_mode;
7028
7029         if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
7030             connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
7031                 return;
7032
7033         mutex_lock(&connector->dev->mode_config.mutex);
7034         amdgpu_dm_connector_get_modes(connector);
7035         mutex_unlock(&connector->dev->mode_config.mutex);
7036
7037         encoder = amdgpu_dm_connector_to_encoder(connector);
7038         if (!encoder)
7039                 return;
7040
7041         amdgpu_encoder = to_amdgpu_encoder(encoder);
7042
7043         native_mode = &amdgpu_encoder->native_mode;
7044         if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
7045                 return;
7046
7047         drm_connector_set_panel_orientation_with_quirk(connector,
7048                                                        DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
7049                                                        native_mode->hdisplay,
7050                                                        native_mode->vdisplay);
7051 }
7052
7053 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
7054                                               struct edid *edid)
7055 {
7056         struct amdgpu_dm_connector *amdgpu_dm_connector =
7057                         to_amdgpu_dm_connector(connector);
7058
7059         if (edid) {
7060                 /* empty probed_modes */
7061                 INIT_LIST_HEAD(&connector->probed_modes);
7062                 amdgpu_dm_connector->num_modes =
7063                                 drm_add_edid_modes(connector, edid);
7064
7065                 /* sorting the probed modes before calling function
7066                  * amdgpu_dm_get_native_mode() since EDID can have
7067                  * more than one preferred mode. The modes that are
7068                  * later in the probed mode list could be of higher
7069                  * and preferred resolution. For example, 3840x2160
7070                  * resolution in base EDID preferred timing and 4096x2160
7071                  * preferred resolution in DID extension block later.
7072                  */
7073                 drm_mode_sort(&connector->probed_modes);
7074                 amdgpu_dm_get_native_mode(connector);
7075
7076                 /* Freesync capabilities are reset by calling
7077                  * drm_add_edid_modes() and need to be
7078                  * restored here.
7079                  */
7080                 amdgpu_dm_update_freesync_caps(connector, edid);
7081         } else {
7082                 amdgpu_dm_connector->num_modes = 0;
7083         }
7084 }
7085
7086 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
7087                               struct drm_display_mode *mode)
7088 {
7089         struct drm_display_mode *m;
7090
7091         list_for_each_entry (m, &aconnector->base.probed_modes, head) {
7092                 if (drm_mode_equal(m, mode))
7093                         return true;
7094         }
7095
7096         return false;
7097 }
7098
7099 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
7100 {
7101         const struct drm_display_mode *m;
7102         struct drm_display_mode *new_mode;
7103         uint i;
7104         u32 new_modes_count = 0;
7105
7106         /* Standard FPS values
7107          *
7108          * 23.976       - TV/NTSC
7109          * 24           - Cinema
7110          * 25           - TV/PAL
7111          * 29.97        - TV/NTSC
7112          * 30           - TV/NTSC
7113          * 48           - Cinema HFR
7114          * 50           - TV/PAL
7115          * 60           - Commonly used
7116          * 48,72,96,120 - Multiples of 24
7117          */
7118         static const u32 common_rates[] = {
7119                 23976, 24000, 25000, 29970, 30000,
7120                 48000, 50000, 60000, 72000, 96000, 120000
7121         };
7122
7123         /*
7124          * Find mode with highest refresh rate with the same resolution
7125          * as the preferred mode. Some monitors report a preferred mode
7126          * with lower resolution than the highest refresh rate supported.
7127          */
7128
7129         m = get_highest_refresh_rate_mode(aconnector, true);
7130         if (!m)
7131                 return 0;
7132
7133         for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
7134                 u64 target_vtotal, target_vtotal_diff;
7135                 u64 num, den;
7136
7137                 if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
7138                         continue;
7139
7140                 if (common_rates[i] < aconnector->min_vfreq * 1000 ||
7141                     common_rates[i] > aconnector->max_vfreq * 1000)
7142                         continue;
7143
7144                 num = (unsigned long long)m->clock * 1000 * 1000;
7145                 den = common_rates[i] * (unsigned long long)m->htotal;
7146                 target_vtotal = div_u64(num, den);
7147                 target_vtotal_diff = target_vtotal - m->vtotal;
7148
7149                 /* Check for illegal modes */
7150                 if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
7151                     m->vsync_end + target_vtotal_diff < m->vsync_start ||
7152                     m->vtotal + target_vtotal_diff < m->vsync_end)
7153                         continue;
7154
7155                 new_mode = drm_mode_duplicate(aconnector->base.dev, m);
7156                 if (!new_mode)
7157                         goto out;
7158
7159                 new_mode->vtotal += (u16)target_vtotal_diff;
7160                 new_mode->vsync_start += (u16)target_vtotal_diff;
7161                 new_mode->vsync_end += (u16)target_vtotal_diff;
7162                 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
7163                 new_mode->type |= DRM_MODE_TYPE_DRIVER;
7164
7165                 if (!is_duplicate_mode(aconnector, new_mode)) {
7166                         drm_mode_probed_add(&aconnector->base, new_mode);
7167                         new_modes_count += 1;
7168                 } else
7169                         drm_mode_destroy(aconnector->base.dev, new_mode);
7170         }
7171  out:
7172         return new_modes_count;
7173 }
7174
7175 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
7176                                                    struct edid *edid)
7177 {
7178         struct amdgpu_dm_connector *amdgpu_dm_connector =
7179                 to_amdgpu_dm_connector(connector);
7180
7181         if (!(amdgpu_freesync_vid_mode && edid))
7182                 return;
7183
7184         if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
7185                 amdgpu_dm_connector->num_modes +=
7186                         add_fs_modes(amdgpu_dm_connector);
7187 }
7188
7189 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
7190 {
7191         struct amdgpu_dm_connector *amdgpu_dm_connector =
7192                         to_amdgpu_dm_connector(connector);
7193         struct drm_encoder *encoder;
7194         struct edid *edid = amdgpu_dm_connector->edid;
7195         struct dc_link_settings *verified_link_cap =
7196                         &amdgpu_dm_connector->dc_link->verified_link_cap;
7197         const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
7198
7199         encoder = amdgpu_dm_connector_to_encoder(connector);
7200
7201         if (!drm_edid_is_valid(edid)) {
7202                 amdgpu_dm_connector->num_modes =
7203                                 drm_add_modes_noedid(connector, 640, 480);
7204                 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
7205                         amdgpu_dm_connector->num_modes +=
7206                                 drm_add_modes_noedid(connector, 1920, 1080);
7207         } else {
7208                 amdgpu_dm_connector_ddc_get_modes(connector, edid);
7209                 amdgpu_dm_connector_add_common_modes(encoder, connector);
7210                 amdgpu_dm_connector_add_freesync_modes(connector, edid);
7211         }
7212         amdgpu_dm_fbc_init(connector);
7213
7214         return amdgpu_dm_connector->num_modes;
7215 }
7216
7217 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
7218                                      struct amdgpu_dm_connector *aconnector,
7219                                      int connector_type,
7220                                      struct dc_link *link,
7221                                      int link_index)
7222 {
7223         struct amdgpu_device *adev = drm_to_adev(dm->ddev);
7224
7225         /*
7226          * Some of the properties below require access to state, like bpc.
7227          * Allocate some default initial connector state with our reset helper.
7228          */
7229         if (aconnector->base.funcs->reset)
7230                 aconnector->base.funcs->reset(&aconnector->base);
7231
7232         aconnector->connector_id = link_index;
7233         aconnector->dc_link = link;
7234         aconnector->base.interlace_allowed = false;
7235         aconnector->base.doublescan_allowed = false;
7236         aconnector->base.stereo_allowed = false;
7237         aconnector->base.dpms = DRM_MODE_DPMS_OFF;
7238         aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
7239         aconnector->audio_inst = -1;
7240         aconnector->pack_sdp_v1_3 = false;
7241         aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
7242         memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
7243         mutex_init(&aconnector->hpd_lock);
7244
7245         /*
7246          * configure support HPD hot plug connector_>polled default value is 0
7247          * which means HPD hot plug not supported
7248          */
7249         switch (connector_type) {
7250         case DRM_MODE_CONNECTOR_HDMIA:
7251                 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7252                 aconnector->base.ycbcr_420_allowed =
7253                         link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
7254                 break;
7255         case DRM_MODE_CONNECTOR_DisplayPort:
7256                 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7257                 link->link_enc = link_enc_cfg_get_link_enc(link);
7258                 ASSERT(link->link_enc);
7259                 if (link->link_enc)
7260                         aconnector->base.ycbcr_420_allowed =
7261                         link->link_enc->features.dp_ycbcr420_supported ? true : false;
7262                 break;
7263         case DRM_MODE_CONNECTOR_DVID:
7264                 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7265                 break;
7266         default:
7267                 break;
7268         }
7269
7270         drm_object_attach_property(&aconnector->base.base,
7271                                 dm->ddev->mode_config.scaling_mode_property,
7272                                 DRM_MODE_SCALE_NONE);
7273
7274         drm_object_attach_property(&aconnector->base.base,
7275                                 adev->mode_info.underscan_property,
7276                                 UNDERSCAN_OFF);
7277         drm_object_attach_property(&aconnector->base.base,
7278                                 adev->mode_info.underscan_hborder_property,
7279                                 0);
7280         drm_object_attach_property(&aconnector->base.base,
7281                                 adev->mode_info.underscan_vborder_property,
7282                                 0);
7283
7284         if (!aconnector->mst_root)
7285                 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
7286
7287         aconnector->base.state->max_bpc = 16;
7288         aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
7289
7290         if (connector_type == DRM_MODE_CONNECTOR_eDP &&
7291             (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) {
7292                 drm_object_attach_property(&aconnector->base.base,
7293                                 adev->mode_info.abm_level_property, 0);
7294         }
7295
7296         if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
7297             connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
7298             connector_type == DRM_MODE_CONNECTOR_eDP) {
7299                 drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
7300
7301                 if (!aconnector->mst_root)
7302                         drm_connector_attach_vrr_capable_property(&aconnector->base);
7303
7304                 if (adev->dm.hdcp_workqueue)
7305                         drm_connector_attach_content_protection_property(&aconnector->base, true);
7306         }
7307 }
7308
7309 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
7310                               struct i2c_msg *msgs, int num)
7311 {
7312         struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
7313         struct ddc_service *ddc_service = i2c->ddc_service;
7314         struct i2c_command cmd;
7315         int i;
7316         int result = -EIO;
7317
7318         cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
7319
7320         if (!cmd.payloads)
7321                 return result;
7322
7323         cmd.number_of_payloads = num;
7324         cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
7325         cmd.speed = 100;
7326
7327         for (i = 0; i < num; i++) {
7328                 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
7329                 cmd.payloads[i].address = msgs[i].addr;
7330                 cmd.payloads[i].length = msgs[i].len;
7331                 cmd.payloads[i].data = msgs[i].buf;
7332         }
7333
7334         if (dc_submit_i2c(
7335                         ddc_service->ctx->dc,
7336                         ddc_service->link->link_index,
7337                         &cmd))
7338                 result = num;
7339
7340         kfree(cmd.payloads);
7341         return result;
7342 }
7343
7344 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
7345 {
7346         return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
7347 }
7348
7349 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
7350         .master_xfer = amdgpu_dm_i2c_xfer,
7351         .functionality = amdgpu_dm_i2c_func,
7352 };
7353
7354 static struct amdgpu_i2c_adapter *
7355 create_i2c(struct ddc_service *ddc_service,
7356            int link_index,
7357            int *res)
7358 {
7359         struct amdgpu_device *adev = ddc_service->ctx->driver_context;
7360         struct amdgpu_i2c_adapter *i2c;
7361
7362         i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
7363         if (!i2c)
7364                 return NULL;
7365         i2c->base.owner = THIS_MODULE;
7366         i2c->base.class = I2C_CLASS_DDC;
7367         i2c->base.dev.parent = &adev->pdev->dev;
7368         i2c->base.algo = &amdgpu_dm_i2c_algo;
7369         snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
7370         i2c_set_adapdata(&i2c->base, i2c);
7371         i2c->ddc_service = ddc_service;
7372
7373         return i2c;
7374 }
7375
7376
7377 /*
7378  * Note: this function assumes that dc_link_detect() was called for the
7379  * dc_link which will be represented by this aconnector.
7380  */
7381 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
7382                                     struct amdgpu_dm_connector *aconnector,
7383                                     u32 link_index,
7384                                     struct amdgpu_encoder *aencoder)
7385 {
7386         int res = 0;
7387         int connector_type;
7388         struct dc *dc = dm->dc;
7389         struct dc_link *link = dc_get_link_at_index(dc, link_index);
7390         struct amdgpu_i2c_adapter *i2c;
7391
7392         link->priv = aconnector;
7393
7394         DRM_DEBUG_DRIVER("%s()\n", __func__);
7395
7396         i2c = create_i2c(link->ddc, link->link_index, &res);
7397         if (!i2c) {
7398                 DRM_ERROR("Failed to create i2c adapter data\n");
7399                 return -ENOMEM;
7400         }
7401
7402         aconnector->i2c = i2c;
7403         res = i2c_add_adapter(&i2c->base);
7404
7405         if (res) {
7406                 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
7407                 goto out_free;
7408         }
7409
7410         connector_type = to_drm_connector_type(link->connector_signal);
7411
7412         res = drm_connector_init_with_ddc(
7413                         dm->ddev,
7414                         &aconnector->base,
7415                         &amdgpu_dm_connector_funcs,
7416                         connector_type,
7417                         &i2c->base);
7418
7419         if (res) {
7420                 DRM_ERROR("connector_init failed\n");
7421                 aconnector->connector_id = -1;
7422                 goto out_free;
7423         }
7424
7425         drm_connector_helper_add(
7426                         &aconnector->base,
7427                         &amdgpu_dm_connector_helper_funcs);
7428
7429         amdgpu_dm_connector_init_helper(
7430                 dm,
7431                 aconnector,
7432                 connector_type,
7433                 link,
7434                 link_index);
7435
7436         drm_connector_attach_encoder(
7437                 &aconnector->base, &aencoder->base);
7438
7439         if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
7440                 || connector_type == DRM_MODE_CONNECTOR_eDP)
7441                 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
7442
7443 out_free:
7444         if (res) {
7445                 kfree(i2c);
7446                 aconnector->i2c = NULL;
7447         }
7448         return res;
7449 }
7450
7451 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
7452 {
7453         switch (adev->mode_info.num_crtc) {
7454         case 1:
7455                 return 0x1;
7456         case 2:
7457                 return 0x3;
7458         case 3:
7459                 return 0x7;
7460         case 4:
7461                 return 0xf;
7462         case 5:
7463                 return 0x1f;
7464         case 6:
7465         default:
7466                 return 0x3f;
7467         }
7468 }
7469
7470 static int amdgpu_dm_encoder_init(struct drm_device *dev,
7471                                   struct amdgpu_encoder *aencoder,
7472                                   uint32_t link_index)
7473 {
7474         struct amdgpu_device *adev = drm_to_adev(dev);
7475
7476         int res = drm_encoder_init(dev,
7477                                    &aencoder->base,
7478                                    &amdgpu_dm_encoder_funcs,
7479                                    DRM_MODE_ENCODER_TMDS,
7480                                    NULL);
7481
7482         aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
7483
7484         if (!res)
7485                 aencoder->encoder_id = link_index;
7486         else
7487                 aencoder->encoder_id = -1;
7488
7489         drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
7490
7491         return res;
7492 }
7493
7494 static void manage_dm_interrupts(struct amdgpu_device *adev,
7495                                  struct amdgpu_crtc *acrtc,
7496                                  bool enable)
7497 {
7498         /*
7499          * We have no guarantee that the frontend index maps to the same
7500          * backend index - some even map to more than one.
7501          *
7502          * TODO: Use a different interrupt or check DC itself for the mapping.
7503          */
7504         int irq_type =
7505                 amdgpu_display_crtc_idx_to_irq_type(
7506                         adev,
7507                         acrtc->crtc_id);
7508
7509         if (enable) {
7510                 drm_crtc_vblank_on(&acrtc->base);
7511                 amdgpu_irq_get(
7512                         adev,
7513                         &adev->pageflip_irq,
7514                         irq_type);
7515 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
7516                 amdgpu_irq_get(
7517                         adev,
7518                         &adev->vline0_irq,
7519                         irq_type);
7520 #endif
7521         } else {
7522 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
7523                 amdgpu_irq_put(
7524                         adev,
7525                         &adev->vline0_irq,
7526                         irq_type);
7527 #endif
7528                 amdgpu_irq_put(
7529                         adev,
7530                         &adev->pageflip_irq,
7531                         irq_type);
7532                 drm_crtc_vblank_off(&acrtc->base);
7533         }
7534 }
7535
7536 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
7537                                       struct amdgpu_crtc *acrtc)
7538 {
7539         int irq_type =
7540                 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
7541
7542         /**
7543          * This reads the current state for the IRQ and force reapplies
7544          * the setting to hardware.
7545          */
7546         amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
7547 }
7548
7549 static bool
7550 is_scaling_state_different(const struct dm_connector_state *dm_state,
7551                            const struct dm_connector_state *old_dm_state)
7552 {
7553         if (dm_state->scaling != old_dm_state->scaling)
7554                 return true;
7555         if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
7556                 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
7557                         return true;
7558         } else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
7559                 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
7560                         return true;
7561         } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
7562                    dm_state->underscan_vborder != old_dm_state->underscan_vborder)
7563                 return true;
7564         return false;
7565 }
7566
7567 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
7568                                             struct drm_crtc_state *old_crtc_state,
7569                                             struct drm_connector_state *new_conn_state,
7570                                             struct drm_connector_state *old_conn_state,
7571                                             const struct drm_connector *connector,
7572                                             struct hdcp_workqueue *hdcp_w)
7573 {
7574         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7575         struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
7576
7577         pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
7578                 connector->index, connector->status, connector->dpms);
7579         pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
7580                 old_conn_state->content_protection, new_conn_state->content_protection);
7581
7582         if (old_crtc_state)
7583                 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
7584                 old_crtc_state->enable,
7585                 old_crtc_state->active,
7586                 old_crtc_state->mode_changed,
7587                 old_crtc_state->active_changed,
7588                 old_crtc_state->connectors_changed);
7589
7590         if (new_crtc_state)
7591                 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
7592                 new_crtc_state->enable,
7593                 new_crtc_state->active,
7594                 new_crtc_state->mode_changed,
7595                 new_crtc_state->active_changed,
7596                 new_crtc_state->connectors_changed);
7597
7598         /* hdcp content type change */
7599         if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
7600             new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
7601                 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7602                 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
7603                 return true;
7604         }
7605
7606         /* CP is being re enabled, ignore this */
7607         if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
7608             new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7609                 if (new_crtc_state && new_crtc_state->mode_changed) {
7610                         new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7611                         pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
7612                         return true;
7613                 }
7614                 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
7615                 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
7616                 return false;
7617         }
7618
7619         /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
7620          *
7621          * Handles:     UNDESIRED -> ENABLED
7622          */
7623         if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
7624             new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
7625                 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
7626
7627         /* Stream removed and re-enabled
7628          *
7629          * Can sometimes overlap with the HPD case,
7630          * thus set update_hdcp to false to avoid
7631          * setting HDCP multiple times.
7632          *
7633          * Handles:     DESIRED -> DESIRED (Special case)
7634          */
7635         if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
7636                 new_conn_state->crtc && new_conn_state->crtc->enabled &&
7637                 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7638                 dm_con_state->update_hdcp = false;
7639                 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
7640                         __func__);
7641                 return true;
7642         }
7643
7644         /* Hot-plug, headless s3, dpms
7645          *
7646          * Only start HDCP if the display is connected/enabled.
7647          * update_hdcp flag will be set to false until the next
7648          * HPD comes in.
7649          *
7650          * Handles:     DESIRED -> DESIRED (Special case)
7651          */
7652         if (dm_con_state->update_hdcp &&
7653         new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
7654         connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
7655                 dm_con_state->update_hdcp = false;
7656                 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
7657                         __func__);
7658                 return true;
7659         }
7660
7661         if (old_conn_state->content_protection == new_conn_state->content_protection) {
7662                 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
7663                         if (new_crtc_state && new_crtc_state->mode_changed) {
7664                                 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
7665                                         __func__);
7666                                 return true;
7667                         }
7668                         pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
7669                                 __func__);
7670                         return false;
7671                 }
7672
7673                 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
7674                 return false;
7675         }
7676
7677         if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
7678                 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
7679                         __func__);
7680                 return true;
7681         }
7682
7683         pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
7684         return false;
7685 }
7686
7687 static void remove_stream(struct amdgpu_device *adev,
7688                           struct amdgpu_crtc *acrtc,
7689                           struct dc_stream_state *stream)
7690 {
7691         /* this is the update mode case */
7692
7693         acrtc->otg_inst = -1;
7694         acrtc->enabled = false;
7695 }
7696
7697 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
7698 {
7699
7700         assert_spin_locked(&acrtc->base.dev->event_lock);
7701         WARN_ON(acrtc->event);
7702
7703         acrtc->event = acrtc->base.state->event;
7704
7705         /* Set the flip status */
7706         acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
7707
7708         /* Mark this event as consumed */
7709         acrtc->base.state->event = NULL;
7710
7711         DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
7712                      acrtc->crtc_id);
7713 }
7714
7715 static void update_freesync_state_on_stream(
7716         struct amdgpu_display_manager *dm,
7717         struct dm_crtc_state *new_crtc_state,
7718         struct dc_stream_state *new_stream,
7719         struct dc_plane_state *surface,
7720         u32 flip_timestamp_in_us)
7721 {
7722         struct mod_vrr_params vrr_params;
7723         struct dc_info_packet vrr_infopacket = {0};
7724         struct amdgpu_device *adev = dm->adev;
7725         struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7726         unsigned long flags;
7727         bool pack_sdp_v1_3 = false;
7728         struct amdgpu_dm_connector *aconn;
7729         enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
7730
7731         if (!new_stream)
7732                 return;
7733
7734         /*
7735          * TODO: Determine why min/max totals and vrefresh can be 0 here.
7736          * For now it's sufficient to just guard against these conditions.
7737          */
7738
7739         if (!new_stream->timing.h_total || !new_stream->timing.v_total)
7740                 return;
7741
7742         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7743         vrr_params = acrtc->dm_irq_params.vrr_params;
7744
7745         if (surface) {
7746                 mod_freesync_handle_preflip(
7747                         dm->freesync_module,
7748                         surface,
7749                         new_stream,
7750                         flip_timestamp_in_us,
7751                         &vrr_params);
7752
7753                 if (adev->family < AMDGPU_FAMILY_AI &&
7754                     amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
7755                         mod_freesync_handle_v_update(dm->freesync_module,
7756                                                      new_stream, &vrr_params);
7757
7758                         /* Need to call this before the frame ends. */
7759                         dc_stream_adjust_vmin_vmax(dm->dc,
7760                                                    new_crtc_state->stream,
7761                                                    &vrr_params.adjust);
7762                 }
7763         }
7764
7765         aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
7766
7767         if (aconn && aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
7768                 pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
7769
7770                 if (aconn->vsdb_info.amd_vsdb_version == 1)
7771                         packet_type = PACKET_TYPE_FS_V1;
7772                 else if (aconn->vsdb_info.amd_vsdb_version == 2)
7773                         packet_type = PACKET_TYPE_FS_V2;
7774                 else if (aconn->vsdb_info.amd_vsdb_version == 3)
7775                         packet_type = PACKET_TYPE_FS_V3;
7776
7777                 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
7778                                         &new_stream->adaptive_sync_infopacket);
7779         }
7780
7781         mod_freesync_build_vrr_infopacket(
7782                 dm->freesync_module,
7783                 new_stream,
7784                 &vrr_params,
7785                 packet_type,
7786                 TRANSFER_FUNC_UNKNOWN,
7787                 &vrr_infopacket,
7788                 pack_sdp_v1_3);
7789
7790         new_crtc_state->freesync_vrr_info_changed |=
7791                 (memcmp(&new_crtc_state->vrr_infopacket,
7792                         &vrr_infopacket,
7793                         sizeof(vrr_infopacket)) != 0);
7794
7795         acrtc->dm_irq_params.vrr_params = vrr_params;
7796         new_crtc_state->vrr_infopacket = vrr_infopacket;
7797
7798         new_stream->vrr_infopacket = vrr_infopacket;
7799         new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
7800
7801         if (new_crtc_state->freesync_vrr_info_changed)
7802                 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
7803                               new_crtc_state->base.crtc->base.id,
7804                               (int)new_crtc_state->base.vrr_enabled,
7805                               (int)vrr_params.state);
7806
7807         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7808 }
7809
7810 static void update_stream_irq_parameters(
7811         struct amdgpu_display_manager *dm,
7812         struct dm_crtc_state *new_crtc_state)
7813 {
7814         struct dc_stream_state *new_stream = new_crtc_state->stream;
7815         struct mod_vrr_params vrr_params;
7816         struct mod_freesync_config config = new_crtc_state->freesync_config;
7817         struct amdgpu_device *adev = dm->adev;
7818         struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7819         unsigned long flags;
7820
7821         if (!new_stream)
7822                 return;
7823
7824         /*
7825          * TODO: Determine why min/max totals and vrefresh can be 0 here.
7826          * For now it's sufficient to just guard against these conditions.
7827          */
7828         if (!new_stream->timing.h_total || !new_stream->timing.v_total)
7829                 return;
7830
7831         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7832         vrr_params = acrtc->dm_irq_params.vrr_params;
7833
7834         if (new_crtc_state->vrr_supported &&
7835             config.min_refresh_in_uhz &&
7836             config.max_refresh_in_uhz) {
7837                 /*
7838                  * if freesync compatible mode was set, config.state will be set
7839                  * in atomic check
7840                  */
7841                 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
7842                     (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
7843                      new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
7844                         vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
7845                         vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
7846                         vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
7847                         vrr_params.state = VRR_STATE_ACTIVE_FIXED;
7848                 } else {
7849                         config.state = new_crtc_state->base.vrr_enabled ?
7850                                                      VRR_STATE_ACTIVE_VARIABLE :
7851                                                      VRR_STATE_INACTIVE;
7852                 }
7853         } else {
7854                 config.state = VRR_STATE_UNSUPPORTED;
7855         }
7856
7857         mod_freesync_build_vrr_params(dm->freesync_module,
7858                                       new_stream,
7859                                       &config, &vrr_params);
7860
7861         new_crtc_state->freesync_config = config;
7862         /* Copy state for access from DM IRQ handler */
7863         acrtc->dm_irq_params.freesync_config = config;
7864         acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
7865         acrtc->dm_irq_params.vrr_params = vrr_params;
7866         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7867 }
7868
7869 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
7870                                             struct dm_crtc_state *new_state)
7871 {
7872         bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
7873         bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
7874
7875         if (!old_vrr_active && new_vrr_active) {
7876                 /* Transition VRR inactive -> active:
7877                  * While VRR is active, we must not disable vblank irq, as a
7878                  * reenable after disable would compute bogus vblank/pflip
7879                  * timestamps if it likely happened inside display front-porch.
7880                  *
7881                  * We also need vupdate irq for the actual core vblank handling
7882                  * at end of vblank.
7883                  */
7884                 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
7885                 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
7886                 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
7887                                  __func__, new_state->base.crtc->base.id);
7888         } else if (old_vrr_active && !new_vrr_active) {
7889                 /* Transition VRR active -> inactive:
7890                  * Allow vblank irq disable again for fixed refresh rate.
7891                  */
7892                 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
7893                 drm_crtc_vblank_put(new_state->base.crtc);
7894                 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
7895                                  __func__, new_state->base.crtc->base.id);
7896         }
7897 }
7898
7899 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
7900 {
7901         struct drm_plane *plane;
7902         struct drm_plane_state *old_plane_state;
7903         int i;
7904
7905         /*
7906          * TODO: Make this per-stream so we don't issue redundant updates for
7907          * commits with multiple streams.
7908          */
7909         for_each_old_plane_in_state(state, plane, old_plane_state, i)
7910                 if (plane->type == DRM_PLANE_TYPE_CURSOR)
7911                         amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
7912 }
7913
7914 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
7915                                     struct dc_state *dc_state,
7916                                     struct drm_device *dev,
7917                                     struct amdgpu_display_manager *dm,
7918                                     struct drm_crtc *pcrtc,
7919                                     bool wait_for_vblank)
7920 {
7921         u32 i;
7922         u64 timestamp_ns = ktime_get_ns();
7923         struct drm_plane *plane;
7924         struct drm_plane_state *old_plane_state, *new_plane_state;
7925         struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
7926         struct drm_crtc_state *new_pcrtc_state =
7927                         drm_atomic_get_new_crtc_state(state, pcrtc);
7928         struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
7929         struct dm_crtc_state *dm_old_crtc_state =
7930                         to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
7931         int planes_count = 0, vpos, hpos;
7932         unsigned long flags;
7933         u32 target_vblank, last_flip_vblank;
7934         bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
7935         bool cursor_update = false;
7936         bool pflip_present = false;
7937         bool dirty_rects_changed = false;
7938         struct {
7939                 struct dc_surface_update surface_updates[MAX_SURFACES];
7940                 struct dc_plane_info plane_infos[MAX_SURFACES];
7941                 struct dc_scaling_info scaling_infos[MAX_SURFACES];
7942                 struct dc_flip_addrs flip_addrs[MAX_SURFACES];
7943                 struct dc_stream_update stream_update;
7944         } *bundle;
7945
7946         bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
7947
7948         if (!bundle) {
7949                 dm_error("Failed to allocate update bundle\n");
7950                 goto cleanup;
7951         }
7952
7953         /*
7954          * Disable the cursor first if we're disabling all the planes.
7955          * It'll remain on the screen after the planes are re-enabled
7956          * if we don't.
7957          */
7958         if (acrtc_state->active_planes == 0)
7959                 amdgpu_dm_commit_cursors(state);
7960
7961         /* update planes when needed */
7962         for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
7963                 struct drm_crtc *crtc = new_plane_state->crtc;
7964                 struct drm_crtc_state *new_crtc_state;
7965                 struct drm_framebuffer *fb = new_plane_state->fb;
7966                 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
7967                 bool plane_needs_flip;
7968                 struct dc_plane_state *dc_plane;
7969                 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
7970
7971                 /* Cursor plane is handled after stream updates */
7972                 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
7973                         if ((fb && crtc == pcrtc) ||
7974                             (old_plane_state->fb && old_plane_state->crtc == pcrtc))
7975                                 cursor_update = true;
7976
7977                         continue;
7978                 }
7979
7980                 if (!fb || !crtc || pcrtc != crtc)
7981                         continue;
7982
7983                 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
7984                 if (!new_crtc_state->active)
7985                         continue;
7986
7987                 dc_plane = dm_new_plane_state->dc_state;
7988
7989                 bundle->surface_updates[planes_count].surface = dc_plane;
7990                 if (new_pcrtc_state->color_mgmt_changed) {
7991                         bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
7992                         bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
7993                         bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
7994                 }
7995
7996                 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
7997                                      &bundle->scaling_infos[planes_count]);
7998
7999                 bundle->surface_updates[planes_count].scaling_info =
8000                         &bundle->scaling_infos[planes_count];
8001
8002                 plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
8003
8004                 pflip_present = pflip_present || plane_needs_flip;
8005
8006                 if (!plane_needs_flip) {
8007                         planes_count += 1;
8008                         continue;
8009                 }
8010
8011                 fill_dc_plane_info_and_addr(
8012                         dm->adev, new_plane_state,
8013                         afb->tiling_flags,
8014                         &bundle->plane_infos[planes_count],
8015                         &bundle->flip_addrs[planes_count].address,
8016                         afb->tmz_surface, false);
8017
8018                 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
8019                                  new_plane_state->plane->index,
8020                                  bundle->plane_infos[planes_count].dcc.enable);
8021
8022                 bundle->surface_updates[planes_count].plane_info =
8023                         &bundle->plane_infos[planes_count];
8024
8025                 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled) {
8026                         fill_dc_dirty_rects(plane, old_plane_state,
8027                                             new_plane_state, new_crtc_state,
8028                                             &bundle->flip_addrs[planes_count],
8029                                             &dirty_rects_changed);
8030
8031                         /*
8032                          * If the dirty regions changed, PSR-SU need to be disabled temporarily
8033                          * and enabled it again after dirty regions are stable to avoid video glitch.
8034                          * PSR-SU will be enabled in vblank_control_worker() if user pause the video
8035                          * during the PSR-SU was disabled.
8036                          */
8037                         if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
8038                             acrtc_attach->dm_irq_params.allow_psr_entry &&
8039 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
8040                             !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
8041 #endif
8042                             dirty_rects_changed) {
8043                                 mutex_lock(&dm->dc_lock);
8044                                 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
8045                                 timestamp_ns;
8046                                 if (acrtc_state->stream->link->psr_settings.psr_allow_active)
8047                                         amdgpu_dm_psr_disable(acrtc_state->stream);
8048                                 mutex_unlock(&dm->dc_lock);
8049                         }
8050                 }
8051
8052                 /*
8053                  * Only allow immediate flips for fast updates that don't
8054                  * change FB pitch, DCC state, rotation or mirroing.
8055                  */
8056                 bundle->flip_addrs[planes_count].flip_immediate =
8057                         crtc->state->async_flip &&
8058                         acrtc_state->update_type == UPDATE_TYPE_FAST;
8059
8060                 timestamp_ns = ktime_get_ns();
8061                 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
8062                 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
8063                 bundle->surface_updates[planes_count].surface = dc_plane;
8064
8065                 if (!bundle->surface_updates[planes_count].surface) {
8066                         DRM_ERROR("No surface for CRTC: id=%d\n",
8067                                         acrtc_attach->crtc_id);
8068                         continue;
8069                 }
8070
8071                 if (plane == pcrtc->primary)
8072                         update_freesync_state_on_stream(
8073                                 dm,
8074                                 acrtc_state,
8075                                 acrtc_state->stream,
8076                                 dc_plane,
8077                                 bundle->flip_addrs[planes_count].flip_timestamp_in_us);
8078
8079                 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
8080                                  __func__,
8081                                  bundle->flip_addrs[planes_count].address.grph.addr.high_part,
8082                                  bundle->flip_addrs[planes_count].address.grph.addr.low_part);
8083
8084                 planes_count += 1;
8085
8086         }
8087
8088         if (pflip_present) {
8089                 if (!vrr_active) {
8090                         /* Use old throttling in non-vrr fixed refresh rate mode
8091                          * to keep flip scheduling based on target vblank counts
8092                          * working in a backwards compatible way, e.g., for
8093                          * clients using the GLX_OML_sync_control extension or
8094                          * DRI3/Present extension with defined target_msc.
8095                          */
8096                         last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
8097                 }
8098                 else {
8099                         /* For variable refresh rate mode only:
8100                          * Get vblank of last completed flip to avoid > 1 vrr
8101                          * flips per video frame by use of throttling, but allow
8102                          * flip programming anywhere in the possibly large
8103                          * variable vrr vblank interval for fine-grained flip
8104                          * timing control and more opportunity to avoid stutter
8105                          * on late submission of flips.
8106                          */
8107                         spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8108                         last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
8109                         spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8110                 }
8111
8112                 target_vblank = last_flip_vblank + wait_for_vblank;
8113
8114                 /*
8115                  * Wait until we're out of the vertical blank period before the one
8116                  * targeted by the flip
8117                  */
8118                 while ((acrtc_attach->enabled &&
8119                         (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
8120                                                             0, &vpos, &hpos, NULL,
8121                                                             NULL, &pcrtc->hwmode)
8122                          & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
8123                         (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
8124                         (int)(target_vblank -
8125                           amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
8126                         usleep_range(1000, 1100);
8127                 }
8128
8129                 /**
8130                  * Prepare the flip event for the pageflip interrupt to handle.
8131                  *
8132                  * This only works in the case where we've already turned on the
8133                  * appropriate hardware blocks (eg. HUBP) so in the transition case
8134                  * from 0 -> n planes we have to skip a hardware generated event
8135                  * and rely on sending it from software.
8136                  */
8137                 if (acrtc_attach->base.state->event &&
8138                     acrtc_state->active_planes > 0) {
8139                         drm_crtc_vblank_get(pcrtc);
8140
8141                         spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8142
8143                         WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
8144                         prepare_flip_isr(acrtc_attach);
8145
8146                         spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8147                 }
8148
8149                 if (acrtc_state->stream) {
8150                         if (acrtc_state->freesync_vrr_info_changed)
8151                                 bundle->stream_update.vrr_infopacket =
8152                                         &acrtc_state->stream->vrr_infopacket;
8153                 }
8154         } else if (cursor_update && acrtc_state->active_planes > 0 &&
8155                    acrtc_attach->base.state->event) {
8156                 drm_crtc_vblank_get(pcrtc);
8157
8158                 spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8159
8160                 acrtc_attach->event = acrtc_attach->base.state->event;
8161                 acrtc_attach->base.state->event = NULL;
8162
8163                 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8164         }
8165
8166         /* Update the planes if changed or disable if we don't have any. */
8167         if ((planes_count || acrtc_state->active_planes == 0) &&
8168                 acrtc_state->stream) {
8169                 /*
8170                  * If PSR or idle optimizations are enabled then flush out
8171                  * any pending work before hardware programming.
8172                  */
8173                 if (dm->vblank_control_workqueue)
8174                         flush_workqueue(dm->vblank_control_workqueue);
8175
8176                 bundle->stream_update.stream = acrtc_state->stream;
8177                 if (new_pcrtc_state->mode_changed) {
8178                         bundle->stream_update.src = acrtc_state->stream->src;
8179                         bundle->stream_update.dst = acrtc_state->stream->dst;
8180                 }
8181
8182                 if (new_pcrtc_state->color_mgmt_changed) {
8183                         /*
8184                          * TODO: This isn't fully correct since we've actually
8185                          * already modified the stream in place.
8186                          */
8187                         bundle->stream_update.gamut_remap =
8188                                 &acrtc_state->stream->gamut_remap_matrix;
8189                         bundle->stream_update.output_csc_transform =
8190                                 &acrtc_state->stream->csc_color_matrix;
8191                         bundle->stream_update.out_transfer_func =
8192                                 acrtc_state->stream->out_transfer_func;
8193                 }
8194
8195                 acrtc_state->stream->abm_level = acrtc_state->abm_level;
8196                 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
8197                         bundle->stream_update.abm_level = &acrtc_state->abm_level;
8198
8199                 /*
8200                  * If FreeSync state on the stream has changed then we need to
8201                  * re-adjust the min/max bounds now that DC doesn't handle this
8202                  * as part of commit.
8203                  */
8204                 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
8205                         spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8206                         dc_stream_adjust_vmin_vmax(
8207                                 dm->dc, acrtc_state->stream,
8208                                 &acrtc_attach->dm_irq_params.vrr_params.adjust);
8209                         spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
8210                 }
8211                 mutex_lock(&dm->dc_lock);
8212                 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8213                                 acrtc_state->stream->link->psr_settings.psr_allow_active)
8214                         amdgpu_dm_psr_disable(acrtc_state->stream);
8215
8216                 update_planes_and_stream_adapter(dm->dc,
8217                                          acrtc_state->update_type,
8218                                          planes_count,
8219                                          acrtc_state->stream,
8220                                          &bundle->stream_update,
8221                                          bundle->surface_updates);
8222
8223                 /**
8224                  * Enable or disable the interrupts on the backend.
8225                  *
8226                  * Most pipes are put into power gating when unused.
8227                  *
8228                  * When power gating is enabled on a pipe we lose the
8229                  * interrupt enablement state when power gating is disabled.
8230                  *
8231                  * So we need to update the IRQ control state in hardware
8232                  * whenever the pipe turns on (since it could be previously
8233                  * power gated) or off (since some pipes can't be power gated
8234                  * on some ASICs).
8235                  */
8236                 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
8237                         dm_update_pflip_irq_state(drm_to_adev(dev),
8238                                                   acrtc_attach);
8239
8240                 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8241                                 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED &&
8242                                 !acrtc_state->stream->link->psr_settings.psr_feature_enabled)
8243                         amdgpu_dm_link_setup_psr(acrtc_state->stream);
8244
8245                 /* Decrement skip count when PSR is enabled and we're doing fast updates. */
8246                 if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
8247                     acrtc_state->stream->link->psr_settings.psr_feature_enabled) {
8248                         struct amdgpu_dm_connector *aconn =
8249                                 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
8250
8251                         if (aconn->psr_skip_count > 0)
8252                                 aconn->psr_skip_count--;
8253
8254                         /* Allow PSR when skip count is 0. */
8255                         acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count;
8256
8257                         /*
8258                          * If sink supports PSR SU, there is no need to rely on
8259                          * a vblank event disable request to enable PSR. PSR SU
8260                          * can be enabled immediately once OS demonstrates an
8261                          * adequate number of fast atomic commits to notify KMD
8262                          * of update events. See `vblank_control_worker()`.
8263                          */
8264                         if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
8265                             acrtc_attach->dm_irq_params.allow_psr_entry &&
8266 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
8267                             !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
8268 #endif
8269                             !acrtc_state->stream->link->psr_settings.psr_allow_active &&
8270                             (timestamp_ns -
8271                             acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) >
8272                             500000000)
8273                                 amdgpu_dm_psr_enable(acrtc_state->stream);
8274                 } else {
8275                         acrtc_attach->dm_irq_params.allow_psr_entry = false;
8276                 }
8277
8278                 mutex_unlock(&dm->dc_lock);
8279         }
8280
8281         /*
8282          * Update cursor state *after* programming all the planes.
8283          * This avoids redundant programming in the case where we're going
8284          * to be disabling a single plane - those pipes are being disabled.
8285          */
8286         if (acrtc_state->active_planes)
8287                 amdgpu_dm_commit_cursors(state);
8288
8289 cleanup:
8290         kfree(bundle);
8291 }
8292
8293 static void amdgpu_dm_commit_audio(struct drm_device *dev,
8294                                    struct drm_atomic_state *state)
8295 {
8296         struct amdgpu_device *adev = drm_to_adev(dev);
8297         struct amdgpu_dm_connector *aconnector;
8298         struct drm_connector *connector;
8299         struct drm_connector_state *old_con_state, *new_con_state;
8300         struct drm_crtc_state *new_crtc_state;
8301         struct dm_crtc_state *new_dm_crtc_state;
8302         const struct dc_stream_status *status;
8303         int i, inst;
8304
8305         /* Notify device removals. */
8306         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8307                 if (old_con_state->crtc != new_con_state->crtc) {
8308                         /* CRTC changes require notification. */
8309                         goto notify;
8310                 }
8311
8312                 if (!new_con_state->crtc)
8313                         continue;
8314
8315                 new_crtc_state = drm_atomic_get_new_crtc_state(
8316                         state, new_con_state->crtc);
8317
8318                 if (!new_crtc_state)
8319                         continue;
8320
8321                 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
8322                         continue;
8323
8324         notify:
8325                 aconnector = to_amdgpu_dm_connector(connector);
8326
8327                 mutex_lock(&adev->dm.audio_lock);
8328                 inst = aconnector->audio_inst;
8329                 aconnector->audio_inst = -1;
8330                 mutex_unlock(&adev->dm.audio_lock);
8331
8332                 amdgpu_dm_audio_eld_notify(adev, inst);
8333         }
8334
8335         /* Notify audio device additions. */
8336         for_each_new_connector_in_state(state, connector, new_con_state, i) {
8337                 if (!new_con_state->crtc)
8338                         continue;
8339
8340                 new_crtc_state = drm_atomic_get_new_crtc_state(
8341                         state, new_con_state->crtc);
8342
8343                 if (!new_crtc_state)
8344                         continue;
8345
8346                 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
8347                         continue;
8348
8349                 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
8350                 if (!new_dm_crtc_state->stream)
8351                         continue;
8352
8353                 status = dc_stream_get_status(new_dm_crtc_state->stream);
8354                 if (!status)
8355                         continue;
8356
8357                 aconnector = to_amdgpu_dm_connector(connector);
8358
8359                 mutex_lock(&adev->dm.audio_lock);
8360                 inst = status->audio_inst;
8361                 aconnector->audio_inst = inst;
8362                 mutex_unlock(&adev->dm.audio_lock);
8363
8364                 amdgpu_dm_audio_eld_notify(adev, inst);
8365         }
8366 }
8367
8368 /*
8369  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
8370  * @crtc_state: the DRM CRTC state
8371  * @stream_state: the DC stream state.
8372  *
8373  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
8374  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
8375  */
8376 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
8377                                                 struct dc_stream_state *stream_state)
8378 {
8379         stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
8380 }
8381
8382 /**
8383  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
8384  * @state: The atomic state to commit
8385  *
8386  * This will tell DC to commit the constructed DC state from atomic_check,
8387  * programming the hardware. Any failures here implies a hardware failure, since
8388  * atomic check should have filtered anything non-kosher.
8389  */
8390 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
8391 {
8392         struct drm_device *dev = state->dev;
8393         struct amdgpu_device *adev = drm_to_adev(dev);
8394         struct amdgpu_display_manager *dm = &adev->dm;
8395         struct dm_atomic_state *dm_state;
8396         struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
8397         u32 i, j;
8398         struct drm_crtc *crtc;
8399         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8400         unsigned long flags;
8401         bool wait_for_vblank = true;
8402         struct drm_connector *connector;
8403         struct drm_connector_state *old_con_state, *new_con_state;
8404         struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8405         int crtc_disable_count = 0;
8406         bool mode_set_reset_required = false;
8407         int r;
8408
8409         trace_amdgpu_dm_atomic_commit_tail_begin(state);
8410
8411         r = drm_atomic_helper_wait_for_fences(dev, state, false);
8412         if (unlikely(r))
8413                 DRM_ERROR("Waiting for fences timed out!");
8414
8415         drm_atomic_helper_update_legacy_modeset_state(dev, state);
8416         drm_dp_mst_atomic_wait_for_dependencies(state);
8417
8418         dm_state = dm_atomic_get_new_state(state);
8419         if (dm_state && dm_state->context) {
8420                 dc_state = dm_state->context;
8421         } else {
8422                 /* No state changes, retain current state. */
8423                 dc_state_temp = dc_create_state(dm->dc);
8424                 ASSERT(dc_state_temp);
8425                 dc_state = dc_state_temp;
8426                 dc_resource_state_copy_construct_current(dm->dc, dc_state);
8427         }
8428
8429         for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state,
8430                                        new_crtc_state, i) {
8431                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8432
8433                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8434
8435                 if (old_crtc_state->active &&
8436                     (!new_crtc_state->active ||
8437                      drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8438                         manage_dm_interrupts(adev, acrtc, false);
8439                         dc_stream_release(dm_old_crtc_state->stream);
8440                 }
8441         }
8442
8443         drm_atomic_helper_calc_timestamping_constants(state);
8444
8445         /* update changed items */
8446         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8447                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8448
8449                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8450                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8451
8452                 drm_dbg_state(state->dev,
8453                         "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
8454                         "planes_changed:%d, mode_changed:%d,active_changed:%d,"
8455                         "connectors_changed:%d\n",
8456                         acrtc->crtc_id,
8457                         new_crtc_state->enable,
8458                         new_crtc_state->active,
8459                         new_crtc_state->planes_changed,
8460                         new_crtc_state->mode_changed,
8461                         new_crtc_state->active_changed,
8462                         new_crtc_state->connectors_changed);
8463
8464                 /* Disable cursor if disabling crtc */
8465                 if (old_crtc_state->active && !new_crtc_state->active) {
8466                         struct dc_cursor_position position;
8467
8468                         memset(&position, 0, sizeof(position));
8469                         mutex_lock(&dm->dc_lock);
8470                         dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position);
8471                         mutex_unlock(&dm->dc_lock);
8472                 }
8473
8474                 /* Copy all transient state flags into dc state */
8475                 if (dm_new_crtc_state->stream) {
8476                         amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
8477                                                             dm_new_crtc_state->stream);
8478                 }
8479
8480                 /* handles headless hotplug case, updating new_state and
8481                  * aconnector as needed
8482                  */
8483
8484                 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
8485
8486                         DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
8487
8488                         if (!dm_new_crtc_state->stream) {
8489                                 /*
8490                                  * this could happen because of issues with
8491                                  * userspace notifications delivery.
8492                                  * In this case userspace tries to set mode on
8493                                  * display which is disconnected in fact.
8494                                  * dc_sink is NULL in this case on aconnector.
8495                                  * We expect reset mode will come soon.
8496                                  *
8497                                  * This can also happen when unplug is done
8498                                  * during resume sequence ended
8499                                  *
8500                                  * In this case, we want to pretend we still
8501                                  * have a sink to keep the pipe running so that
8502                                  * hw state is consistent with the sw state
8503                                  */
8504                                 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
8505                                                 __func__, acrtc->base.base.id);
8506                                 continue;
8507                         }
8508
8509                         if (dm_old_crtc_state->stream)
8510                                 remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8511
8512                         pm_runtime_get_noresume(dev->dev);
8513
8514                         acrtc->enabled = true;
8515                         acrtc->hw_mode = new_crtc_state->mode;
8516                         crtc->hwmode = new_crtc_state->mode;
8517                         mode_set_reset_required = true;
8518                 } else if (modereset_required(new_crtc_state)) {
8519                         DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
8520                         /* i.e. reset mode */
8521                         if (dm_old_crtc_state->stream)
8522                                 remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8523
8524                         mode_set_reset_required = true;
8525                 }
8526         } /* for_each_crtc_in_state() */
8527
8528         if (dc_state) {
8529                 /* if there mode set or reset, disable eDP PSR */
8530                 if (mode_set_reset_required) {
8531                         if (dm->vblank_control_workqueue)
8532                                 flush_workqueue(dm->vblank_control_workqueue);
8533
8534                         amdgpu_dm_psr_disable_all(dm);
8535                 }
8536
8537                 dm_enable_per_frame_crtc_master_sync(dc_state);
8538                 mutex_lock(&dm->dc_lock);
8539                 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count));
8540
8541                 /* Allow idle optimization when vblank count is 0 for display off */
8542                 if (dm->active_vblank_irq_count == 0)
8543                         dc_allow_idle_optimizations(dm->dc, true);
8544                 mutex_unlock(&dm->dc_lock);
8545         }
8546
8547         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8548                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8549
8550                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8551
8552                 if (dm_new_crtc_state->stream != NULL) {
8553                         const struct dc_stream_status *status =
8554                                         dc_stream_get_status(dm_new_crtc_state->stream);
8555
8556                         if (!status)
8557                                 status = dc_stream_get_status_from_state(dc_state,
8558                                                                          dm_new_crtc_state->stream);
8559                         if (!status)
8560                                 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
8561                         else
8562                                 acrtc->otg_inst = status->primary_otg_inst;
8563                 }
8564         }
8565         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8566                 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8567                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8568                 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8569
8570                 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i);
8571
8572                 if (!connector)
8573                         continue;
8574
8575                 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
8576                         connector->index, connector->status, connector->dpms);
8577                 pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
8578                         old_con_state->content_protection, new_con_state->content_protection);
8579
8580                 if (aconnector->dc_sink) {
8581                         if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
8582                                 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
8583                                 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n",
8584                                 aconnector->dc_sink->edid_caps.display_name);
8585                         }
8586                 }
8587
8588                 new_crtc_state = NULL;
8589                 old_crtc_state = NULL;
8590
8591                 if (acrtc) {
8592                         new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8593                         old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8594                 }
8595
8596                 if (old_crtc_state)
8597                         pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8598                         old_crtc_state->enable,
8599                         old_crtc_state->active,
8600                         old_crtc_state->mode_changed,
8601                         old_crtc_state->active_changed,
8602                         old_crtc_state->connectors_changed);
8603
8604                 if (new_crtc_state)
8605                         pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8606                         new_crtc_state->enable,
8607                         new_crtc_state->active,
8608                         new_crtc_state->mode_changed,
8609                         new_crtc_state->active_changed,
8610                         new_crtc_state->connectors_changed);
8611         }
8612
8613         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8614                 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8615                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8616                 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8617
8618                 new_crtc_state = NULL;
8619                 old_crtc_state = NULL;
8620
8621                 if (acrtc) {
8622                         new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8623                         old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8624                 }
8625
8626                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8627
8628                 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
8629                     connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
8630                         hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
8631                         new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8632                         dm_new_con_state->update_hdcp = true;
8633                         continue;
8634                 }
8635
8636                 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
8637                                                                                         old_con_state, connector, adev->dm.hdcp_workqueue)) {
8638                         /* when display is unplugged from mst hub, connctor will
8639                          * be destroyed within dm_dp_mst_connector_destroy. connector
8640                          * hdcp perperties, like type, undesired, desired, enabled,
8641                          * will be lost. So, save hdcp properties into hdcp_work within
8642                          * amdgpu_dm_atomic_commit_tail. if the same display is
8643                          * plugged back with same display index, its hdcp properties
8644                          * will be retrieved from hdcp_work within dm_dp_mst_get_modes
8645                          */
8646
8647                         bool enable_encryption = false;
8648
8649                         if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
8650                                 enable_encryption = true;
8651
8652                         if (aconnector->dc_link && aconnector->dc_sink &&
8653                                 aconnector->dc_link->type == dc_connection_mst_branch) {
8654                                 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
8655                                 struct hdcp_workqueue *hdcp_w =
8656                                         &hdcp_work[aconnector->dc_link->link_index];
8657
8658                                 hdcp_w->hdcp_content_type[connector->index] =
8659                                         new_con_state->hdcp_content_type;
8660                                 hdcp_w->content_protection[connector->index] =
8661                                         new_con_state->content_protection;
8662                         }
8663
8664                         if (new_crtc_state && new_crtc_state->mode_changed &&
8665                                 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
8666                                 enable_encryption = true;
8667
8668                         DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
8669
8670                         hdcp_update_display(
8671                                 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
8672                                 new_con_state->hdcp_content_type, enable_encryption);
8673                 }
8674         }
8675
8676         /* Handle connector state changes */
8677         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8678                 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
8679                 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
8680                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8681                 struct dc_surface_update dummy_updates[MAX_SURFACES];
8682                 struct dc_stream_update stream_update;
8683                 struct dc_info_packet hdr_packet;
8684                 struct dc_stream_status *status = NULL;
8685                 bool abm_changed, hdr_changed, scaling_changed;
8686
8687                 memset(&dummy_updates, 0, sizeof(dummy_updates));
8688                 memset(&stream_update, 0, sizeof(stream_update));
8689
8690                 if (acrtc) {
8691                         new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8692                         old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
8693                 }
8694
8695                 /* Skip any modesets/resets */
8696                 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
8697                         continue;
8698
8699                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8700                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8701
8702                 scaling_changed = is_scaling_state_different(dm_new_con_state,
8703                                                              dm_old_con_state);
8704
8705                 abm_changed = dm_new_crtc_state->abm_level !=
8706                               dm_old_crtc_state->abm_level;
8707
8708                 hdr_changed =
8709                         !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
8710
8711                 if (!scaling_changed && !abm_changed && !hdr_changed)
8712                         continue;
8713
8714                 stream_update.stream = dm_new_crtc_state->stream;
8715                 if (scaling_changed) {
8716                         update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
8717                                         dm_new_con_state, dm_new_crtc_state->stream);
8718
8719                         stream_update.src = dm_new_crtc_state->stream->src;
8720                         stream_update.dst = dm_new_crtc_state->stream->dst;
8721                 }
8722
8723                 if (abm_changed) {
8724                         dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
8725
8726                         stream_update.abm_level = &dm_new_crtc_state->abm_level;
8727                 }
8728
8729                 if (hdr_changed) {
8730                         fill_hdr_info_packet(new_con_state, &hdr_packet);
8731                         stream_update.hdr_static_metadata = &hdr_packet;
8732                 }
8733
8734                 status = dc_stream_get_status(dm_new_crtc_state->stream);
8735
8736                 if (WARN_ON(!status))
8737                         continue;
8738
8739                 WARN_ON(!status->plane_count);
8740
8741                 /*
8742                  * TODO: DC refuses to perform stream updates without a dc_surface_update.
8743                  * Here we create an empty update on each plane.
8744                  * To fix this, DC should permit updating only stream properties.
8745                  */
8746                 for (j = 0; j < status->plane_count; j++)
8747                         dummy_updates[j].surface = status->plane_states[0];
8748
8749
8750                 mutex_lock(&dm->dc_lock);
8751                 dc_update_planes_and_stream(dm->dc,
8752                                             dummy_updates,
8753                                             status->plane_count,
8754                                             dm_new_crtc_state->stream,
8755                                             &stream_update);
8756                 mutex_unlock(&dm->dc_lock);
8757         }
8758
8759         /**
8760          * Enable interrupts for CRTCs that are newly enabled or went through
8761          * a modeset. It was intentionally deferred until after the front end
8762          * state was modified to wait until the OTG was on and so the IRQ
8763          * handlers didn't access stale or invalid state.
8764          */
8765         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8766                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8767 #ifdef CONFIG_DEBUG_FS
8768                 enum amdgpu_dm_pipe_crc_source cur_crc_src;
8769 #endif
8770                 /* Count number of newly disabled CRTCs for dropping PM refs later. */
8771                 if (old_crtc_state->active && !new_crtc_state->active)
8772                         crtc_disable_count++;
8773
8774                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8775                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8776
8777                 /* For freesync config update on crtc state and params for irq */
8778                 update_stream_irq_parameters(dm, dm_new_crtc_state);
8779
8780 #ifdef CONFIG_DEBUG_FS
8781                 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8782                 cur_crc_src = acrtc->dm_irq_params.crc_src;
8783                 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8784 #endif
8785
8786                 if (new_crtc_state->active &&
8787                     (!old_crtc_state->active ||
8788                      drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8789                         dc_stream_retain(dm_new_crtc_state->stream);
8790                         acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
8791                         manage_dm_interrupts(adev, acrtc, true);
8792                 }
8793                 /* Handle vrr on->off / off->on transitions */
8794                 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
8795
8796 #ifdef CONFIG_DEBUG_FS
8797                 if (new_crtc_state->active &&
8798                     (!old_crtc_state->active ||
8799                      drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8800                         /**
8801                          * Frontend may have changed so reapply the CRC capture
8802                          * settings for the stream.
8803                          */
8804                         if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
8805 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
8806                                 if (amdgpu_dm_crc_window_is_activated(crtc)) {
8807                                         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8808                                         acrtc->dm_irq_params.window_param.update_win = true;
8809
8810                                         /**
8811                                          * It takes 2 frames for HW to stably generate CRC when
8812                                          * resuming from suspend, so we set skip_frame_cnt 2.
8813                                          */
8814                                         acrtc->dm_irq_params.window_param.skip_frame_cnt = 2;
8815                                         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8816                                 }
8817 #endif
8818                                 if (amdgpu_dm_crtc_configure_crc_source(
8819                                         crtc, dm_new_crtc_state, cur_crc_src))
8820                                         DRM_DEBUG_DRIVER("Failed to configure crc source");
8821                         }
8822                 }
8823 #endif
8824         }
8825
8826         for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
8827                 if (new_crtc_state->async_flip)
8828                         wait_for_vblank = false;
8829
8830         /* update planes when needed per crtc*/
8831         for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
8832                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8833
8834                 if (dm_new_crtc_state->stream)
8835                         amdgpu_dm_commit_planes(state, dc_state, dev,
8836                                                 dm, crtc, wait_for_vblank);
8837         }
8838
8839         /* Update audio instances for each connector. */
8840         amdgpu_dm_commit_audio(dev, state);
8841
8842         /* restore the backlight level */
8843         for (i = 0; i < dm->num_of_edps; i++) {
8844                 if (dm->backlight_dev[i] &&
8845                     (dm->actual_brightness[i] != dm->brightness[i]))
8846                         amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
8847         }
8848
8849         /*
8850          * send vblank event on all events not handled in flip and
8851          * mark consumed event for drm_atomic_helper_commit_hw_done
8852          */
8853         spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8854         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8855
8856                 if (new_crtc_state->event)
8857                         drm_send_event_locked(dev, &new_crtc_state->event->base);
8858
8859                 new_crtc_state->event = NULL;
8860         }
8861         spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8862
8863         /* Signal HW programming completion */
8864         drm_atomic_helper_commit_hw_done(state);
8865
8866         if (wait_for_vblank)
8867                 drm_atomic_helper_wait_for_flip_done(dev, state);
8868
8869         drm_atomic_helper_cleanup_planes(dev, state);
8870
8871         /* return the stolen vga memory back to VRAM */
8872         if (!adev->mman.keep_stolen_vga_memory)
8873                 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
8874         amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
8875
8876         /*
8877          * Finally, drop a runtime PM reference for each newly disabled CRTC,
8878          * so we can put the GPU into runtime suspend if we're not driving any
8879          * displays anymore
8880          */
8881         for (i = 0; i < crtc_disable_count; i++)
8882                 pm_runtime_put_autosuspend(dev->dev);
8883         pm_runtime_mark_last_busy(dev->dev);
8884
8885         if (dc_state_temp)
8886                 dc_release_state(dc_state_temp);
8887 }
8888
8889 static int dm_force_atomic_commit(struct drm_connector *connector)
8890 {
8891         int ret = 0;
8892         struct drm_device *ddev = connector->dev;
8893         struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
8894         struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
8895         struct drm_plane *plane = disconnected_acrtc->base.primary;
8896         struct drm_connector_state *conn_state;
8897         struct drm_crtc_state *crtc_state;
8898         struct drm_plane_state *plane_state;
8899
8900         if (!state)
8901                 return -ENOMEM;
8902
8903         state->acquire_ctx = ddev->mode_config.acquire_ctx;
8904
8905         /* Construct an atomic state to restore previous display setting */
8906
8907         /*
8908          * Attach connectors to drm_atomic_state
8909          */
8910         conn_state = drm_atomic_get_connector_state(state, connector);
8911
8912         ret = PTR_ERR_OR_ZERO(conn_state);
8913         if (ret)
8914                 goto out;
8915
8916         /* Attach crtc to drm_atomic_state*/
8917         crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
8918
8919         ret = PTR_ERR_OR_ZERO(crtc_state);
8920         if (ret)
8921                 goto out;
8922
8923         /* force a restore */
8924         crtc_state->mode_changed = true;
8925
8926         /* Attach plane to drm_atomic_state */
8927         plane_state = drm_atomic_get_plane_state(state, plane);
8928
8929         ret = PTR_ERR_OR_ZERO(plane_state);
8930         if (ret)
8931                 goto out;
8932
8933         /* Call commit internally with the state we just constructed */
8934         ret = drm_atomic_commit(state);
8935
8936 out:
8937         drm_atomic_state_put(state);
8938         if (ret)
8939                 DRM_ERROR("Restoring old state failed with %i\n", ret);
8940
8941         return ret;
8942 }
8943
8944 /*
8945  * This function handles all cases when set mode does not come upon hotplug.
8946  * This includes when a display is unplugged then plugged back into the
8947  * same port and when running without usermode desktop manager supprot
8948  */
8949 void dm_restore_drm_connector_state(struct drm_device *dev,
8950                                     struct drm_connector *connector)
8951 {
8952         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8953         struct amdgpu_crtc *disconnected_acrtc;
8954         struct dm_crtc_state *acrtc_state;
8955
8956         if (!aconnector->dc_sink || !connector->state || !connector->encoder)
8957                 return;
8958
8959         disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
8960         if (!disconnected_acrtc)
8961                 return;
8962
8963         acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
8964         if (!acrtc_state->stream)
8965                 return;
8966
8967         /*
8968          * If the previous sink is not released and different from the current,
8969          * we deduce we are in a state where we can not rely on usermode call
8970          * to turn on the display, so we do it here
8971          */
8972         if (acrtc_state->stream->sink != aconnector->dc_sink)
8973                 dm_force_atomic_commit(&aconnector->base);
8974 }
8975
8976 /*
8977  * Grabs all modesetting locks to serialize against any blocking commits,
8978  * Waits for completion of all non blocking commits.
8979  */
8980 static int do_aquire_global_lock(struct drm_device *dev,
8981                                  struct drm_atomic_state *state)
8982 {
8983         struct drm_crtc *crtc;
8984         struct drm_crtc_commit *commit;
8985         long ret;
8986
8987         /*
8988          * Adding all modeset locks to aquire_ctx will
8989          * ensure that when the framework release it the
8990          * extra locks we are locking here will get released to
8991          */
8992         ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
8993         if (ret)
8994                 return ret;
8995
8996         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8997                 spin_lock(&crtc->commit_lock);
8998                 commit = list_first_entry_or_null(&crtc->commit_list,
8999                                 struct drm_crtc_commit, commit_entry);
9000                 if (commit)
9001                         drm_crtc_commit_get(commit);
9002                 spin_unlock(&crtc->commit_lock);
9003
9004                 if (!commit)
9005                         continue;
9006
9007                 /*
9008                  * Make sure all pending HW programming completed and
9009                  * page flips done
9010                  */
9011                 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
9012
9013                 if (ret > 0)
9014                         ret = wait_for_completion_interruptible_timeout(
9015                                         &commit->flip_done, 10*HZ);
9016
9017                 if (ret == 0)
9018                         DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
9019                                   "timed out\n", crtc->base.id, crtc->name);
9020
9021                 drm_crtc_commit_put(commit);
9022         }
9023
9024         return ret < 0 ? ret : 0;
9025 }
9026
9027 static void get_freesync_config_for_crtc(
9028         struct dm_crtc_state *new_crtc_state,
9029         struct dm_connector_state *new_con_state)
9030 {
9031         struct mod_freesync_config config = {0};
9032         struct amdgpu_dm_connector *aconnector =
9033                         to_amdgpu_dm_connector(new_con_state->base.connector);
9034         struct drm_display_mode *mode = &new_crtc_state->base.mode;
9035         int vrefresh = drm_mode_vrefresh(mode);
9036         bool fs_vid_mode = false;
9037
9038         new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
9039                                         vrefresh >= aconnector->min_vfreq &&
9040                                         vrefresh <= aconnector->max_vfreq;
9041
9042         if (new_crtc_state->vrr_supported) {
9043                 new_crtc_state->stream->ignore_msa_timing_param = true;
9044                 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
9045
9046                 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
9047                 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
9048                 config.vsif_supported = true;
9049                 config.btr = true;
9050
9051                 if (fs_vid_mode) {
9052                         config.state = VRR_STATE_ACTIVE_FIXED;
9053                         config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
9054                         goto out;
9055                 } else if (new_crtc_state->base.vrr_enabled) {
9056                         config.state = VRR_STATE_ACTIVE_VARIABLE;
9057                 } else {
9058                         config.state = VRR_STATE_INACTIVE;
9059                 }
9060         }
9061 out:
9062         new_crtc_state->freesync_config = config;
9063 }
9064
9065 static void reset_freesync_config_for_crtc(
9066         struct dm_crtc_state *new_crtc_state)
9067 {
9068         new_crtc_state->vrr_supported = false;
9069
9070         memset(&new_crtc_state->vrr_infopacket, 0,
9071                sizeof(new_crtc_state->vrr_infopacket));
9072 }
9073
9074 static bool
9075 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
9076                                  struct drm_crtc_state *new_crtc_state)
9077 {
9078         const struct drm_display_mode *old_mode, *new_mode;
9079
9080         if (!old_crtc_state || !new_crtc_state)
9081                 return false;
9082
9083         old_mode = &old_crtc_state->mode;
9084         new_mode = &new_crtc_state->mode;
9085
9086         if (old_mode->clock       == new_mode->clock &&
9087             old_mode->hdisplay    == new_mode->hdisplay &&
9088             old_mode->vdisplay    == new_mode->vdisplay &&
9089             old_mode->htotal      == new_mode->htotal &&
9090             old_mode->vtotal      != new_mode->vtotal &&
9091             old_mode->hsync_start == new_mode->hsync_start &&
9092             old_mode->vsync_start != new_mode->vsync_start &&
9093             old_mode->hsync_end   == new_mode->hsync_end &&
9094             old_mode->vsync_end   != new_mode->vsync_end &&
9095             old_mode->hskew       == new_mode->hskew &&
9096             old_mode->vscan       == new_mode->vscan &&
9097             (old_mode->vsync_end - old_mode->vsync_start) ==
9098             (new_mode->vsync_end - new_mode->vsync_start))
9099                 return true;
9100
9101         return false;
9102 }
9103
9104 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) {
9105         u64 num, den, res;
9106         struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
9107
9108         dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
9109
9110         num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
9111         den = (unsigned long long)new_crtc_state->mode.htotal *
9112               (unsigned long long)new_crtc_state->mode.vtotal;
9113
9114         res = div_u64(num, den);
9115         dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
9116 }
9117
9118 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
9119                          struct drm_atomic_state *state,
9120                          struct drm_crtc *crtc,
9121                          struct drm_crtc_state *old_crtc_state,
9122                          struct drm_crtc_state *new_crtc_state,
9123                          bool enable,
9124                          bool *lock_and_validation_needed)
9125 {
9126         struct dm_atomic_state *dm_state = NULL;
9127         struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9128         struct dc_stream_state *new_stream;
9129         int ret = 0;
9130
9131         /*
9132          * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
9133          * update changed items
9134          */
9135         struct amdgpu_crtc *acrtc = NULL;
9136         struct amdgpu_dm_connector *aconnector = NULL;
9137         struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
9138         struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
9139
9140         new_stream = NULL;
9141
9142         dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9143         dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9144         acrtc = to_amdgpu_crtc(crtc);
9145         aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
9146
9147         /* TODO This hack should go away */
9148         if (aconnector && enable) {
9149                 /* Make sure fake sink is created in plug-in scenario */
9150                 drm_new_conn_state = drm_atomic_get_new_connector_state(state,
9151                                                             &aconnector->base);
9152                 drm_old_conn_state = drm_atomic_get_old_connector_state(state,
9153                                                             &aconnector->base);
9154
9155                 if (IS_ERR(drm_new_conn_state)) {
9156                         ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
9157                         goto fail;
9158                 }
9159
9160                 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
9161                 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
9162
9163                 if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9164                         goto skip_modeset;
9165
9166                 new_stream = create_validate_stream_for_sink(aconnector,
9167                                                              &new_crtc_state->mode,
9168                                                              dm_new_conn_state,
9169                                                              dm_old_crtc_state->stream);
9170
9171                 /*
9172                  * we can have no stream on ACTION_SET if a display
9173                  * was disconnected during S3, in this case it is not an
9174                  * error, the OS will be updated after detection, and
9175                  * will do the right thing on next atomic commit
9176                  */
9177
9178                 if (!new_stream) {
9179                         DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
9180                                         __func__, acrtc->base.base.id);
9181                         ret = -ENOMEM;
9182                         goto fail;
9183                 }
9184
9185                 /*
9186                  * TODO: Check VSDB bits to decide whether this should
9187                  * be enabled or not.
9188                  */
9189                 new_stream->triggered_crtc_reset.enabled =
9190                         dm->force_timing_sync;
9191
9192                 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
9193
9194                 ret = fill_hdr_info_packet(drm_new_conn_state,
9195                                            &new_stream->hdr_static_metadata);
9196                 if (ret)
9197                         goto fail;
9198
9199                 /*
9200                  * If we already removed the old stream from the context
9201                  * (and set the new stream to NULL) then we can't reuse
9202                  * the old stream even if the stream and scaling are unchanged.
9203                  * We'll hit the BUG_ON and black screen.
9204                  *
9205                  * TODO: Refactor this function to allow this check to work
9206                  * in all conditions.
9207                  */
9208                 if (amdgpu_freesync_vid_mode &&
9209                     dm_new_crtc_state->stream &&
9210                     is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
9211                         goto skip_modeset;
9212
9213                 if (dm_new_crtc_state->stream &&
9214                     dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
9215                     dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
9216                         new_crtc_state->mode_changed = false;
9217                         DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
9218                                          new_crtc_state->mode_changed);
9219                 }
9220         }
9221
9222         /* mode_changed flag may get updated above, need to check again */
9223         if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9224                 goto skip_modeset;
9225
9226         drm_dbg_state(state->dev,
9227                 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
9228                 "planes_changed:%d, mode_changed:%d,active_changed:%d,"
9229                 "connectors_changed:%d\n",
9230                 acrtc->crtc_id,
9231                 new_crtc_state->enable,
9232                 new_crtc_state->active,
9233                 new_crtc_state->planes_changed,
9234                 new_crtc_state->mode_changed,
9235                 new_crtc_state->active_changed,
9236                 new_crtc_state->connectors_changed);
9237
9238         /* Remove stream for any changed/disabled CRTC */
9239         if (!enable) {
9240
9241                 if (!dm_old_crtc_state->stream)
9242                         goto skip_modeset;
9243
9244                 /* Unset freesync video if it was active before */
9245                 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
9246                         dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
9247                         dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
9248                 }
9249
9250                 /* Now check if we should set freesync video mode */
9251                 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
9252                     is_timing_unchanged_for_freesync(new_crtc_state,
9253                                                      old_crtc_state)) {
9254                         new_crtc_state->mode_changed = false;
9255                         DRM_DEBUG_DRIVER(
9256                                 "Mode change not required for front porch change, "
9257                                 "setting mode_changed to %d",
9258                                 new_crtc_state->mode_changed);
9259
9260                         set_freesync_fixed_config(dm_new_crtc_state);
9261
9262                         goto skip_modeset;
9263                 } else if (amdgpu_freesync_vid_mode && aconnector &&
9264                            is_freesync_video_mode(&new_crtc_state->mode,
9265                                                   aconnector)) {
9266                         struct drm_display_mode *high_mode;
9267
9268                         high_mode = get_highest_refresh_rate_mode(aconnector, false);
9269                         if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) {
9270                                 set_freesync_fixed_config(dm_new_crtc_state);
9271                         }
9272                 }
9273
9274                 ret = dm_atomic_get_state(state, &dm_state);
9275                 if (ret)
9276                         goto fail;
9277
9278                 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
9279                                 crtc->base.id);
9280
9281                 /* i.e. reset mode */
9282                 if (dc_remove_stream_from_ctx(
9283                                 dm->dc,
9284                                 dm_state->context,
9285                                 dm_old_crtc_state->stream) != DC_OK) {
9286                         ret = -EINVAL;
9287                         goto fail;
9288                 }
9289
9290                 dc_stream_release(dm_old_crtc_state->stream);
9291                 dm_new_crtc_state->stream = NULL;
9292
9293                 reset_freesync_config_for_crtc(dm_new_crtc_state);
9294
9295                 *lock_and_validation_needed = true;
9296
9297         } else {/* Add stream for any updated/enabled CRTC */
9298                 /*
9299                  * Quick fix to prevent NULL pointer on new_stream when
9300                  * added MST connectors not found in existing crtc_state in the chained mode
9301                  * TODO: need to dig out the root cause of that
9302                  */
9303                 if (!aconnector)
9304                         goto skip_modeset;
9305
9306                 if (modereset_required(new_crtc_state))
9307                         goto skip_modeset;
9308
9309                 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
9310                                      dm_old_crtc_state->stream)) {
9311
9312                         WARN_ON(dm_new_crtc_state->stream);
9313
9314                         ret = dm_atomic_get_state(state, &dm_state);
9315                         if (ret)
9316                                 goto fail;
9317
9318                         dm_new_crtc_state->stream = new_stream;
9319
9320                         dc_stream_retain(new_stream);
9321
9322                         DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
9323                                          crtc->base.id);
9324
9325                         if (dc_add_stream_to_ctx(
9326                                         dm->dc,
9327                                         dm_state->context,
9328                                         dm_new_crtc_state->stream) != DC_OK) {
9329                                 ret = -EINVAL;
9330                                 goto fail;
9331                         }
9332
9333                         *lock_and_validation_needed = true;
9334                 }
9335         }
9336
9337 skip_modeset:
9338         /* Release extra reference */
9339         if (new_stream)
9340                  dc_stream_release(new_stream);
9341
9342         /*
9343          * We want to do dc stream updates that do not require a
9344          * full modeset below.
9345          */
9346         if (!(enable && aconnector && new_crtc_state->active))
9347                 return 0;
9348         /*
9349          * Given above conditions, the dc state cannot be NULL because:
9350          * 1. We're in the process of enabling CRTCs (just been added
9351          *    to the dc context, or already is on the context)
9352          * 2. Has a valid connector attached, and
9353          * 3. Is currently active and enabled.
9354          * => The dc stream state currently exists.
9355          */
9356         BUG_ON(dm_new_crtc_state->stream == NULL);
9357
9358         /* Scaling or underscan settings */
9359         if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
9360                                 drm_atomic_crtc_needs_modeset(new_crtc_state))
9361                 update_stream_scaling_settings(
9362                         &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
9363
9364         /* ABM settings */
9365         dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
9366
9367         /*
9368          * Color management settings. We also update color properties
9369          * when a modeset is needed, to ensure it gets reprogrammed.
9370          */
9371         if (dm_new_crtc_state->base.color_mgmt_changed ||
9372             drm_atomic_crtc_needs_modeset(new_crtc_state)) {
9373                 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
9374                 if (ret)
9375                         goto fail;
9376         }
9377
9378         /* Update Freesync settings. */
9379         get_freesync_config_for_crtc(dm_new_crtc_state,
9380                                      dm_new_conn_state);
9381
9382         return ret;
9383
9384 fail:
9385         if (new_stream)
9386                 dc_stream_release(new_stream);
9387         return ret;
9388 }
9389
9390 static bool should_reset_plane(struct drm_atomic_state *state,
9391                                struct drm_plane *plane,
9392                                struct drm_plane_state *old_plane_state,
9393                                struct drm_plane_state *new_plane_state)
9394 {
9395         struct drm_plane *other;
9396         struct drm_plane_state *old_other_state, *new_other_state;
9397         struct drm_crtc_state *new_crtc_state;
9398         int i;
9399
9400         /*
9401          * TODO: Remove this hack once the checks below are sufficient
9402          * enough to determine when we need to reset all the planes on
9403          * the stream.
9404          */
9405         if (state->allow_modeset)
9406                 return true;
9407
9408         /* Exit early if we know that we're adding or removing the plane. */
9409         if (old_plane_state->crtc != new_plane_state->crtc)
9410                 return true;
9411
9412         /* old crtc == new_crtc == NULL, plane not in context. */
9413         if (!new_plane_state->crtc)
9414                 return false;
9415
9416         new_crtc_state =
9417                 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
9418
9419         if (!new_crtc_state)
9420                 return true;
9421
9422         /* CRTC Degamma changes currently require us to recreate planes. */
9423         if (new_crtc_state->color_mgmt_changed)
9424                 return true;
9425
9426         if (drm_atomic_crtc_needs_modeset(new_crtc_state))
9427                 return true;
9428
9429         /*
9430          * If there are any new primary or overlay planes being added or
9431          * removed then the z-order can potentially change. To ensure
9432          * correct z-order and pipe acquisition the current DC architecture
9433          * requires us to remove and recreate all existing planes.
9434          *
9435          * TODO: Come up with a more elegant solution for this.
9436          */
9437         for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
9438                 struct amdgpu_framebuffer *old_afb, *new_afb;
9439                 if (other->type == DRM_PLANE_TYPE_CURSOR)
9440                         continue;
9441
9442                 if (old_other_state->crtc != new_plane_state->crtc &&
9443                     new_other_state->crtc != new_plane_state->crtc)
9444                         continue;
9445
9446                 if (old_other_state->crtc != new_other_state->crtc)
9447                         return true;
9448
9449                 /* Src/dst size and scaling updates. */
9450                 if (old_other_state->src_w != new_other_state->src_w ||
9451                     old_other_state->src_h != new_other_state->src_h ||
9452                     old_other_state->crtc_w != new_other_state->crtc_w ||
9453                     old_other_state->crtc_h != new_other_state->crtc_h)
9454                         return true;
9455
9456                 /* Rotation / mirroring updates. */
9457                 if (old_other_state->rotation != new_other_state->rotation)
9458                         return true;
9459
9460                 /* Blending updates. */
9461                 if (old_other_state->pixel_blend_mode !=
9462                     new_other_state->pixel_blend_mode)
9463                         return true;
9464
9465                 /* Alpha updates. */
9466                 if (old_other_state->alpha != new_other_state->alpha)
9467                         return true;
9468
9469                 /* Colorspace changes. */
9470                 if (old_other_state->color_range != new_other_state->color_range ||
9471                     old_other_state->color_encoding != new_other_state->color_encoding)
9472                         return true;
9473
9474                 /* Framebuffer checks fall at the end. */
9475                 if (!old_other_state->fb || !new_other_state->fb)
9476                         continue;
9477
9478                 /* Pixel format changes can require bandwidth updates. */
9479                 if (old_other_state->fb->format != new_other_state->fb->format)
9480                         return true;
9481
9482                 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
9483                 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
9484
9485                 /* Tiling and DCC changes also require bandwidth updates. */
9486                 if (old_afb->tiling_flags != new_afb->tiling_flags ||
9487                     old_afb->base.modifier != new_afb->base.modifier)
9488                         return true;
9489         }
9490
9491         return false;
9492 }
9493
9494 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
9495                               struct drm_plane_state *new_plane_state,
9496                               struct drm_framebuffer *fb)
9497 {
9498         struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
9499         struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
9500         unsigned int pitch;
9501         bool linear;
9502
9503         if (fb->width > new_acrtc->max_cursor_width ||
9504             fb->height > new_acrtc->max_cursor_height) {
9505                 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
9506                                  new_plane_state->fb->width,
9507                                  new_plane_state->fb->height);
9508                 return -EINVAL;
9509         }
9510         if (new_plane_state->src_w != fb->width << 16 ||
9511             new_plane_state->src_h != fb->height << 16) {
9512                 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
9513                 return -EINVAL;
9514         }
9515
9516         /* Pitch in pixels */
9517         pitch = fb->pitches[0] / fb->format->cpp[0];
9518
9519         if (fb->width != pitch) {
9520                 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
9521                                  fb->width, pitch);
9522                 return -EINVAL;
9523         }
9524
9525         switch (pitch) {
9526         case 64:
9527         case 128:
9528         case 256:
9529                 /* FB pitch is supported by cursor plane */
9530                 break;
9531         default:
9532                 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
9533                 return -EINVAL;
9534         }
9535
9536         /* Core DRM takes care of checking FB modifiers, so we only need to
9537          * check tiling flags when the FB doesn't have a modifier. */
9538         if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
9539                 if (adev->family < AMDGPU_FAMILY_AI) {
9540                         linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
9541                                  AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
9542                                  AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
9543                 } else {
9544                         linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
9545                 }
9546                 if (!linear) {
9547                         DRM_DEBUG_ATOMIC("Cursor FB not linear");
9548                         return -EINVAL;
9549                 }
9550         }
9551
9552         return 0;
9553 }
9554
9555 static int dm_update_plane_state(struct dc *dc,
9556                                  struct drm_atomic_state *state,
9557                                  struct drm_plane *plane,
9558                                  struct drm_plane_state *old_plane_state,
9559                                  struct drm_plane_state *new_plane_state,
9560                                  bool enable,
9561                                  bool *lock_and_validation_needed,
9562                                  bool *is_top_most_overlay)
9563 {
9564
9565         struct dm_atomic_state *dm_state = NULL;
9566         struct drm_crtc *new_plane_crtc, *old_plane_crtc;
9567         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9568         struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
9569         struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
9570         struct amdgpu_crtc *new_acrtc;
9571         bool needs_reset;
9572         int ret = 0;
9573
9574
9575         new_plane_crtc = new_plane_state->crtc;
9576         old_plane_crtc = old_plane_state->crtc;
9577         dm_new_plane_state = to_dm_plane_state(new_plane_state);
9578         dm_old_plane_state = to_dm_plane_state(old_plane_state);
9579
9580         if (plane->type == DRM_PLANE_TYPE_CURSOR) {
9581                 if (!enable || !new_plane_crtc ||
9582                         drm_atomic_plane_disabling(plane->state, new_plane_state))
9583                         return 0;
9584
9585                 new_acrtc = to_amdgpu_crtc(new_plane_crtc);
9586
9587                 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
9588                         DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
9589                         return -EINVAL;
9590                 }
9591
9592                 if (new_plane_state->fb) {
9593                         ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
9594                                                  new_plane_state->fb);
9595                         if (ret)
9596                                 return ret;
9597                 }
9598
9599                 return 0;
9600         }
9601
9602         needs_reset = should_reset_plane(state, plane, old_plane_state,
9603                                          new_plane_state);
9604
9605         /* Remove any changed/removed planes */
9606         if (!enable) {
9607                 if (!needs_reset)
9608                         return 0;
9609
9610                 if (!old_plane_crtc)
9611                         return 0;
9612
9613                 old_crtc_state = drm_atomic_get_old_crtc_state(
9614                                 state, old_plane_crtc);
9615                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9616
9617                 if (!dm_old_crtc_state->stream)
9618                         return 0;
9619
9620                 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
9621                                 plane->base.id, old_plane_crtc->base.id);
9622
9623                 ret = dm_atomic_get_state(state, &dm_state);
9624                 if (ret)
9625                         return ret;
9626
9627                 if (!dc_remove_plane_from_context(
9628                                 dc,
9629                                 dm_old_crtc_state->stream,
9630                                 dm_old_plane_state->dc_state,
9631                                 dm_state->context)) {
9632
9633                         return -EINVAL;
9634                 }
9635
9636
9637                 dc_plane_state_release(dm_old_plane_state->dc_state);
9638                 dm_new_plane_state->dc_state = NULL;
9639
9640                 *lock_and_validation_needed = true;
9641
9642         } else { /* Add new planes */
9643                 struct dc_plane_state *dc_new_plane_state;
9644
9645                 if (drm_atomic_plane_disabling(plane->state, new_plane_state))
9646                         return 0;
9647
9648                 if (!new_plane_crtc)
9649                         return 0;
9650
9651                 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
9652                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9653
9654                 if (!dm_new_crtc_state->stream)
9655                         return 0;
9656
9657                 if (!needs_reset)
9658                         return 0;
9659
9660                 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
9661                 if (ret)
9662                         return ret;
9663
9664                 WARN_ON(dm_new_plane_state->dc_state);
9665
9666                 dc_new_plane_state = dc_create_plane_state(dc);
9667                 if (!dc_new_plane_state)
9668                         return -ENOMEM;
9669
9670                 /* Block top most plane from being a video plane */
9671                 if (plane->type == DRM_PLANE_TYPE_OVERLAY) {
9672                         if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay)
9673                                 return -EINVAL;
9674                         else
9675                                 *is_top_most_overlay = false;
9676                 }
9677
9678                 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
9679                                  plane->base.id, new_plane_crtc->base.id);
9680
9681                 ret = fill_dc_plane_attributes(
9682                         drm_to_adev(new_plane_crtc->dev),
9683                         dc_new_plane_state,
9684                         new_plane_state,
9685                         new_crtc_state);
9686                 if (ret) {
9687                         dc_plane_state_release(dc_new_plane_state);
9688                         return ret;
9689                 }
9690
9691                 ret = dm_atomic_get_state(state, &dm_state);
9692                 if (ret) {
9693                         dc_plane_state_release(dc_new_plane_state);
9694                         return ret;
9695                 }
9696
9697                 /*
9698                  * Any atomic check errors that occur after this will
9699                  * not need a release. The plane state will be attached
9700                  * to the stream, and therefore part of the atomic
9701                  * state. It'll be released when the atomic state is
9702                  * cleaned.
9703                  */
9704                 if (!dc_add_plane_to_context(
9705                                 dc,
9706                                 dm_new_crtc_state->stream,
9707                                 dc_new_plane_state,
9708                                 dm_state->context)) {
9709
9710                         dc_plane_state_release(dc_new_plane_state);
9711                         return -EINVAL;
9712                 }
9713
9714                 dm_new_plane_state->dc_state = dc_new_plane_state;
9715
9716                 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
9717
9718                 /* Tell DC to do a full surface update every time there
9719                  * is a plane change. Inefficient, but works for now.
9720                  */
9721                 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
9722
9723                 *lock_and_validation_needed = true;
9724         }
9725
9726
9727         return ret;
9728 }
9729
9730 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
9731                                        int *src_w, int *src_h)
9732 {
9733         switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
9734         case DRM_MODE_ROTATE_90:
9735         case DRM_MODE_ROTATE_270:
9736                 *src_w = plane_state->src_h >> 16;
9737                 *src_h = plane_state->src_w >> 16;
9738                 break;
9739         case DRM_MODE_ROTATE_0:
9740         case DRM_MODE_ROTATE_180:
9741         default:
9742                 *src_w = plane_state->src_w >> 16;
9743                 *src_h = plane_state->src_h >> 16;
9744                 break;
9745         }
9746 }
9747
9748 static int dm_check_crtc_cursor(struct drm_atomic_state *state,
9749                                 struct drm_crtc *crtc,
9750                                 struct drm_crtc_state *new_crtc_state)
9751 {
9752         struct drm_plane *cursor = crtc->cursor, *underlying;
9753         struct drm_plane_state *new_cursor_state, *new_underlying_state;
9754         int i;
9755         int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h;
9756         int cursor_src_w, cursor_src_h;
9757         int underlying_src_w, underlying_src_h;
9758
9759         /* On DCE and DCN there is no dedicated hardware cursor plane. We get a
9760          * cursor per pipe but it's going to inherit the scaling and
9761          * positioning from the underlying pipe. Check the cursor plane's
9762          * blending properties match the underlying planes'. */
9763
9764         new_cursor_state = drm_atomic_get_new_plane_state(state, cursor);
9765         if (!new_cursor_state || !new_cursor_state->fb) {
9766                 return 0;
9767         }
9768
9769         dm_get_oriented_plane_size(new_cursor_state, &cursor_src_w, &cursor_src_h);
9770         cursor_scale_w = new_cursor_state->crtc_w * 1000 / cursor_src_w;
9771         cursor_scale_h = new_cursor_state->crtc_h * 1000 / cursor_src_h;
9772
9773         for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) {
9774                 /* Narrow down to non-cursor planes on the same CRTC as the cursor */
9775                 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor)
9776                         continue;
9777
9778                 /* Ignore disabled planes */
9779                 if (!new_underlying_state->fb)
9780                         continue;
9781
9782                 dm_get_oriented_plane_size(new_underlying_state,
9783                                            &underlying_src_w, &underlying_src_h);
9784                 underlying_scale_w = new_underlying_state->crtc_w * 1000 / underlying_src_w;
9785                 underlying_scale_h = new_underlying_state->crtc_h * 1000 / underlying_src_h;
9786
9787                 if (cursor_scale_w != underlying_scale_w ||
9788                     cursor_scale_h != underlying_scale_h) {
9789                         drm_dbg_atomic(crtc->dev,
9790                                        "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n",
9791                                        cursor->base.id, cursor->name, underlying->base.id, underlying->name);
9792                         return -EINVAL;
9793                 }
9794
9795                 /* If this plane covers the whole CRTC, no need to check planes underneath */
9796                 if (new_underlying_state->crtc_x <= 0 &&
9797                     new_underlying_state->crtc_y <= 0 &&
9798                     new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay &&
9799                     new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay)
9800                         break;
9801         }
9802
9803         return 0;
9804 }
9805
9806 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
9807 {
9808         struct drm_connector *connector;
9809         struct drm_connector_state *conn_state, *old_conn_state;
9810         struct amdgpu_dm_connector *aconnector = NULL;
9811         int i;
9812         for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
9813                 if (!conn_state->crtc)
9814                         conn_state = old_conn_state;
9815
9816                 if (conn_state->crtc != crtc)
9817                         continue;
9818
9819                 aconnector = to_amdgpu_dm_connector(connector);
9820                 if (!aconnector->mst_output_port || !aconnector->mst_root)
9821                         aconnector = NULL;
9822                 else
9823                         break;
9824         }
9825
9826         if (!aconnector)
9827                 return 0;
9828
9829         return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
9830 }
9831
9832 /**
9833  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
9834  *
9835  * @dev: The DRM device
9836  * @state: The atomic state to commit
9837  *
9838  * Validate that the given atomic state is programmable by DC into hardware.
9839  * This involves constructing a &struct dc_state reflecting the new hardware
9840  * state we wish to commit, then querying DC to see if it is programmable. It's
9841  * important not to modify the existing DC state. Otherwise, atomic_check
9842  * may unexpectedly commit hardware changes.
9843  *
9844  * When validating the DC state, it's important that the right locks are
9845  * acquired. For full updates case which removes/adds/updates streams on one
9846  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
9847  * that any such full update commit will wait for completion of any outstanding
9848  * flip using DRMs synchronization events.
9849  *
9850  * Note that DM adds the affected connectors for all CRTCs in state, when that
9851  * might not seem necessary. This is because DC stream creation requires the
9852  * DC sink, which is tied to the DRM connector state. Cleaning this up should
9853  * be possible but non-trivial - a possible TODO item.
9854  *
9855  * Return: -Error code if validation failed.
9856  */
9857 static int amdgpu_dm_atomic_check(struct drm_device *dev,
9858                                   struct drm_atomic_state *state)
9859 {
9860         struct amdgpu_device *adev = drm_to_adev(dev);
9861         struct dm_atomic_state *dm_state = NULL;
9862         struct dc *dc = adev->dm.dc;
9863         struct drm_connector *connector;
9864         struct drm_connector_state *old_con_state, *new_con_state;
9865         struct drm_crtc *crtc;
9866         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9867         struct drm_plane *plane;
9868         struct drm_plane_state *old_plane_state, *new_plane_state;
9869         enum dc_status status;
9870         int ret, i;
9871         bool lock_and_validation_needed = false;
9872         bool is_top_most_overlay = true;
9873         struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9874         struct drm_dp_mst_topology_mgr *mgr;
9875         struct drm_dp_mst_topology_state *mst_state;
9876         struct dsc_mst_fairness_vars vars[MAX_PIPES];
9877
9878         trace_amdgpu_dm_atomic_check_begin(state);
9879
9880         ret = drm_atomic_helper_check_modeset(dev, state);
9881         if (ret) {
9882                 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n");
9883                 goto fail;
9884         }
9885
9886         /* Check connector changes */
9887         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9888                 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
9889                 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
9890
9891                 /* Skip connectors that are disabled or part of modeset already. */
9892                 if (!new_con_state->crtc)
9893                         continue;
9894
9895                 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
9896                 if (IS_ERR(new_crtc_state)) {
9897                         DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n");
9898                         ret = PTR_ERR(new_crtc_state);
9899                         goto fail;
9900                 }
9901
9902                 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
9903                     dm_old_con_state->scaling != dm_new_con_state->scaling)
9904                         new_crtc_state->connectors_changed = true;
9905         }
9906
9907         if (dc_resource_is_dsc_encoding_supported(dc)) {
9908                 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9909                         if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
9910                                 ret = add_affected_mst_dsc_crtcs(state, crtc);
9911                                 if (ret) {
9912                                         DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n");
9913                                         goto fail;
9914                                 }
9915                         }
9916                 }
9917         }
9918         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9919                 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9920
9921                 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
9922                     !new_crtc_state->color_mgmt_changed &&
9923                     old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
9924                         dm_old_crtc_state->dsc_force_changed == false)
9925                         continue;
9926
9927                 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
9928                 if (ret) {
9929                         DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n");
9930                         goto fail;
9931                 }
9932
9933                 if (!new_crtc_state->enable)
9934                         continue;
9935
9936                 ret = drm_atomic_add_affected_connectors(state, crtc);
9937                 if (ret) {
9938                         DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n");
9939                         goto fail;
9940                 }
9941
9942                 ret = drm_atomic_add_affected_planes(state, crtc);
9943                 if (ret) {
9944                         DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n");
9945                         goto fail;
9946                 }
9947
9948                 if (dm_old_crtc_state->dsc_force_changed)
9949                         new_crtc_state->mode_changed = true;
9950         }
9951
9952         /*
9953          * Add all primary and overlay planes on the CRTC to the state
9954          * whenever a plane is enabled to maintain correct z-ordering
9955          * and to enable fast surface updates.
9956          */
9957         drm_for_each_crtc(crtc, dev) {
9958                 bool modified = false;
9959
9960                 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9961                         if (plane->type == DRM_PLANE_TYPE_CURSOR)
9962                                 continue;
9963
9964                         if (new_plane_state->crtc == crtc ||
9965                             old_plane_state->crtc == crtc) {
9966                                 modified = true;
9967                                 break;
9968                         }
9969                 }
9970
9971                 if (!modified)
9972                         continue;
9973
9974                 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
9975                         if (plane->type == DRM_PLANE_TYPE_CURSOR)
9976                                 continue;
9977
9978                         new_plane_state =
9979                                 drm_atomic_get_plane_state(state, plane);
9980
9981                         if (IS_ERR(new_plane_state)) {
9982                                 ret = PTR_ERR(new_plane_state);
9983                                 DRM_DEBUG_DRIVER("new_plane_state is BAD\n");
9984                                 goto fail;
9985                         }
9986                 }
9987         }
9988
9989         /*
9990          * DC consults the zpos (layer_index in DC terminology) to determine the
9991          * hw plane on which to enable the hw cursor (see
9992          * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
9993          * atomic state, so call drm helper to normalize zpos.
9994          */
9995         ret = drm_atomic_normalize_zpos(dev, state);
9996         if (ret) {
9997                 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
9998                 goto fail;
9999         }
10000
10001         /* Remove exiting planes if they are modified */
10002         for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
10003                 ret = dm_update_plane_state(dc, state, plane,
10004                                             old_plane_state,
10005                                             new_plane_state,
10006                                             false,
10007                                             &lock_and_validation_needed,
10008                                             &is_top_most_overlay);
10009                 if (ret) {
10010                         DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n");
10011                         goto fail;
10012                 }
10013         }
10014
10015         /* Disable all crtcs which require disable */
10016         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10017                 ret = dm_update_crtc_state(&adev->dm, state, crtc,
10018                                            old_crtc_state,
10019                                            new_crtc_state,
10020                                            false,
10021                                            &lock_and_validation_needed);
10022                 if (ret) {
10023                         DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n");
10024                         goto fail;
10025                 }
10026         }
10027
10028         /* Enable all crtcs which require enable */
10029         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10030                 ret = dm_update_crtc_state(&adev->dm, state, crtc,
10031                                            old_crtc_state,
10032                                            new_crtc_state,
10033                                            true,
10034                                            &lock_and_validation_needed);
10035                 if (ret) {
10036                         DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n");
10037                         goto fail;
10038                 }
10039         }
10040
10041         /* Add new/modified planes */
10042         for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
10043                 ret = dm_update_plane_state(dc, state, plane,
10044                                             old_plane_state,
10045                                             new_plane_state,
10046                                             true,
10047                                             &lock_and_validation_needed,
10048                                             &is_top_most_overlay);
10049                 if (ret) {
10050                         DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n");
10051                         goto fail;
10052                 }
10053         }
10054
10055         if (dc_resource_is_dsc_encoding_supported(dc)) {
10056                 ret = pre_validate_dsc(state, &dm_state, vars);
10057                 if (ret != 0)
10058                         goto fail;
10059         }
10060
10061         /* Run this here since we want to validate the streams we created */
10062         ret = drm_atomic_helper_check_planes(dev, state);
10063         if (ret) {
10064                 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n");
10065                 goto fail;
10066         }
10067
10068         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10069                 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10070                 if (dm_new_crtc_state->mpo_requested)
10071                         DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc);
10072         }
10073
10074         /* Check cursor planes scaling */
10075         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10076                 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state);
10077                 if (ret) {
10078                         DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n");
10079                         goto fail;
10080                 }
10081         }
10082
10083         if (state->legacy_cursor_update) {
10084                 /*
10085                  * This is a fast cursor update coming from the plane update
10086                  * helper, check if it can be done asynchronously for better
10087                  * performance.
10088                  */
10089                 state->async_update =
10090                         !drm_atomic_helper_async_check(dev, state);
10091
10092                 /*
10093                  * Skip the remaining global validation if this is an async
10094                  * update. Cursor updates can be done without affecting
10095                  * state or bandwidth calcs and this avoids the performance
10096                  * penalty of locking the private state object and
10097                  * allocating a new dc_state.
10098                  */
10099                 if (state->async_update)
10100                         return 0;
10101         }
10102
10103         /* Check scaling and underscan changes*/
10104         /* TODO Removed scaling changes validation due to inability to commit
10105          * new stream into context w\o causing full reset. Need to
10106          * decide how to handle.
10107          */
10108         for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10109                 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10110                 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10111                 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10112
10113                 /* Skip any modesets/resets */
10114                 if (!acrtc || drm_atomic_crtc_needs_modeset(
10115                                 drm_atomic_get_new_crtc_state(state, &acrtc->base)))
10116                         continue;
10117
10118                 /* Skip any thing not scale or underscan changes */
10119                 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
10120                         continue;
10121
10122                 lock_and_validation_needed = true;
10123         }
10124
10125         /* set the slot info for each mst_state based on the link encoding format */
10126         for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
10127                 struct amdgpu_dm_connector *aconnector;
10128                 struct drm_connector *connector;
10129                 struct drm_connector_list_iter iter;
10130                 u8 link_coding_cap;
10131
10132                 drm_connector_list_iter_begin(dev, &iter);
10133                 drm_for_each_connector_iter(connector, &iter) {
10134                         if (connector->index == mst_state->mgr->conn_base_id) {
10135                                 aconnector = to_amdgpu_dm_connector(connector);
10136                                 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
10137                                 drm_dp_mst_update_slots(mst_state, link_coding_cap);
10138
10139                                 break;
10140                         }
10141                 }
10142                 drm_connector_list_iter_end(&iter);
10143         }
10144
10145         /**
10146          * Streams and planes are reset when there are changes that affect
10147          * bandwidth. Anything that affects bandwidth needs to go through
10148          * DC global validation to ensure that the configuration can be applied
10149          * to hardware.
10150          *
10151          * We have to currently stall out here in atomic_check for outstanding
10152          * commits to finish in this case because our IRQ handlers reference
10153          * DRM state directly - we can end up disabling interrupts too early
10154          * if we don't.
10155          *
10156          * TODO: Remove this stall and drop DM state private objects.
10157          */
10158         if (lock_and_validation_needed) {
10159                 ret = dm_atomic_get_state(state, &dm_state);
10160                 if (ret) {
10161                         DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n");
10162                         goto fail;
10163                 }
10164
10165                 ret = do_aquire_global_lock(dev, state);
10166                 if (ret) {
10167                         DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n");
10168                         goto fail;
10169                 }
10170
10171                 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
10172                 if (ret) {
10173                         DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n");
10174                         goto fail;
10175                 }
10176
10177                 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
10178                 if (ret) {
10179                         DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n");
10180                         goto fail;
10181                 }
10182
10183                 /*
10184                  * Perform validation of MST topology in the state:
10185                  * We need to perform MST atomic check before calling
10186                  * dc_validate_global_state(), or there is a chance
10187                  * to get stuck in an infinite loop and hang eventually.
10188                  */
10189                 ret = drm_dp_mst_atomic_check(state);
10190                 if (ret) {
10191                         DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n");
10192                         goto fail;
10193                 }
10194                 status = dc_validate_global_state(dc, dm_state->context, true);
10195                 if (status != DC_OK) {
10196                         DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)",
10197                                        dc_status_to_str(status), status);
10198                         ret = -EINVAL;
10199                         goto fail;
10200                 }
10201         } else {
10202                 /*
10203                  * The commit is a fast update. Fast updates shouldn't change
10204                  * the DC context, affect global validation, and can have their
10205                  * commit work done in parallel with other commits not touching
10206                  * the same resource. If we have a new DC context as part of
10207                  * the DM atomic state from validation we need to free it and
10208                  * retain the existing one instead.
10209                  *
10210                  * Furthermore, since the DM atomic state only contains the DC
10211                  * context and can safely be annulled, we can free the state
10212                  * and clear the associated private object now to free
10213                  * some memory and avoid a possible use-after-free later.
10214                  */
10215
10216                 for (i = 0; i < state->num_private_objs; i++) {
10217                         struct drm_private_obj *obj = state->private_objs[i].ptr;
10218
10219                         if (obj->funcs == adev->dm.atomic_obj.funcs) {
10220                                 int j = state->num_private_objs-1;
10221
10222                                 dm_atomic_destroy_state(obj,
10223                                                 state->private_objs[i].state);
10224
10225                                 /* If i is not at the end of the array then the
10226                                  * last element needs to be moved to where i was
10227                                  * before the array can safely be truncated.
10228                                  */
10229                                 if (i != j)
10230                                         state->private_objs[i] =
10231                                                 state->private_objs[j];
10232
10233                                 state->private_objs[j].ptr = NULL;
10234                                 state->private_objs[j].state = NULL;
10235                                 state->private_objs[j].old_state = NULL;
10236                                 state->private_objs[j].new_state = NULL;
10237
10238                                 state->num_private_objs = j;
10239                                 break;
10240                         }
10241                 }
10242         }
10243
10244         /* Store the overall update type for use later in atomic check. */
10245         for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
10246                 struct dm_crtc_state *dm_new_crtc_state =
10247                         to_dm_crtc_state(new_crtc_state);
10248
10249                 dm_new_crtc_state->update_type = lock_and_validation_needed ?
10250                                                          UPDATE_TYPE_FULL :
10251                                                          UPDATE_TYPE_FAST;
10252         }
10253
10254         /* Must be success */
10255         WARN_ON(ret);
10256
10257         trace_amdgpu_dm_atomic_check_finish(state, ret);
10258
10259         return ret;
10260
10261 fail:
10262         if (ret == -EDEADLK)
10263                 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
10264         else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
10265                 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
10266         else
10267                 DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
10268
10269         trace_amdgpu_dm_atomic_check_finish(state, ret);
10270
10271         return ret;
10272 }
10273
10274 static bool is_dp_capable_without_timing_msa(struct dc *dc,
10275                                              struct amdgpu_dm_connector *amdgpu_dm_connector)
10276 {
10277         u8 dpcd_data;
10278         bool capable = false;
10279
10280         if (amdgpu_dm_connector->dc_link &&
10281                 dm_helpers_dp_read_dpcd(
10282                                 NULL,
10283                                 amdgpu_dm_connector->dc_link,
10284                                 DP_DOWN_STREAM_PORT_COUNT,
10285                                 &dpcd_data,
10286                                 sizeof(dpcd_data))) {
10287                 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
10288         }
10289
10290         return capable;
10291 }
10292
10293 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
10294                 unsigned int offset,
10295                 unsigned int total_length,
10296                 u8 *data,
10297                 unsigned int length,
10298                 struct amdgpu_hdmi_vsdb_info *vsdb)
10299 {
10300         bool res;
10301         union dmub_rb_cmd cmd;
10302         struct dmub_cmd_send_edid_cea *input;
10303         struct dmub_cmd_edid_cea_output *output;
10304
10305         if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
10306                 return false;
10307
10308         memset(&cmd, 0, sizeof(cmd));
10309
10310         input = &cmd.edid_cea.data.input;
10311
10312         cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
10313         cmd.edid_cea.header.sub_type = 0;
10314         cmd.edid_cea.header.payload_bytes =
10315                 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
10316         input->offset = offset;
10317         input->length = length;
10318         input->cea_total_length = total_length;
10319         memcpy(input->payload, data, length);
10320
10321         res = dc_dmub_srv_cmd_with_reply_data(dm->dc->ctx->dmub_srv, &cmd);
10322         if (!res) {
10323                 DRM_ERROR("EDID CEA parser failed\n");
10324                 return false;
10325         }
10326
10327         output = &cmd.edid_cea.data.output;
10328
10329         if (output->type == DMUB_CMD__EDID_CEA_ACK) {
10330                 if (!output->ack.success) {
10331                         DRM_ERROR("EDID CEA ack failed at offset %d\n",
10332                                         output->ack.offset);
10333                 }
10334         } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
10335                 if (!output->amd_vsdb.vsdb_found)
10336                         return false;
10337
10338                 vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
10339                 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
10340                 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
10341                 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
10342         } else {
10343                 DRM_WARN("Unknown EDID CEA parser results\n");
10344                 return false;
10345         }
10346
10347         return true;
10348 }
10349
10350 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
10351                 u8 *edid_ext, int len,
10352                 struct amdgpu_hdmi_vsdb_info *vsdb_info)
10353 {
10354         int i;
10355
10356         /* send extension block to DMCU for parsing */
10357         for (i = 0; i < len; i += 8) {
10358                 bool res;
10359                 int offset;
10360
10361                 /* send 8 bytes a time */
10362                 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
10363                         return false;
10364
10365                 if (i+8 == len) {
10366                         /* EDID block sent completed, expect result */
10367                         int version, min_rate, max_rate;
10368
10369                         res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
10370                         if (res) {
10371                                 /* amd vsdb found */
10372                                 vsdb_info->freesync_supported = 1;
10373                                 vsdb_info->amd_vsdb_version = version;
10374                                 vsdb_info->min_refresh_rate_hz = min_rate;
10375                                 vsdb_info->max_refresh_rate_hz = max_rate;
10376                                 return true;
10377                         }
10378                         /* not amd vsdb */
10379                         return false;
10380                 }
10381
10382                 /* check for ack*/
10383                 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
10384                 if (!res)
10385                         return false;
10386         }
10387
10388         return false;
10389 }
10390
10391 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
10392                 u8 *edid_ext, int len,
10393                 struct amdgpu_hdmi_vsdb_info *vsdb_info)
10394 {
10395         int i;
10396
10397         /* send extension block to DMCU for parsing */
10398         for (i = 0; i < len; i += 8) {
10399                 /* send 8 bytes a time */
10400                 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
10401                         return false;
10402         }
10403
10404         return vsdb_info->freesync_supported;
10405 }
10406
10407 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
10408                 u8 *edid_ext, int len,
10409                 struct amdgpu_hdmi_vsdb_info *vsdb_info)
10410 {
10411         struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
10412         bool ret;
10413
10414         mutex_lock(&adev->dm.dc_lock);
10415         if (adev->dm.dmub_srv)
10416                 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
10417         else
10418                 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
10419         mutex_unlock(&adev->dm.dc_lock);
10420         return ret;
10421 }
10422
10423 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
10424                 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
10425 {
10426         u8 *edid_ext = NULL;
10427         int i;
10428         bool valid_vsdb_found = false;
10429
10430         /*----- drm_find_cea_extension() -----*/
10431         /* No EDID or EDID extensions */
10432         if (edid == NULL || edid->extensions == 0)
10433                 return -ENODEV;
10434
10435         /* Find CEA extension */
10436         for (i = 0; i < edid->extensions; i++) {
10437                 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
10438                 if (edid_ext[0] == CEA_EXT)
10439                         break;
10440         }
10441
10442         if (i == edid->extensions)
10443                 return -ENODEV;
10444
10445         /*----- cea_db_offsets() -----*/
10446         if (edid_ext[0] != CEA_EXT)
10447                 return -ENODEV;
10448
10449         valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
10450
10451         return valid_vsdb_found ? i : -ENODEV;
10452 }
10453
10454 /**
10455  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
10456  *
10457  * @connector: Connector to query.
10458  * @edid: EDID from monitor
10459  *
10460  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
10461  * track of some of the display information in the internal data struct used by
10462  * amdgpu_dm. This function checks which type of connector we need to set the
10463  * FreeSync parameters.
10464  */
10465 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
10466                                     struct edid *edid)
10467 {
10468         int i = 0;
10469         struct detailed_timing *timing;
10470         struct detailed_non_pixel *data;
10471         struct detailed_data_monitor_range *range;
10472         struct amdgpu_dm_connector *amdgpu_dm_connector =
10473                         to_amdgpu_dm_connector(connector);
10474         struct dm_connector_state *dm_con_state = NULL;
10475         struct dc_sink *sink;
10476
10477         struct drm_device *dev = connector->dev;
10478         struct amdgpu_device *adev = drm_to_adev(dev);
10479         struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
10480         bool freesync_capable = false;
10481         enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
10482
10483         if (!connector->state) {
10484                 DRM_ERROR("%s - Connector has no state", __func__);
10485                 goto update;
10486         }
10487
10488         sink = amdgpu_dm_connector->dc_sink ?
10489                 amdgpu_dm_connector->dc_sink :
10490                 amdgpu_dm_connector->dc_em_sink;
10491
10492         if (!edid || !sink) {
10493                 dm_con_state = to_dm_connector_state(connector->state);
10494
10495                 amdgpu_dm_connector->min_vfreq = 0;
10496                 amdgpu_dm_connector->max_vfreq = 0;
10497                 amdgpu_dm_connector->pixel_clock_mhz = 0;
10498                 connector->display_info.monitor_range.min_vfreq = 0;
10499                 connector->display_info.monitor_range.max_vfreq = 0;
10500                 freesync_capable = false;
10501
10502                 goto update;
10503         }
10504
10505         dm_con_state = to_dm_connector_state(connector->state);
10506
10507         if (!adev->dm.freesync_module)
10508                 goto update;
10509
10510         if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
10511                 || sink->sink_signal == SIGNAL_TYPE_EDP) {
10512                 bool edid_check_required = false;
10513
10514                 if (edid) {
10515                         edid_check_required = is_dp_capable_without_timing_msa(
10516                                                 adev->dm.dc,
10517                                                 amdgpu_dm_connector);
10518                 }
10519
10520                 if (edid_check_required == true && (edid->version > 1 ||
10521                    (edid->version == 1 && edid->revision > 1))) {
10522                         for (i = 0; i < 4; i++) {
10523
10524                                 timing  = &edid->detailed_timings[i];
10525                                 data    = &timing->data.other_data;
10526                                 range   = &data->data.range;
10527                                 /*
10528                                  * Check if monitor has continuous frequency mode
10529                                  */
10530                                 if (data->type != EDID_DETAIL_MONITOR_RANGE)
10531                                         continue;
10532                                 /*
10533                                  * Check for flag range limits only. If flag == 1 then
10534                                  * no additional timing information provided.
10535                                  * Default GTF, GTF Secondary curve and CVT are not
10536                                  * supported
10537                                  */
10538                                 if (range->flags != 1)
10539                                         continue;
10540
10541                                 amdgpu_dm_connector->min_vfreq = range->min_vfreq;
10542                                 amdgpu_dm_connector->max_vfreq = range->max_vfreq;
10543                                 amdgpu_dm_connector->pixel_clock_mhz =
10544                                         range->pixel_clock_mhz * 10;
10545
10546                                 connector->display_info.monitor_range.min_vfreq = range->min_vfreq;
10547                                 connector->display_info.monitor_range.max_vfreq = range->max_vfreq;
10548
10549                                 break;
10550                         }
10551
10552                         if (amdgpu_dm_connector->max_vfreq -
10553                             amdgpu_dm_connector->min_vfreq > 10) {
10554
10555                                 freesync_capable = true;
10556                         }
10557                 }
10558         } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
10559                 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
10560                 if (i >= 0 && vsdb_info.freesync_supported) {
10561                         timing  = &edid->detailed_timings[i];
10562                         data    = &timing->data.other_data;
10563
10564                         amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
10565                         amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
10566                         if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
10567                                 freesync_capable = true;
10568
10569                         connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
10570                         connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
10571                 }
10572         }
10573
10574         as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
10575
10576         if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
10577                 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
10578                 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
10579
10580                         amdgpu_dm_connector->pack_sdp_v1_3 = true;
10581                         amdgpu_dm_connector->as_type = as_type;
10582                         amdgpu_dm_connector->vsdb_info = vsdb_info;
10583
10584                         amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
10585                         amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
10586                         if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
10587                                 freesync_capable = true;
10588
10589                         connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
10590                         connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
10591                 }
10592         }
10593
10594 update:
10595         if (dm_con_state)
10596                 dm_con_state->freesync_capable = freesync_capable;
10597
10598         if (connector->vrr_capable_property)
10599                 drm_connector_set_vrr_capable_property(connector,
10600                                                        freesync_capable);
10601 }
10602
10603 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
10604 {
10605         struct amdgpu_device *adev = drm_to_adev(dev);
10606         struct dc *dc = adev->dm.dc;
10607         int i;
10608
10609         mutex_lock(&adev->dm.dc_lock);
10610         if (dc->current_state) {
10611                 for (i = 0; i < dc->current_state->stream_count; ++i)
10612                         dc->current_state->streams[i]
10613                                 ->triggered_crtc_reset.enabled =
10614                                 adev->dm.force_timing_sync;
10615
10616                 dm_enable_per_frame_crtc_master_sync(dc->current_state);
10617                 dc_trigger_sync(dc, dc->current_state);
10618         }
10619         mutex_unlock(&adev->dm.dc_lock);
10620 }
10621
10622 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
10623                        u32 value, const char *func_name)
10624 {
10625 #ifdef DM_CHECK_ADDR_0
10626         if (address == 0) {
10627                 DC_ERR("invalid register write. address = 0");
10628                 return;
10629         }
10630 #endif
10631         cgs_write_register(ctx->cgs_device, address, value);
10632         trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
10633 }
10634
10635 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
10636                           const char *func_name)
10637 {
10638         u32 value;
10639 #ifdef DM_CHECK_ADDR_0
10640         if (address == 0) {
10641                 DC_ERR("invalid register read; address = 0\n");
10642                 return 0;
10643         }
10644 #endif
10645
10646         if (ctx->dmub_srv &&
10647             ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
10648             !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
10649                 ASSERT(false);
10650                 return 0;
10651         }
10652
10653         value = cgs_read_register(ctx->cgs_device, address);
10654
10655         trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
10656
10657         return value;
10658 }
10659
10660 int amdgpu_dm_process_dmub_aux_transfer_sync(
10661                 struct dc_context *ctx,
10662                 unsigned int link_index,
10663                 struct aux_payload *payload,
10664                 enum aux_return_code_type *operation_result)
10665 {
10666         struct amdgpu_device *adev = ctx->driver_context;
10667         struct dmub_notification *p_notify = adev->dm.dmub_notify;
10668         int ret = -1;
10669
10670         mutex_lock(&adev->dm.dpia_aux_lock);
10671         if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
10672                 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
10673                 goto out;
10674         }
10675
10676         if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
10677                 DRM_ERROR("wait_for_completion_timeout timeout!");
10678                 *operation_result = AUX_RET_ERROR_TIMEOUT;
10679                 goto out;
10680         }
10681
10682         if (p_notify->result != AUX_RET_SUCCESS) {
10683                 /*
10684                  * Transient states before tunneling is enabled could
10685                  * lead to this error. We can ignore this for now.
10686                  */
10687                 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) {
10688                         DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n",
10689                                         payload->address, payload->length,
10690                                         p_notify->result);
10691                 }
10692                 *operation_result = AUX_RET_ERROR_INVALID_REPLY;
10693                 goto out;
10694         }
10695
10696
10697         payload->reply[0] = adev->dm.dmub_notify->aux_reply.command;
10698         if (!payload->write && p_notify->aux_reply.length &&
10699                         (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) {
10700
10701                 if (payload->length != p_notify->aux_reply.length) {
10702                         DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n",
10703                                 p_notify->aux_reply.length,
10704                                         payload->address, payload->length);
10705                         *operation_result = AUX_RET_ERROR_INVALID_REPLY;
10706                         goto out;
10707                 }
10708
10709                 memcpy(payload->data, p_notify->aux_reply.data,
10710                                 p_notify->aux_reply.length);
10711         }
10712
10713         /* success */
10714         ret = p_notify->aux_reply.length;
10715         *operation_result = p_notify->result;
10716 out:
10717         reinit_completion(&adev->dm.dmub_aux_transfer_done);
10718         mutex_unlock(&adev->dm.dpia_aux_lock);
10719         return ret;
10720 }
10721
10722 int amdgpu_dm_process_dmub_set_config_sync(
10723                 struct dc_context *ctx,
10724                 unsigned int link_index,
10725                 struct set_config_cmd_payload *payload,
10726                 enum set_config_status *operation_result)
10727 {
10728         struct amdgpu_device *adev = ctx->driver_context;
10729         bool is_cmd_complete;
10730         int ret;
10731
10732         mutex_lock(&adev->dm.dpia_aux_lock);
10733         is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
10734                         link_index, payload, adev->dm.dmub_notify);
10735
10736         if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
10737                 ret = 0;
10738                 *operation_result = adev->dm.dmub_notify->sc_status;
10739         } else {
10740                 DRM_ERROR("wait_for_completion_timeout timeout!");
10741                 ret = -1;
10742                 *operation_result = SET_CONFIG_UNKNOWN_ERROR;
10743         }
10744
10745         if (!is_cmd_complete)
10746                 reinit_completion(&adev->dm.dmub_aux_transfer_done);
10747         mutex_unlock(&adev->dm.dpia_aux_lock);
10748         return ret;
10749 }
10750
10751 /*
10752  * Check whether seamless boot is supported.
10753  *
10754  * So far we only support seamless boot on CHIP_VANGOGH.
10755  * If everything goes well, we may consider expanding
10756  * seamless boot to other ASICs.
10757  */
10758 bool check_seamless_boot_capability(struct amdgpu_device *adev)
10759 {
10760         switch (adev->ip_versions[DCE_HWIP][0]) {
10761         case IP_VERSION(3, 0, 1):
10762                 if (!adev->mman.keep_stolen_vga_memory)
10763                         return true;
10764                 break;
10765         default:
10766                 break;
10767         }
10768
10769         return false;
10770 }
This page took 0.728123 seconds and 4 git commands to generate.