2 * arch/xtensa/kernel/setup.c
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
8 * Copyright (C) 1995 Linus Torvalds
9 * Copyright (C) 2001 - 2005 Tensilica Inc.
10 * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
18 #include <linux/errno.h>
19 #include <linux/init.h>
21 #include <linux/proc_fs.h>
22 #include <linux/screen_info.h>
23 #include <linux/bootmem.h>
24 #include <linux/kernel.h>
25 #include <linux/percpu.h>
26 #include <linux/cpu.h>
28 #include <linux/of_fdt.h>
30 #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
31 # include <linux/console.h>
35 # include <linux/seq_file.h>
38 #include <asm/bootparam.h>
39 #include <asm/mmu_context.h>
40 #include <asm/pgtable.h>
41 #include <asm/processor.h>
42 #include <asm/timex.h>
43 #include <asm/platform.h>
45 #include <asm/setup.h>
46 #include <asm/param.h>
48 #include <asm/sysmem.h>
50 #include <platform/hardware.h>
52 #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
53 struct screen_info screen_info = {
56 .orig_video_cols = 80,
57 .orig_video_lines = 24,
58 .orig_video_isVGA = 1,
59 .orig_video_points = 16,
63 #ifdef CONFIG_BLK_DEV_INITRD
64 extern unsigned long initrd_start;
65 extern unsigned long initrd_end;
66 int initrd_is_mapped = 0;
67 extern int initrd_below_start_ok;
71 void *dtb_start = __dtb_start;
74 extern unsigned long loops_per_jiffy;
76 /* Command line specified as configuration option. */
78 static char __initdata command_line[COMMAND_LINE_SIZE];
80 #ifdef CONFIG_CMDLINE_BOOL
81 static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
85 * Boot parameter parsing.
87 * The Xtensa port uses a list of variable-sized tags to pass data to
88 * the kernel. The first tag must be a BP_TAG_FIRST tag for the list
89 * to be recognised. The list is terminated with a zero-sized
93 typedef struct tagtable {
95 int (*parse)(const bp_tag_t*);
98 #define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
99 __attribute__((used, section(".taglist"))) = { tag, fn }
101 /* parse current tag */
103 static int __init parse_tag_mem(const bp_tag_t *tag)
105 struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
107 if (mi->type != MEMORY_TYPE_CONVENTIONAL)
110 return memblock_add(mi->start, mi->end - mi->start);
113 __tagtable(BP_TAG_MEMORY, parse_tag_mem);
115 #ifdef CONFIG_BLK_DEV_INITRD
117 static int __init parse_tag_initrd(const bp_tag_t* tag)
119 struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
121 initrd_start = (unsigned long)__va(mi->start);
122 initrd_end = (unsigned long)__va(mi->end);
127 __tagtable(BP_TAG_INITRD, parse_tag_initrd);
131 static int __init parse_tag_fdt(const bp_tag_t *tag)
133 dtb_start = __va(tag->data[0]);
137 __tagtable(BP_TAG_FDT, parse_tag_fdt);
139 #endif /* CONFIG_OF */
141 #endif /* CONFIG_BLK_DEV_INITRD */
143 static int __init parse_tag_cmdline(const bp_tag_t* tag)
145 strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
149 __tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
151 static int __init parse_bootparam(const bp_tag_t* tag)
153 extern tagtable_t __tagtable_begin, __tagtable_end;
156 /* Boot parameters must start with a BP_TAG_FIRST tag. */
158 if (tag->id != BP_TAG_FIRST) {
159 printk(KERN_WARNING "Invalid boot parameters!\n");
163 tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
165 /* Parse all tags. */
167 while (tag != NULL && tag->id != BP_TAG_LAST) {
168 for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
169 if (tag->id == t->tag) {
174 if (t == &__tagtable_end)
175 printk(KERN_WARNING "Ignoring tag "
176 "0x%08x\n", tag->id);
177 tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
185 #if !XCHAL_HAVE_PTP_MMU || XCHAL_HAVE_SPANNING_WAY
186 unsigned long xtensa_kio_paddr = XCHAL_KIO_DEFAULT_PADDR;
187 EXPORT_SYMBOL(xtensa_kio_paddr);
189 static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
190 int depth, void *data)
192 const __be32 *ranges;
198 if (!of_flat_dt_is_compatible(node, "simple-bus"))
201 ranges = of_get_flat_dt_prop(node, "ranges", &len);
207 xtensa_kio_paddr = of_read_ulong(ranges+1, 1);
208 /* round down to nearest 256MB boundary */
209 xtensa_kio_paddr &= 0xf0000000;
214 static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
215 int depth, void *data)
221 void __init early_init_dt_add_memory_arch(u64 base, u64 size)
224 memblock_add(base, size);
227 void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
229 return __alloc_bootmem(size, align, 0);
232 void __init early_init_devtree(void *params)
234 early_init_dt_scan(params);
235 of_scan_flat_dt(xtensa_dt_io_area, NULL);
237 if (!command_line[0])
238 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
241 #endif /* CONFIG_OF */
244 * Initialize architecture. (Early stage)
247 void __init init_arch(bp_tag_t *bp_start)
249 /* Parse boot parameters */
252 parse_bootparam(bp_start);
255 early_init_devtree(dtb_start);
258 #ifdef CONFIG_CMDLINE_BOOL
259 if (!command_line[0])
260 strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
263 /* Early hook for platforms */
265 platform_init(bp_start);
267 /* Initialize MMU. */
273 * Initialize system. Setup memory and reserve regions.
278 extern char _WindowVectors_text_start;
279 extern char _WindowVectors_text_end;
280 extern char _DebugInterruptVector_literal_start;
281 extern char _DebugInterruptVector_text_end;
282 extern char _KernelExceptionVector_literal_start;
283 extern char _KernelExceptionVector_text_end;
284 extern char _UserExceptionVector_literal_start;
285 extern char _UserExceptionVector_text_end;
286 extern char _DoubleExceptionVector_literal_start;
287 extern char _DoubleExceptionVector_text_end;
288 #if XCHAL_EXCM_LEVEL >= 2
289 extern char _Level2InterruptVector_text_start;
290 extern char _Level2InterruptVector_text_end;
292 #if XCHAL_EXCM_LEVEL >= 3
293 extern char _Level3InterruptVector_text_start;
294 extern char _Level3InterruptVector_text_end;
296 #if XCHAL_EXCM_LEVEL >= 4
297 extern char _Level4InterruptVector_text_start;
298 extern char _Level4InterruptVector_text_end;
300 #if XCHAL_EXCM_LEVEL >= 5
301 extern char _Level5InterruptVector_text_start;
302 extern char _Level5InterruptVector_text_end;
304 #if XCHAL_EXCM_LEVEL >= 6
305 extern char _Level6InterruptVector_text_start;
306 extern char _Level6InterruptVector_text_end;
309 extern char _SecondaryResetVector_text_start;
310 extern char _SecondaryResetVector_text_end;
313 static inline int mem_reserve(unsigned long start, unsigned long end)
315 return memblock_reserve(start, end - start);
318 void __init setup_arch(char **cmdline_p)
320 strlcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
321 *cmdline_p = command_line;
323 /* Reserve some memory regions */
325 #ifdef CONFIG_BLK_DEV_INITRD
326 if (initrd_start < initrd_end) {
327 initrd_is_mapped = mem_reserve(__pa(initrd_start),
328 __pa(initrd_end)) == 0;
329 initrd_below_start_ok = 1;
335 mem_reserve(__pa(&_stext), __pa(&_end));
337 mem_reserve(__pa(&_WindowVectors_text_start),
338 __pa(&_WindowVectors_text_end));
340 mem_reserve(__pa(&_DebugInterruptVector_literal_start),
341 __pa(&_DebugInterruptVector_text_end));
343 mem_reserve(__pa(&_KernelExceptionVector_literal_start),
344 __pa(&_KernelExceptionVector_text_end));
346 mem_reserve(__pa(&_UserExceptionVector_literal_start),
347 __pa(&_UserExceptionVector_text_end));
349 mem_reserve(__pa(&_DoubleExceptionVector_literal_start),
350 __pa(&_DoubleExceptionVector_text_end));
352 #if XCHAL_EXCM_LEVEL >= 2
353 mem_reserve(__pa(&_Level2InterruptVector_text_start),
354 __pa(&_Level2InterruptVector_text_end));
356 #if XCHAL_EXCM_LEVEL >= 3
357 mem_reserve(__pa(&_Level3InterruptVector_text_start),
358 __pa(&_Level3InterruptVector_text_end));
360 #if XCHAL_EXCM_LEVEL >= 4
361 mem_reserve(__pa(&_Level4InterruptVector_text_start),
362 __pa(&_Level4InterruptVector_text_end));
364 #if XCHAL_EXCM_LEVEL >= 5
365 mem_reserve(__pa(&_Level5InterruptVector_text_start),
366 __pa(&_Level5InterruptVector_text_end));
368 #if XCHAL_EXCM_LEVEL >= 6
369 mem_reserve(__pa(&_Level6InterruptVector_text_start),
370 __pa(&_Level6InterruptVector_text_end));
374 mem_reserve(__pa(&_SecondaryResetVector_text_start),
375 __pa(&_SecondaryResetVector_text_end));
380 unflatten_and_copy_device_tree();
382 platform_setup(cmdline_p);
392 # if defined(CONFIG_VGA_CONSOLE)
393 conswitchp = &vga_con;
394 # elif defined(CONFIG_DUMMY_CONSOLE)
395 conswitchp = &dummy_con;
400 platform_pcibios_init();
404 static DEFINE_PER_CPU(struct cpu, cpu_data);
406 static int __init topology_init(void)
410 for_each_possible_cpu(i) {
411 struct cpu *cpu = &per_cpu(cpu_data, i);
412 cpu->hotpluggable = !!i;
413 register_cpu(cpu, i);
418 subsys_initcall(topology_init);
422 #if XCHAL_HAVE_PTP_MMU && IS_ENABLED(CONFIG_MMU)
425 * We have full MMU: all autoload ways, ways 7, 8 and 9 of DTLB must
427 * Way 4 is not currently used by linux.
428 * Ways 5 and 6 shall not be touched on MMUv2 as they are hardwired.
429 * Way 5 shall be flushed and way 6 shall be set to identity mapping
432 local_flush_tlb_all();
433 invalidate_page_directory();
434 #if XCHAL_HAVE_SPANNING_WAY
437 unsigned long vaddr = (unsigned long)cpu_reset;
438 unsigned long paddr = __pa(vaddr);
439 unsigned long tmpaddr = vaddr + SZ_512M;
440 unsigned long tmp0, tmp1, tmp2, tmp3;
443 * Find a place for the temporary mapping. It must not be
444 * in the same 512MB region with vaddr or paddr, otherwise
445 * there may be multihit exception either on entry to the
446 * temporary mapping, or on entry to the identity mapping.
447 * (512MB is the biggest page size supported by TLB.)
449 while (((tmpaddr ^ paddr) & -SZ_512M) == 0)
452 /* Invalidate mapping in the selected temporary area */
453 if (itlb_probe(tmpaddr) & 0x8)
454 invalidate_itlb_entry(itlb_probe(tmpaddr));
455 if (itlb_probe(tmpaddr + PAGE_SIZE) & 0x8)
456 invalidate_itlb_entry(itlb_probe(tmpaddr + PAGE_SIZE));
459 * Map two consecutive pages starting at the physical address
460 * of this function to the temporary mapping area.
462 write_itlb_entry(__pte((paddr & PAGE_MASK) |
466 tmpaddr & PAGE_MASK);
467 write_itlb_entry(__pte(((paddr & PAGE_MASK) + PAGE_SIZE) |
471 (tmpaddr & PAGE_MASK) + PAGE_SIZE);
473 /* Reinitialize TLB */
474 __asm__ __volatile__ ("movi %0, 1f\n\t"
480 * No literal, data or stack access
484 /* Initialize *tlbcfg */
486 "wsr %0, itlbcfg\n\t"
487 "wsr %0, dtlbcfg\n\t"
488 /* Invalidate TLB way 5 */
495 "addi %0, %0, -1\n\t"
497 /* Initialize TLB way 6 */
506 "addi %0, %0, -1\n\t"
508 /* Jump to identity mapping */
511 /* Complete way 6 initialization */
514 /* Invalidate temporary mapping */
519 : "=&a"(tmp0), "=&a"(tmp1), "=&a"(tmp2),
521 : "a"(tmpaddr - vaddr),
523 "a"(SZ_128M), "a"(SZ_512M),
525 "a"((tmpaddr + SZ_512M) & PAGE_MASK)
530 __asm__ __volatile__ ("movi a2, 0\n\t"
531 "wsr a2, icountlevel\n\t"
534 #if XCHAL_NUM_IBREAK > 0
535 "wsr a2, ibreakenable\n\t"
545 : "a" (XCHAL_RESET_VECTOR_VADDR)
551 void machine_restart(char * cmd)
556 void machine_halt(void)
562 void machine_power_off(void)
564 platform_power_off();
567 #ifdef CONFIG_PROC_FS
570 * Display some core information through /proc/cpuinfo.
574 c_show(struct seq_file *f, void *slot)
576 /* high-level stuff */
577 seq_printf(f, "CPU count\t: %u\n"
578 "CPU list\t: %*pbl\n"
579 "vendor_id\t: Tensilica\n"
580 "model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
581 "core ID\t\t: " XCHAL_CORE_ID "\n"
584 "cpu MHz\t\t: %lu.%02lu\n"
585 "bogomips\t: %lu.%02lu\n",
587 cpumask_pr_args(cpu_online_mask),
588 XCHAL_BUILD_UNIQUE_ID,
589 XCHAL_HAVE_BE ? "big" : "little",
591 (ccount_freq/10000) % 100,
592 loops_per_jiffy/(500000/HZ),
593 (loops_per_jiffy/(5000/HZ)) % 100);
595 seq_printf(f,"flags\t\t: "
605 #if XCHAL_HAVE_DENSITY
608 #if XCHAL_HAVE_BOOLEANS
617 #if XCHAL_HAVE_MINMAX
623 #if XCHAL_HAVE_CLAMPS
635 #if XCHAL_HAVE_MUL32_HIGH
641 #if XCHAL_HAVE_S32C1I
647 seq_printf(f,"physical aregs\t: %d\n"
658 seq_printf(f,"num ints\t: %d\n"
662 "debug level\t: %d\n",
663 XCHAL_NUM_INTERRUPTS,
664 XCHAL_NUM_EXTINTERRUPTS,
670 seq_printf(f,"icache line size: %d\n"
671 "icache ways\t: %d\n"
672 "icache size\t: %d\n"
674 #if XCHAL_ICACHE_LINE_LOCKABLE
678 "dcache line size: %d\n"
679 "dcache ways\t: %d\n"
680 "dcache size\t: %d\n"
682 #if XCHAL_DCACHE_IS_WRITEBACK
685 #if XCHAL_DCACHE_LINE_LOCKABLE
689 XCHAL_ICACHE_LINESIZE,
692 XCHAL_DCACHE_LINESIZE,
700 * We show only CPU #0 info.
703 c_start(struct seq_file *f, loff_t *pos)
705 return (*pos == 0) ? (void *)1 : NULL;
709 c_next(struct seq_file *f, void *v, loff_t *pos)
715 c_stop(struct seq_file *f, void *v)
719 const struct seq_operations cpuinfo_op =
727 #endif /* CONFIG_PROC_FS */