2 * intel_idle.c - native hardware idle loop for modern Intel processors
4 * Copyright (c) 2013, Intel Corporation.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
31 * All CPUs have same idle states as boot CPU
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
53 /* un-comment DEBUG to enable pr_debug() statements */
56 #include <linux/kernel.h>
57 #include <linux/cpuidle.h>
58 #include <linux/clockchips.h>
59 #include <trace/events/power.h>
60 #include <linux/sched.h>
61 #include <linux/notifier.h>
62 #include <linux/cpu.h>
63 #include <linux/module.h>
64 #include <asm/cpu_device_id.h>
65 #include <asm/mwait.h>
68 #define INTEL_IDLE_VERSION "0.4"
69 #define PREFIX "intel_idle: "
71 static struct cpuidle_driver intel_idle_driver = {
75 /* intel_idle.max_cstate=0 disables driver */
76 static int max_cstate = CPUIDLE_STATE_MAX - 1;
78 static unsigned int mwait_substates;
80 #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
81 /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
82 static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
85 struct cpuidle_state *state_table;
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
91 unsigned long auto_demotion_disable_flags;
92 bool byt_auto_demotion_disable_flag;
93 bool disable_promotion_to_c1e;
96 static const struct idle_cpu *icpu;
97 static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
98 static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
100 static void intel_idle_freeze(struct cpuidle_device *dev,
101 struct cpuidle_driver *drv, int index);
102 static int intel_idle_cpu_init(int cpu);
104 static struct cpuidle_state *cpuidle_state_table;
107 * Set this flag for states where the HW flushes the TLB for us
108 * and so we don't need cross-calls to keep it consistent.
109 * If this flag is set, SW flushes the TLB, so even if the
110 * HW doesn't do the flushing, this flag is safe to use.
112 #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
115 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
116 * the C-state (top nibble) and sub-state (bottom nibble)
117 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
119 * We store the hint at the top of our "flags" for each state.
121 #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
122 #define MWAIT2flg(eax) ((eax & 0xFF) << 24)
125 * States are indexed by the cstate number,
126 * which is also the index into the MWAIT hint array.
127 * Thus C0 is a dummy.
129 static struct cpuidle_state nehalem_cstates[] = {
132 .desc = "MWAIT 0x00",
133 .flags = MWAIT2flg(0x00),
135 .target_residency = 6,
136 .enter = &intel_idle,
137 .enter_freeze = intel_idle_freeze, },
140 .desc = "MWAIT 0x01",
141 .flags = MWAIT2flg(0x01),
143 .target_residency = 20,
144 .enter = &intel_idle,
145 .enter_freeze = intel_idle_freeze, },
148 .desc = "MWAIT 0x10",
149 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
151 .target_residency = 80,
152 .enter = &intel_idle,
153 .enter_freeze = intel_idle_freeze, },
156 .desc = "MWAIT 0x20",
157 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
159 .target_residency = 800,
160 .enter = &intel_idle,
161 .enter_freeze = intel_idle_freeze, },
166 static struct cpuidle_state snb_cstates[] = {
169 .desc = "MWAIT 0x00",
170 .flags = MWAIT2flg(0x00),
172 .target_residency = 2,
173 .enter = &intel_idle,
174 .enter_freeze = intel_idle_freeze, },
177 .desc = "MWAIT 0x01",
178 .flags = MWAIT2flg(0x01),
180 .target_residency = 20,
181 .enter = &intel_idle,
182 .enter_freeze = intel_idle_freeze, },
185 .desc = "MWAIT 0x10",
186 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
188 .target_residency = 211,
189 .enter = &intel_idle,
190 .enter_freeze = intel_idle_freeze, },
193 .desc = "MWAIT 0x20",
194 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
196 .target_residency = 345,
197 .enter = &intel_idle,
198 .enter_freeze = intel_idle_freeze, },
201 .desc = "MWAIT 0x30",
202 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
204 .target_residency = 345,
205 .enter = &intel_idle,
206 .enter_freeze = intel_idle_freeze, },
211 static struct cpuidle_state byt_cstates[] = {
214 .desc = "MWAIT 0x00",
215 .flags = MWAIT2flg(0x00),
217 .target_residency = 1,
218 .enter = &intel_idle,
219 .enter_freeze = intel_idle_freeze, },
222 .desc = "MWAIT 0x58",
223 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
225 .target_residency = 275,
226 .enter = &intel_idle,
227 .enter_freeze = intel_idle_freeze, },
230 .desc = "MWAIT 0x52",
231 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
233 .target_residency = 560,
234 .enter = &intel_idle,
235 .enter_freeze = intel_idle_freeze, },
238 .desc = "MWAIT 0x60",
239 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
240 .exit_latency = 1200,
241 .target_residency = 4000,
242 .enter = &intel_idle,
243 .enter_freeze = intel_idle_freeze, },
246 .desc = "MWAIT 0x64",
247 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
248 .exit_latency = 10000,
249 .target_residency = 20000,
250 .enter = &intel_idle,
251 .enter_freeze = intel_idle_freeze, },
256 static struct cpuidle_state cht_cstates[] = {
259 .desc = "MWAIT 0x00",
260 .flags = MWAIT2flg(0x00),
262 .target_residency = 1,
263 .enter = &intel_idle,
264 .enter_freeze = intel_idle_freeze, },
267 .desc = "MWAIT 0x58",
268 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
270 .target_residency = 275,
271 .enter = &intel_idle,
272 .enter_freeze = intel_idle_freeze, },
275 .desc = "MWAIT 0x52",
276 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
278 .target_residency = 560,
279 .enter = &intel_idle,
280 .enter_freeze = intel_idle_freeze, },
283 .desc = "MWAIT 0x60",
284 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
285 .exit_latency = 1200,
286 .target_residency = 4000,
287 .enter = &intel_idle,
288 .enter_freeze = intel_idle_freeze, },
291 .desc = "MWAIT 0x64",
292 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
293 .exit_latency = 10000,
294 .target_residency = 20000,
295 .enter = &intel_idle,
296 .enter_freeze = intel_idle_freeze, },
301 static struct cpuidle_state ivb_cstates[] = {
304 .desc = "MWAIT 0x00",
305 .flags = MWAIT2flg(0x00),
307 .target_residency = 1,
308 .enter = &intel_idle,
309 .enter_freeze = intel_idle_freeze, },
312 .desc = "MWAIT 0x01",
313 .flags = MWAIT2flg(0x01),
315 .target_residency = 20,
316 .enter = &intel_idle,
317 .enter_freeze = intel_idle_freeze, },
320 .desc = "MWAIT 0x10",
321 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
323 .target_residency = 156,
324 .enter = &intel_idle,
325 .enter_freeze = intel_idle_freeze, },
328 .desc = "MWAIT 0x20",
329 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
331 .target_residency = 300,
332 .enter = &intel_idle,
333 .enter_freeze = intel_idle_freeze, },
336 .desc = "MWAIT 0x30",
337 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
339 .target_residency = 300,
340 .enter = &intel_idle,
341 .enter_freeze = intel_idle_freeze, },
346 static struct cpuidle_state ivt_cstates[] = {
349 .desc = "MWAIT 0x00",
350 .flags = MWAIT2flg(0x00),
352 .target_residency = 1,
353 .enter = &intel_idle,
354 .enter_freeze = intel_idle_freeze, },
357 .desc = "MWAIT 0x01",
358 .flags = MWAIT2flg(0x01),
360 .target_residency = 80,
361 .enter = &intel_idle,
362 .enter_freeze = intel_idle_freeze, },
365 .desc = "MWAIT 0x10",
366 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
368 .target_residency = 156,
369 .enter = &intel_idle,
370 .enter_freeze = intel_idle_freeze, },
373 .desc = "MWAIT 0x20",
374 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
376 .target_residency = 300,
377 .enter = &intel_idle,
378 .enter_freeze = intel_idle_freeze, },
383 static struct cpuidle_state ivt_cstates_4s[] = {
386 .desc = "MWAIT 0x00",
387 .flags = MWAIT2flg(0x00),
389 .target_residency = 1,
390 .enter = &intel_idle,
391 .enter_freeze = intel_idle_freeze, },
393 .name = "C1E-IVT-4S",
394 .desc = "MWAIT 0x01",
395 .flags = MWAIT2flg(0x01),
397 .target_residency = 250,
398 .enter = &intel_idle,
399 .enter_freeze = intel_idle_freeze, },
402 .desc = "MWAIT 0x10",
403 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
405 .target_residency = 300,
406 .enter = &intel_idle,
407 .enter_freeze = intel_idle_freeze, },
410 .desc = "MWAIT 0x20",
411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
413 .target_residency = 400,
414 .enter = &intel_idle,
415 .enter_freeze = intel_idle_freeze, },
420 static struct cpuidle_state ivt_cstates_8s[] = {
423 .desc = "MWAIT 0x00",
424 .flags = MWAIT2flg(0x00),
426 .target_residency = 1,
427 .enter = &intel_idle,
428 .enter_freeze = intel_idle_freeze, },
430 .name = "C1E-IVT-8S",
431 .desc = "MWAIT 0x01",
432 .flags = MWAIT2flg(0x01),
434 .target_residency = 500,
435 .enter = &intel_idle,
436 .enter_freeze = intel_idle_freeze, },
439 .desc = "MWAIT 0x10",
440 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
442 .target_residency = 600,
443 .enter = &intel_idle,
444 .enter_freeze = intel_idle_freeze, },
447 .desc = "MWAIT 0x20",
448 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
450 .target_residency = 700,
451 .enter = &intel_idle,
452 .enter_freeze = intel_idle_freeze, },
457 static struct cpuidle_state hsw_cstates[] = {
460 .desc = "MWAIT 0x00",
461 .flags = MWAIT2flg(0x00),
463 .target_residency = 2,
464 .enter = &intel_idle,
465 .enter_freeze = intel_idle_freeze, },
468 .desc = "MWAIT 0x01",
469 .flags = MWAIT2flg(0x01),
471 .target_residency = 20,
472 .enter = &intel_idle,
473 .enter_freeze = intel_idle_freeze, },
476 .desc = "MWAIT 0x10",
477 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
479 .target_residency = 100,
480 .enter = &intel_idle,
481 .enter_freeze = intel_idle_freeze, },
484 .desc = "MWAIT 0x20",
485 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
487 .target_residency = 400,
488 .enter = &intel_idle,
489 .enter_freeze = intel_idle_freeze, },
492 .desc = "MWAIT 0x32",
493 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
495 .target_residency = 500,
496 .enter = &intel_idle,
497 .enter_freeze = intel_idle_freeze, },
500 .desc = "MWAIT 0x40",
501 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
503 .target_residency = 900,
504 .enter = &intel_idle,
505 .enter_freeze = intel_idle_freeze, },
508 .desc = "MWAIT 0x50",
509 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
511 .target_residency = 1800,
512 .enter = &intel_idle,
513 .enter_freeze = intel_idle_freeze, },
516 .desc = "MWAIT 0x60",
517 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
518 .exit_latency = 2600,
519 .target_residency = 7700,
520 .enter = &intel_idle,
521 .enter_freeze = intel_idle_freeze, },
525 static struct cpuidle_state bdw_cstates[] = {
528 .desc = "MWAIT 0x00",
529 .flags = MWAIT2flg(0x00),
531 .target_residency = 2,
532 .enter = &intel_idle,
533 .enter_freeze = intel_idle_freeze, },
536 .desc = "MWAIT 0x01",
537 .flags = MWAIT2flg(0x01),
539 .target_residency = 20,
540 .enter = &intel_idle,
541 .enter_freeze = intel_idle_freeze, },
544 .desc = "MWAIT 0x10",
545 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
547 .target_residency = 100,
548 .enter = &intel_idle,
549 .enter_freeze = intel_idle_freeze, },
552 .desc = "MWAIT 0x20",
553 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
555 .target_residency = 400,
556 .enter = &intel_idle,
557 .enter_freeze = intel_idle_freeze, },
560 .desc = "MWAIT 0x32",
561 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
563 .target_residency = 500,
564 .enter = &intel_idle,
565 .enter_freeze = intel_idle_freeze, },
568 .desc = "MWAIT 0x40",
569 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
571 .target_residency = 900,
572 .enter = &intel_idle,
573 .enter_freeze = intel_idle_freeze, },
576 .desc = "MWAIT 0x50",
577 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
579 .target_residency = 1800,
580 .enter = &intel_idle,
581 .enter_freeze = intel_idle_freeze, },
584 .desc = "MWAIT 0x60",
585 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
586 .exit_latency = 2600,
587 .target_residency = 7700,
588 .enter = &intel_idle,
589 .enter_freeze = intel_idle_freeze, },
594 static struct cpuidle_state atom_cstates[] = {
597 .desc = "MWAIT 0x00",
598 .flags = MWAIT2flg(0x00),
600 .target_residency = 20,
601 .enter = &intel_idle,
602 .enter_freeze = intel_idle_freeze, },
605 .desc = "MWAIT 0x10",
606 .flags = MWAIT2flg(0x10),
608 .target_residency = 80,
609 .enter = &intel_idle,
610 .enter_freeze = intel_idle_freeze, },
613 .desc = "MWAIT 0x30",
614 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
616 .target_residency = 400,
617 .enter = &intel_idle,
618 .enter_freeze = intel_idle_freeze, },
621 .desc = "MWAIT 0x52",
622 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
624 .target_residency = 560,
625 .enter = &intel_idle,
626 .enter_freeze = intel_idle_freeze, },
630 static struct cpuidle_state avn_cstates[] = {
633 .desc = "MWAIT 0x00",
634 .flags = MWAIT2flg(0x00),
636 .target_residency = 2,
637 .enter = &intel_idle,
638 .enter_freeze = intel_idle_freeze, },
641 .desc = "MWAIT 0x51",
642 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
644 .target_residency = 45,
645 .enter = &intel_idle,
646 .enter_freeze = intel_idle_freeze, },
653 * @dev: cpuidle_device
654 * @drv: cpuidle driver
655 * @index: index of cpuidle state
657 * Must be called under local_irq_disable().
659 static int intel_idle(struct cpuidle_device *dev,
660 struct cpuidle_driver *drv, int index)
662 unsigned long ecx = 1; /* break on interrupt flag */
663 struct cpuidle_state *state = &drv->states[index];
664 unsigned long eax = flg2MWAIT(state->flags);
666 int cpu = smp_processor_id();
668 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
671 * leave_mm() to avoid costly and often unnecessary wakeups
672 * for flushing the user TLB's associated with the active mm.
674 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
677 if (!(lapic_timer_reliable_states & (1 << (cstate))))
678 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
680 mwait_idle_with_hints(eax, ecx);
682 if (!(lapic_timer_reliable_states & (1 << (cstate))))
683 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
689 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
690 * @dev: cpuidle_device
691 * @drv: cpuidle driver
692 * @index: state index
694 static void intel_idle_freeze(struct cpuidle_device *dev,
695 struct cpuidle_driver *drv, int index)
697 unsigned long ecx = 1; /* break on interrupt flag */
698 unsigned long eax = flg2MWAIT(drv->states[index].flags);
700 mwait_idle_with_hints(eax, ecx);
703 static void __setup_broadcast_timer(void *arg)
705 unsigned long reason = (unsigned long)arg;
706 int cpu = smp_processor_id();
709 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
711 clockevents_notify(reason, &cpu);
714 static int cpu_hotplug_notify(struct notifier_block *n,
715 unsigned long action, void *hcpu)
717 int hotcpu = (unsigned long)hcpu;
718 struct cpuidle_device *dev;
720 switch (action & ~CPU_TASKS_FROZEN) {
723 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
724 smp_call_function_single(hotcpu, __setup_broadcast_timer,
728 * Some systems can hotplug a cpu at runtime after
729 * the kernel has booted, we have to initialize the
730 * driver in this case
732 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
733 if (!dev->registered)
734 intel_idle_cpu_init(hotcpu);
741 static struct notifier_block cpu_hotplug_notifier = {
742 .notifier_call = cpu_hotplug_notify,
745 static void auto_demotion_disable(void *dummy)
747 unsigned long long msr_bits;
749 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
750 msr_bits &= ~(icpu->auto_demotion_disable_flags);
751 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
753 static void c1e_promotion_disable(void *dummy)
755 unsigned long long msr_bits;
757 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
759 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
762 static const struct idle_cpu idle_cpu_nehalem = {
763 .state_table = nehalem_cstates,
764 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
765 .disable_promotion_to_c1e = true,
768 static const struct idle_cpu idle_cpu_atom = {
769 .state_table = atom_cstates,
772 static const struct idle_cpu idle_cpu_lincroft = {
773 .state_table = atom_cstates,
774 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
777 static const struct idle_cpu idle_cpu_snb = {
778 .state_table = snb_cstates,
779 .disable_promotion_to_c1e = true,
782 static const struct idle_cpu idle_cpu_byt = {
783 .state_table = byt_cstates,
784 .disable_promotion_to_c1e = true,
785 .byt_auto_demotion_disable_flag = true,
788 static const struct idle_cpu idle_cpu_cht = {
789 .state_table = cht_cstates,
790 .disable_promotion_to_c1e = true,
791 .byt_auto_demotion_disable_flag = true,
794 static const struct idle_cpu idle_cpu_ivb = {
795 .state_table = ivb_cstates,
796 .disable_promotion_to_c1e = true,
799 static const struct idle_cpu idle_cpu_ivt = {
800 .state_table = ivt_cstates,
801 .disable_promotion_to_c1e = true,
804 static const struct idle_cpu idle_cpu_hsw = {
805 .state_table = hsw_cstates,
806 .disable_promotion_to_c1e = true,
809 static const struct idle_cpu idle_cpu_bdw = {
810 .state_table = bdw_cstates,
811 .disable_promotion_to_c1e = true,
814 static const struct idle_cpu idle_cpu_avn = {
815 .state_table = avn_cstates,
816 .disable_promotion_to_c1e = true,
819 #define ICPU(model, cpu) \
820 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
822 static const struct x86_cpu_id intel_idle_ids[] __initconst = {
823 ICPU(0x1a, idle_cpu_nehalem),
824 ICPU(0x1e, idle_cpu_nehalem),
825 ICPU(0x1f, idle_cpu_nehalem),
826 ICPU(0x25, idle_cpu_nehalem),
827 ICPU(0x2c, idle_cpu_nehalem),
828 ICPU(0x2e, idle_cpu_nehalem),
829 ICPU(0x1c, idle_cpu_atom),
830 ICPU(0x26, idle_cpu_lincroft),
831 ICPU(0x2f, idle_cpu_nehalem),
832 ICPU(0x2a, idle_cpu_snb),
833 ICPU(0x2d, idle_cpu_snb),
834 ICPU(0x36, idle_cpu_atom),
835 ICPU(0x37, idle_cpu_byt),
836 ICPU(0x4c, idle_cpu_cht),
837 ICPU(0x3a, idle_cpu_ivb),
838 ICPU(0x3e, idle_cpu_ivt),
839 ICPU(0x3c, idle_cpu_hsw),
840 ICPU(0x3f, idle_cpu_hsw),
841 ICPU(0x45, idle_cpu_hsw),
842 ICPU(0x46, idle_cpu_hsw),
843 ICPU(0x4d, idle_cpu_avn),
844 ICPU(0x3d, idle_cpu_bdw),
845 ICPU(0x47, idle_cpu_bdw),
846 ICPU(0x4f, idle_cpu_bdw),
847 ICPU(0x56, idle_cpu_bdw),
850 MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
855 static int __init intel_idle_probe(void)
857 unsigned int eax, ebx, ecx;
858 const struct x86_cpu_id *id;
860 if (max_cstate == 0) {
861 pr_debug(PREFIX "disabled\n");
865 id = x86_match_cpu(intel_idle_ids);
867 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
868 boot_cpu_data.x86 == 6)
869 pr_debug(PREFIX "does not run on family %d model %d\n",
870 boot_cpu_data.x86, boot_cpu_data.x86_model);
874 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
877 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
879 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
880 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
884 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
886 icpu = (const struct idle_cpu *)id->driver_data;
887 cpuidle_state_table = icpu->state_table;
889 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
890 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
892 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
894 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
895 " model 0x%X\n", boot_cpu_data.x86_model);
897 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
898 lapic_timer_reliable_states);
903 * intel_idle_cpuidle_devices_uninit()
904 * unregister, free cpuidle_devices
906 static void intel_idle_cpuidle_devices_uninit(void)
909 struct cpuidle_device *dev;
911 for_each_online_cpu(i) {
912 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
913 cpuidle_unregister_device(dev);
916 free_percpu(intel_idle_cpuidle_devices);
921 * intel_idle_state_table_update()
923 * Update the default state_table for this CPU-id
925 * Currently used to access tuned IVT multi-socket targets
926 * Assumption: num_sockets == (max_package_num + 1)
928 void intel_idle_state_table_update(void)
930 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
931 if (boot_cpu_data.x86_model == 0x3e) { /* IVT */
932 int cpu, package_num, num_sockets = 1;
934 for_each_online_cpu(cpu) {
935 package_num = topology_physical_package_id(cpu);
936 if (package_num + 1 > num_sockets) {
937 num_sockets = package_num + 1;
939 if (num_sockets > 4) {
940 cpuidle_state_table = ivt_cstates_8s;
947 cpuidle_state_table = ivt_cstates_4s;
948 /* else, 1 and 2 socket systems use default ivt_cstates */
954 * intel_idle_cpuidle_driver_init()
955 * allocate, initialize cpuidle_states
957 static int __init intel_idle_cpuidle_driver_init(void)
960 struct cpuidle_driver *drv = &intel_idle_driver;
962 intel_idle_state_table_update();
964 drv->state_count = 1;
966 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
967 int num_substates, mwait_hint, mwait_cstate;
969 if (cpuidle_state_table[cstate].enter == NULL)
972 if (cstate + 1 > max_cstate) {
973 printk(PREFIX "max_cstate %d reached\n",
978 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
979 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
981 /* number of sub-states for this state in CPUID.MWAIT */
982 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
983 & MWAIT_SUBSTATE_MASK;
985 /* if NO sub-states for this state in CPUID, skip it */
986 if (num_substates == 0)
989 if (((mwait_cstate + 1) > 2) &&
990 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
991 mark_tsc_unstable("TSC halts in idle"
992 " states deeper than C2");
994 drv->states[drv->state_count] = /* structure copy */
995 cpuidle_state_table[cstate];
997 drv->state_count += 1;
1000 if (icpu->auto_demotion_disable_flags)
1001 on_each_cpu(auto_demotion_disable, NULL, 1);
1003 if (icpu->byt_auto_demotion_disable_flag) {
1004 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1005 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1008 if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
1009 on_each_cpu(c1e_promotion_disable, NULL, 1);
1016 * intel_idle_cpu_init()
1017 * allocate, initialize, register cpuidle_devices
1018 * @cpu: cpu/core to initialize
1020 static int intel_idle_cpu_init(int cpu)
1022 struct cpuidle_device *dev;
1024 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
1028 if (cpuidle_register_device(dev)) {
1029 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
1030 intel_idle_cpuidle_devices_uninit();
1034 if (icpu->auto_demotion_disable_flags)
1035 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
1037 if (icpu->disable_promotion_to_c1e)
1038 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
1043 static int __init intel_idle_init(void)
1047 /* Do not load intel_idle at all for now if idle= is passed */
1048 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1051 retval = intel_idle_probe();
1055 intel_idle_cpuidle_driver_init();
1056 retval = cpuidle_register_driver(&intel_idle_driver);
1058 struct cpuidle_driver *drv = cpuidle_get_driver();
1059 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
1060 drv ? drv->name : "none");
1064 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1065 if (intel_idle_cpuidle_devices == NULL)
1068 cpu_notifier_register_begin();
1070 for_each_online_cpu(i) {
1071 retval = intel_idle_cpu_init(i);
1073 cpu_notifier_register_done();
1074 cpuidle_unregister_driver(&intel_idle_driver);
1078 __register_cpu_notifier(&cpu_hotplug_notifier);
1080 cpu_notifier_register_done();
1085 static void __exit intel_idle_exit(void)
1087 intel_idle_cpuidle_devices_uninit();
1088 cpuidle_unregister_driver(&intel_idle_driver);
1090 cpu_notifier_register_begin();
1092 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
1093 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
1094 __unregister_cpu_notifier(&cpu_hotplug_notifier);
1096 cpu_notifier_register_done();
1101 module_init(intel_idle_init);
1102 module_exit(intel_idle_exit);
1104 module_param(max_cstate, int, 0444);
1107 MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
1108 MODULE_LICENSE("GPL");